mga_dma.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178
  1. /* mga_dma.c -- DMA support for mga g200/g400 -*- linux-c -*-
  2. * Created: Mon Dec 13 01:50:01 1999 by jhartmann@precisioninsight.com
  3. *
  4. * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
  5. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. */
  27. /**
  28. * \file mga_dma.c
  29. * DMA support for MGA G200 / G400.
  30. *
  31. * \author Rickard E. (Rik) Faith <faith@valinux.com>
  32. * \author Jeff Hartmann <jhartmann@valinux.com>
  33. * \author Keith Whitwell <keith@tungstengraphics.com>
  34. * \author Gareth Hughes <gareth@valinux.com>
  35. */
  36. #include "drmP.h"
  37. #include "drm.h"
  38. #include "drm_sarea.h"
  39. #include "mga_drm.h"
  40. #include "mga_drv.h"
  41. #define MGA_DEFAULT_USEC_TIMEOUT 10000
  42. #define MGA_FREELIST_DEBUG 0
  43. #define MINIMAL_CLEANUP 0
  44. #define FULL_CLEANUP 1
  45. static int mga_do_cleanup_dma(struct drm_device *dev, int full_cleanup);
  46. /* ================================================================
  47. * Engine control
  48. */
  49. int mga_do_wait_for_idle(drm_mga_private_t * dev_priv)
  50. {
  51. u32 status = 0;
  52. int i;
  53. DRM_DEBUG("\n");
  54. for (i = 0; i < dev_priv->usec_timeout; i++) {
  55. status = MGA_READ(MGA_STATUS) & MGA_ENGINE_IDLE_MASK;
  56. if (status == MGA_ENDPRDMASTS) {
  57. MGA_WRITE8(MGA_CRTC_INDEX, 0);
  58. return 0;
  59. }
  60. DRM_UDELAY(1);
  61. }
  62. #if MGA_DMA_DEBUG
  63. DRM_ERROR("failed!\n");
  64. DRM_INFO(" status=0x%08x\n", status);
  65. #endif
  66. return DRM_ERR(EBUSY);
  67. }
  68. static int mga_do_dma_reset(drm_mga_private_t * dev_priv)
  69. {
  70. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  71. drm_mga_primary_buffer_t *primary = &dev_priv->prim;
  72. DRM_DEBUG("\n");
  73. /* The primary DMA stream should look like new right about now.
  74. */
  75. primary->tail = 0;
  76. primary->space = primary->size;
  77. primary->last_flush = 0;
  78. sarea_priv->last_wrap = 0;
  79. /* FIXME: Reset counters, buffer ages etc...
  80. */
  81. /* FIXME: What else do we need to reinitialize? WARP stuff?
  82. */
  83. return 0;
  84. }
  85. /* ================================================================
  86. * Primary DMA stream
  87. */
  88. void mga_do_dma_flush(drm_mga_private_t * dev_priv)
  89. {
  90. drm_mga_primary_buffer_t *primary = &dev_priv->prim;
  91. u32 head, tail;
  92. u32 status = 0;
  93. int i;
  94. DMA_LOCALS;
  95. DRM_DEBUG("\n");
  96. /* We need to wait so that we can do an safe flush */
  97. for (i = 0; i < dev_priv->usec_timeout; i++) {
  98. status = MGA_READ(MGA_STATUS) & MGA_ENGINE_IDLE_MASK;
  99. if (status == MGA_ENDPRDMASTS)
  100. break;
  101. DRM_UDELAY(1);
  102. }
  103. if (primary->tail == primary->last_flush) {
  104. DRM_DEBUG(" bailing out...\n");
  105. return;
  106. }
  107. tail = primary->tail + dev_priv->primary->offset;
  108. /* We need to pad the stream between flushes, as the card
  109. * actually (partially?) reads the first of these commands.
  110. * See page 4-16 in the G400 manual, middle of the page or so.
  111. */
  112. BEGIN_DMA(1);
  113. DMA_BLOCK(MGA_DMAPAD, 0x00000000,
  114. MGA_DMAPAD, 0x00000000,
  115. MGA_DMAPAD, 0x00000000, MGA_DMAPAD, 0x00000000);
  116. ADVANCE_DMA();
  117. primary->last_flush = primary->tail;
  118. head = MGA_READ(MGA_PRIMADDRESS);
  119. if (head <= tail) {
  120. primary->space = primary->size - primary->tail;
  121. } else {
  122. primary->space = head - tail;
  123. }
  124. DRM_DEBUG(" head = 0x%06lx\n", head - dev_priv->primary->offset);
  125. DRM_DEBUG(" tail = 0x%06lx\n", tail - dev_priv->primary->offset);
  126. DRM_DEBUG(" space = 0x%06x\n", primary->space);
  127. mga_flush_write_combine();
  128. MGA_WRITE(MGA_PRIMEND, tail | dev_priv->dma_access);
  129. DRM_DEBUG("done.\n");
  130. }
  131. void mga_do_dma_wrap_start(drm_mga_private_t * dev_priv)
  132. {
  133. drm_mga_primary_buffer_t *primary = &dev_priv->prim;
  134. u32 head, tail;
  135. DMA_LOCALS;
  136. DRM_DEBUG("\n");
  137. BEGIN_DMA_WRAP();
  138. DMA_BLOCK(MGA_DMAPAD, 0x00000000,
  139. MGA_DMAPAD, 0x00000000,
  140. MGA_DMAPAD, 0x00000000, MGA_DMAPAD, 0x00000000);
  141. ADVANCE_DMA();
  142. tail = primary->tail + dev_priv->primary->offset;
  143. primary->tail = 0;
  144. primary->last_flush = 0;
  145. primary->last_wrap++;
  146. head = MGA_READ(MGA_PRIMADDRESS);
  147. if (head == dev_priv->primary->offset) {
  148. primary->space = primary->size;
  149. } else {
  150. primary->space = head - dev_priv->primary->offset;
  151. }
  152. DRM_DEBUG(" head = 0x%06lx\n", head - dev_priv->primary->offset);
  153. DRM_DEBUG(" tail = 0x%06x\n", primary->tail);
  154. DRM_DEBUG(" wrap = %d\n", primary->last_wrap);
  155. DRM_DEBUG(" space = 0x%06x\n", primary->space);
  156. mga_flush_write_combine();
  157. MGA_WRITE(MGA_PRIMEND, tail | dev_priv->dma_access);
  158. set_bit(0, &primary->wrapped);
  159. DRM_DEBUG("done.\n");
  160. }
  161. void mga_do_dma_wrap_end(drm_mga_private_t * dev_priv)
  162. {
  163. drm_mga_primary_buffer_t *primary = &dev_priv->prim;
  164. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  165. u32 head = dev_priv->primary->offset;
  166. DRM_DEBUG("\n");
  167. sarea_priv->last_wrap++;
  168. DRM_DEBUG(" wrap = %d\n", sarea_priv->last_wrap);
  169. mga_flush_write_combine();
  170. MGA_WRITE(MGA_PRIMADDRESS, head | MGA_DMA_GENERAL);
  171. clear_bit(0, &primary->wrapped);
  172. DRM_DEBUG("done.\n");
  173. }
  174. /* ================================================================
  175. * Freelist management
  176. */
  177. #define MGA_BUFFER_USED ~0
  178. #define MGA_BUFFER_FREE 0
  179. #if MGA_FREELIST_DEBUG
  180. static void mga_freelist_print(struct drm_device * dev)
  181. {
  182. drm_mga_private_t *dev_priv = dev->dev_private;
  183. drm_mga_freelist_t *entry;
  184. DRM_INFO("\n");
  185. DRM_INFO("current dispatch: last=0x%x done=0x%x\n",
  186. dev_priv->sarea_priv->last_dispatch,
  187. (unsigned int)(MGA_READ(MGA_PRIMADDRESS) -
  188. dev_priv->primary->offset));
  189. DRM_INFO("current freelist:\n");
  190. for (entry = dev_priv->head->next; entry; entry = entry->next) {
  191. DRM_INFO(" %p idx=%2d age=0x%x 0x%06lx\n",
  192. entry, entry->buf->idx, entry->age.head,
  193. entry->age.head - dev_priv->primary->offset);
  194. }
  195. DRM_INFO("\n");
  196. }
  197. #endif
  198. static int mga_freelist_init(struct drm_device * dev, drm_mga_private_t * dev_priv)
  199. {
  200. struct drm_device_dma *dma = dev->dma;
  201. struct drm_buf *buf;
  202. drm_mga_buf_priv_t *buf_priv;
  203. drm_mga_freelist_t *entry;
  204. int i;
  205. DRM_DEBUG("count=%d\n", dma->buf_count);
  206. dev_priv->head = drm_alloc(sizeof(drm_mga_freelist_t), DRM_MEM_DRIVER);
  207. if (dev_priv->head == NULL)
  208. return DRM_ERR(ENOMEM);
  209. memset(dev_priv->head, 0, sizeof(drm_mga_freelist_t));
  210. SET_AGE(&dev_priv->head->age, MGA_BUFFER_USED, 0);
  211. for (i = 0; i < dma->buf_count; i++) {
  212. buf = dma->buflist[i];
  213. buf_priv = buf->dev_private;
  214. entry = drm_alloc(sizeof(drm_mga_freelist_t), DRM_MEM_DRIVER);
  215. if (entry == NULL)
  216. return DRM_ERR(ENOMEM);
  217. memset(entry, 0, sizeof(drm_mga_freelist_t));
  218. entry->next = dev_priv->head->next;
  219. entry->prev = dev_priv->head;
  220. SET_AGE(&entry->age, MGA_BUFFER_FREE, 0);
  221. entry->buf = buf;
  222. if (dev_priv->head->next != NULL)
  223. dev_priv->head->next->prev = entry;
  224. if (entry->next == NULL)
  225. dev_priv->tail = entry;
  226. buf_priv->list_entry = entry;
  227. buf_priv->discard = 0;
  228. buf_priv->dispatched = 0;
  229. dev_priv->head->next = entry;
  230. }
  231. return 0;
  232. }
  233. static void mga_freelist_cleanup(struct drm_device * dev)
  234. {
  235. drm_mga_private_t *dev_priv = dev->dev_private;
  236. drm_mga_freelist_t *entry;
  237. drm_mga_freelist_t *next;
  238. DRM_DEBUG("\n");
  239. entry = dev_priv->head;
  240. while (entry) {
  241. next = entry->next;
  242. drm_free(entry, sizeof(drm_mga_freelist_t), DRM_MEM_DRIVER);
  243. entry = next;
  244. }
  245. dev_priv->head = dev_priv->tail = NULL;
  246. }
  247. #if 0
  248. /* FIXME: Still needed?
  249. */
  250. static void mga_freelist_reset(struct drm_device * dev)
  251. {
  252. struct drm_device_dma *dma = dev->dma;
  253. struct drm_buf *buf;
  254. drm_mga_buf_priv_t *buf_priv;
  255. int i;
  256. for (i = 0; i < dma->buf_count; i++) {
  257. buf = dma->buflist[i];
  258. buf_priv = buf->dev_private;
  259. SET_AGE(&buf_priv->list_entry->age, MGA_BUFFER_FREE, 0);
  260. }
  261. }
  262. #endif
  263. static struct drm_buf *mga_freelist_get(struct drm_device * dev)
  264. {
  265. drm_mga_private_t *dev_priv = dev->dev_private;
  266. drm_mga_freelist_t *next;
  267. drm_mga_freelist_t *prev;
  268. drm_mga_freelist_t *tail = dev_priv->tail;
  269. u32 head, wrap;
  270. DRM_DEBUG("\n");
  271. head = MGA_READ(MGA_PRIMADDRESS);
  272. wrap = dev_priv->sarea_priv->last_wrap;
  273. DRM_DEBUG(" tail=0x%06lx %d\n",
  274. tail->age.head ?
  275. tail->age.head - dev_priv->primary->offset : 0,
  276. tail->age.wrap);
  277. DRM_DEBUG(" head=0x%06lx %d\n",
  278. head - dev_priv->primary->offset, wrap);
  279. if (TEST_AGE(&tail->age, head, wrap)) {
  280. prev = dev_priv->tail->prev;
  281. next = dev_priv->tail;
  282. prev->next = NULL;
  283. next->prev = next->next = NULL;
  284. dev_priv->tail = prev;
  285. SET_AGE(&next->age, MGA_BUFFER_USED, 0);
  286. return next->buf;
  287. }
  288. DRM_DEBUG("returning NULL!\n");
  289. return NULL;
  290. }
  291. int mga_freelist_put(struct drm_device * dev, struct drm_buf * buf)
  292. {
  293. drm_mga_private_t *dev_priv = dev->dev_private;
  294. drm_mga_buf_priv_t *buf_priv = buf->dev_private;
  295. drm_mga_freelist_t *head, *entry, *prev;
  296. DRM_DEBUG("age=0x%06lx wrap=%d\n",
  297. buf_priv->list_entry->age.head -
  298. dev_priv->primary->offset, buf_priv->list_entry->age.wrap);
  299. entry = buf_priv->list_entry;
  300. head = dev_priv->head;
  301. if (buf_priv->list_entry->age.head == MGA_BUFFER_USED) {
  302. SET_AGE(&entry->age, MGA_BUFFER_FREE, 0);
  303. prev = dev_priv->tail;
  304. prev->next = entry;
  305. entry->prev = prev;
  306. entry->next = NULL;
  307. } else {
  308. prev = head->next;
  309. head->next = entry;
  310. prev->prev = entry;
  311. entry->prev = head;
  312. entry->next = prev;
  313. }
  314. return 0;
  315. }
  316. /* ================================================================
  317. * DMA initialization, cleanup
  318. */
  319. int mga_driver_load(struct drm_device * dev, unsigned long flags)
  320. {
  321. drm_mga_private_t *dev_priv;
  322. dev_priv = drm_alloc(sizeof(drm_mga_private_t), DRM_MEM_DRIVER);
  323. if (!dev_priv)
  324. return DRM_ERR(ENOMEM);
  325. dev->dev_private = (void *)dev_priv;
  326. memset(dev_priv, 0, sizeof(drm_mga_private_t));
  327. dev_priv->usec_timeout = MGA_DEFAULT_USEC_TIMEOUT;
  328. dev_priv->chipset = flags;
  329. dev_priv->mmio_base = drm_get_resource_start(dev, 1);
  330. dev_priv->mmio_size = drm_get_resource_len(dev, 1);
  331. dev->counters += 3;
  332. dev->types[6] = _DRM_STAT_IRQ;
  333. dev->types[7] = _DRM_STAT_PRIMARY;
  334. dev->types[8] = _DRM_STAT_SECONDARY;
  335. return 0;
  336. }
  337. #if __OS_HAS_AGP
  338. /**
  339. * Bootstrap the driver for AGP DMA.
  340. *
  341. * \todo
  342. * Investigate whether there is any benifit to storing the WARP microcode in
  343. * AGP memory. If not, the microcode may as well always be put in PCI
  344. * memory.
  345. *
  346. * \todo
  347. * This routine needs to set dma_bs->agp_mode to the mode actually configured
  348. * in the hardware. Looking just at the Linux AGP driver code, I don't see
  349. * an easy way to determine this.
  350. *
  351. * \sa mga_do_dma_bootstrap, mga_do_pci_dma_bootstrap
  352. */
  353. static int mga_do_agp_dma_bootstrap(struct drm_device * dev,
  354. drm_mga_dma_bootstrap_t * dma_bs)
  355. {
  356. drm_mga_private_t *const dev_priv =
  357. (drm_mga_private_t *) dev->dev_private;
  358. unsigned int warp_size = mga_warp_microcode_size(dev_priv);
  359. int err;
  360. unsigned offset;
  361. const unsigned secondary_size = dma_bs->secondary_bin_count
  362. * dma_bs->secondary_bin_size;
  363. const unsigned agp_size = (dma_bs->agp_size << 20);
  364. struct drm_buf_desc req;
  365. struct drm_agp_mode mode;
  366. struct drm_agp_info info;
  367. struct drm_agp_buffer agp_req;
  368. struct drm_agp_binding bind_req;
  369. /* Acquire AGP. */
  370. err = drm_agp_acquire(dev);
  371. if (err) {
  372. DRM_ERROR("Unable to acquire AGP: %d\n", err);
  373. return err;
  374. }
  375. err = drm_agp_info(dev, &info);
  376. if (err) {
  377. DRM_ERROR("Unable to get AGP info: %d\n", err);
  378. return err;
  379. }
  380. mode.mode = (info.mode & ~0x07) | dma_bs->agp_mode;
  381. err = drm_agp_enable(dev, mode);
  382. if (err) {
  383. DRM_ERROR("Unable to enable AGP (mode = 0x%lx)\n", mode.mode);
  384. return err;
  385. }
  386. /* In addition to the usual AGP mode configuration, the G200 AGP cards
  387. * need to have the AGP mode "manually" set.
  388. */
  389. if (dev_priv->chipset == MGA_CARD_TYPE_G200) {
  390. if (mode.mode & 0x02) {
  391. MGA_WRITE(MGA_AGP_PLL, MGA_AGP2XPLL_ENABLE);
  392. } else {
  393. MGA_WRITE(MGA_AGP_PLL, MGA_AGP2XPLL_DISABLE);
  394. }
  395. }
  396. /* Allocate and bind AGP memory. */
  397. agp_req.size = agp_size;
  398. agp_req.type = 0;
  399. err = drm_agp_alloc(dev, &agp_req);
  400. if (err) {
  401. dev_priv->agp_size = 0;
  402. DRM_ERROR("Unable to allocate %uMB AGP memory\n",
  403. dma_bs->agp_size);
  404. return err;
  405. }
  406. dev_priv->agp_size = agp_size;
  407. dev_priv->agp_handle = agp_req.handle;
  408. bind_req.handle = agp_req.handle;
  409. bind_req.offset = 0;
  410. err = drm_agp_bind(dev, &bind_req);
  411. if (err) {
  412. DRM_ERROR("Unable to bind AGP memory: %d\n", err);
  413. return err;
  414. }
  415. /* Make drm_addbufs happy by not trying to create a mapping for less
  416. * than a page.
  417. */
  418. if (warp_size < PAGE_SIZE)
  419. warp_size = PAGE_SIZE;
  420. offset = 0;
  421. err = drm_addmap(dev, offset, warp_size,
  422. _DRM_AGP, _DRM_READ_ONLY, &dev_priv->warp);
  423. if (err) {
  424. DRM_ERROR("Unable to map WARP microcode: %d\n", err);
  425. return err;
  426. }
  427. offset += warp_size;
  428. err = drm_addmap(dev, offset, dma_bs->primary_size,
  429. _DRM_AGP, _DRM_READ_ONLY, &dev_priv->primary);
  430. if (err) {
  431. DRM_ERROR("Unable to map primary DMA region: %d\n", err);
  432. return err;
  433. }
  434. offset += dma_bs->primary_size;
  435. err = drm_addmap(dev, offset, secondary_size,
  436. _DRM_AGP, 0, &dev->agp_buffer_map);
  437. if (err) {
  438. DRM_ERROR("Unable to map secondary DMA region: %d\n", err);
  439. return err;
  440. }
  441. (void)memset(&req, 0, sizeof(req));
  442. req.count = dma_bs->secondary_bin_count;
  443. req.size = dma_bs->secondary_bin_size;
  444. req.flags = _DRM_AGP_BUFFER;
  445. req.agp_start = offset;
  446. err = drm_addbufs_agp(dev, &req);
  447. if (err) {
  448. DRM_ERROR("Unable to add secondary DMA buffers: %d\n", err);
  449. return err;
  450. }
  451. {
  452. struct drm_map_list *_entry;
  453. unsigned long agp_token = 0;
  454. list_for_each_entry(_entry, &dev->maplist, head) {
  455. if (_entry->map == dev->agp_buffer_map)
  456. agp_token = _entry->user_token;
  457. }
  458. if (!agp_token)
  459. return -EFAULT;
  460. dev->agp_buffer_token = agp_token;
  461. }
  462. offset += secondary_size;
  463. err = drm_addmap(dev, offset, agp_size - offset,
  464. _DRM_AGP, 0, &dev_priv->agp_textures);
  465. if (err) {
  466. DRM_ERROR("Unable to map AGP texture region %d\n", err);
  467. return err;
  468. }
  469. drm_core_ioremap(dev_priv->warp, dev);
  470. drm_core_ioremap(dev_priv->primary, dev);
  471. drm_core_ioremap(dev->agp_buffer_map, dev);
  472. if (!dev_priv->warp->handle ||
  473. !dev_priv->primary->handle || !dev->agp_buffer_map->handle) {
  474. DRM_ERROR("failed to ioremap agp regions! (%p, %p, %p)\n",
  475. dev_priv->warp->handle, dev_priv->primary->handle,
  476. dev->agp_buffer_map->handle);
  477. return DRM_ERR(ENOMEM);
  478. }
  479. dev_priv->dma_access = MGA_PAGPXFER;
  480. dev_priv->wagp_enable = MGA_WAGP_ENABLE;
  481. DRM_INFO("Initialized card for AGP DMA.\n");
  482. return 0;
  483. }
  484. #else
  485. static int mga_do_agp_dma_bootstrap(struct drm_device * dev,
  486. drm_mga_dma_bootstrap_t * dma_bs)
  487. {
  488. return -EINVAL;
  489. }
  490. #endif
  491. /**
  492. * Bootstrap the driver for PCI DMA.
  493. *
  494. * \todo
  495. * The algorithm for decreasing the size of the primary DMA buffer could be
  496. * better. The size should be rounded up to the nearest page size, then
  497. * decrease the request size by a single page each pass through the loop.
  498. *
  499. * \todo
  500. * Determine whether the maximum address passed to drm_pci_alloc is correct.
  501. * The same goes for drm_addbufs_pci.
  502. *
  503. * \sa mga_do_dma_bootstrap, mga_do_agp_dma_bootstrap
  504. */
  505. static int mga_do_pci_dma_bootstrap(struct drm_device * dev,
  506. drm_mga_dma_bootstrap_t * dma_bs)
  507. {
  508. drm_mga_private_t *const dev_priv =
  509. (drm_mga_private_t *) dev->dev_private;
  510. unsigned int warp_size = mga_warp_microcode_size(dev_priv);
  511. unsigned int primary_size;
  512. unsigned int bin_count;
  513. int err;
  514. struct drm_buf_desc req;
  515. if (dev->dma == NULL) {
  516. DRM_ERROR("dev->dma is NULL\n");
  517. return DRM_ERR(EFAULT);
  518. }
  519. /* Make drm_addbufs happy by not trying to create a mapping for less
  520. * than a page.
  521. */
  522. if (warp_size < PAGE_SIZE)
  523. warp_size = PAGE_SIZE;
  524. /* The proper alignment is 0x100 for this mapping */
  525. err = drm_addmap(dev, 0, warp_size, _DRM_CONSISTENT,
  526. _DRM_READ_ONLY, &dev_priv->warp);
  527. if (err != 0) {
  528. DRM_ERROR("Unable to create mapping for WARP microcode: %d\n",
  529. err);
  530. return err;
  531. }
  532. /* Other than the bottom two bits being used to encode other
  533. * information, there don't appear to be any restrictions on the
  534. * alignment of the primary or secondary DMA buffers.
  535. */
  536. for (primary_size = dma_bs->primary_size; primary_size != 0;
  537. primary_size >>= 1) {
  538. /* The proper alignment for this mapping is 0x04 */
  539. err = drm_addmap(dev, 0, primary_size, _DRM_CONSISTENT,
  540. _DRM_READ_ONLY, &dev_priv->primary);
  541. if (!err)
  542. break;
  543. }
  544. if (err != 0) {
  545. DRM_ERROR("Unable to allocate primary DMA region: %d\n", err);
  546. return DRM_ERR(ENOMEM);
  547. }
  548. if (dev_priv->primary->size != dma_bs->primary_size) {
  549. DRM_INFO("Primary DMA buffer size reduced from %u to %u.\n",
  550. dma_bs->primary_size,
  551. (unsigned)dev_priv->primary->size);
  552. dma_bs->primary_size = dev_priv->primary->size;
  553. }
  554. for (bin_count = dma_bs->secondary_bin_count; bin_count > 0;
  555. bin_count--) {
  556. (void)memset(&req, 0, sizeof(req));
  557. req.count = bin_count;
  558. req.size = dma_bs->secondary_bin_size;
  559. err = drm_addbufs_pci(dev, &req);
  560. if (!err) {
  561. break;
  562. }
  563. }
  564. if (bin_count == 0) {
  565. DRM_ERROR("Unable to add secondary DMA buffers: %d\n", err);
  566. return err;
  567. }
  568. if (bin_count != dma_bs->secondary_bin_count) {
  569. DRM_INFO("Secondary PCI DMA buffer bin count reduced from %u "
  570. "to %u.\n", dma_bs->secondary_bin_count, bin_count);
  571. dma_bs->secondary_bin_count = bin_count;
  572. }
  573. dev_priv->dma_access = 0;
  574. dev_priv->wagp_enable = 0;
  575. dma_bs->agp_mode = 0;
  576. DRM_INFO("Initialized card for PCI DMA.\n");
  577. return 0;
  578. }
  579. static int mga_do_dma_bootstrap(struct drm_device * dev,
  580. drm_mga_dma_bootstrap_t * dma_bs)
  581. {
  582. const int is_agp = (dma_bs->agp_mode != 0) && drm_device_is_agp(dev);
  583. int err;
  584. drm_mga_private_t *const dev_priv =
  585. (drm_mga_private_t *) dev->dev_private;
  586. dev_priv->used_new_dma_init = 1;
  587. /* The first steps are the same for both PCI and AGP based DMA. Map
  588. * the cards MMIO registers and map a status page.
  589. */
  590. err = drm_addmap(dev, dev_priv->mmio_base, dev_priv->mmio_size,
  591. _DRM_REGISTERS, _DRM_READ_ONLY, &dev_priv->mmio);
  592. if (err) {
  593. DRM_ERROR("Unable to map MMIO region: %d\n", err);
  594. return err;
  595. }
  596. err = drm_addmap(dev, 0, SAREA_MAX, _DRM_SHM,
  597. _DRM_READ_ONLY | _DRM_LOCKED | _DRM_KERNEL,
  598. &dev_priv->status);
  599. if (err) {
  600. DRM_ERROR("Unable to map status region: %d\n", err);
  601. return err;
  602. }
  603. /* The DMA initialization procedure is slightly different for PCI and
  604. * AGP cards. AGP cards just allocate a large block of AGP memory and
  605. * carve off portions of it for internal uses. The remaining memory
  606. * is returned to user-mode to be used for AGP textures.
  607. */
  608. if (is_agp) {
  609. err = mga_do_agp_dma_bootstrap(dev, dma_bs);
  610. }
  611. /* If we attempted to initialize the card for AGP DMA but failed,
  612. * clean-up any mess that may have been created.
  613. */
  614. if (err) {
  615. mga_do_cleanup_dma(dev, MINIMAL_CLEANUP);
  616. }
  617. /* Not only do we want to try and initialized PCI cards for PCI DMA,
  618. * but we also try to initialized AGP cards that could not be
  619. * initialized for AGP DMA. This covers the case where we have an AGP
  620. * card in a system with an unsupported AGP chipset. In that case the
  621. * card will be detected as AGP, but we won't be able to allocate any
  622. * AGP memory, etc.
  623. */
  624. if (!is_agp || err) {
  625. err = mga_do_pci_dma_bootstrap(dev, dma_bs);
  626. }
  627. return err;
  628. }
  629. int mga_dma_bootstrap(DRM_IOCTL_ARGS)
  630. {
  631. DRM_DEVICE;
  632. drm_mga_dma_bootstrap_t bootstrap;
  633. int err;
  634. static const int modes[] = { 0, 1, 2, 2, 4, 4, 4, 4 };
  635. const drm_mga_private_t *const dev_priv =
  636. (drm_mga_private_t *) dev->dev_private;
  637. DRM_COPY_FROM_USER_IOCTL(bootstrap,
  638. (drm_mga_dma_bootstrap_t __user *) data,
  639. sizeof(bootstrap));
  640. err = mga_do_dma_bootstrap(dev, &bootstrap);
  641. if (err) {
  642. mga_do_cleanup_dma(dev, FULL_CLEANUP);
  643. return err;
  644. }
  645. if (dev_priv->agp_textures != NULL) {
  646. bootstrap.texture_handle = dev_priv->agp_textures->offset;
  647. bootstrap.texture_size = dev_priv->agp_textures->size;
  648. } else {
  649. bootstrap.texture_handle = 0;
  650. bootstrap.texture_size = 0;
  651. }
  652. bootstrap.agp_mode = modes[bootstrap.agp_mode & 0x07];
  653. DRM_COPY_TO_USER_IOCTL((drm_mga_dma_bootstrap_t __user *)data,
  654. bootstrap, sizeof(bootstrap));
  655. return err;
  656. }
  657. static int mga_do_init_dma(struct drm_device * dev, drm_mga_init_t * init)
  658. {
  659. drm_mga_private_t *dev_priv;
  660. int ret;
  661. DRM_DEBUG("\n");
  662. dev_priv = dev->dev_private;
  663. if (init->sgram) {
  664. dev_priv->clear_cmd = MGA_DWGCTL_CLEAR | MGA_ATYPE_BLK;
  665. } else {
  666. dev_priv->clear_cmd = MGA_DWGCTL_CLEAR | MGA_ATYPE_RSTR;
  667. }
  668. dev_priv->maccess = init->maccess;
  669. dev_priv->fb_cpp = init->fb_cpp;
  670. dev_priv->front_offset = init->front_offset;
  671. dev_priv->front_pitch = init->front_pitch;
  672. dev_priv->back_offset = init->back_offset;
  673. dev_priv->back_pitch = init->back_pitch;
  674. dev_priv->depth_cpp = init->depth_cpp;
  675. dev_priv->depth_offset = init->depth_offset;
  676. dev_priv->depth_pitch = init->depth_pitch;
  677. /* FIXME: Need to support AGP textures...
  678. */
  679. dev_priv->texture_offset = init->texture_offset[0];
  680. dev_priv->texture_size = init->texture_size[0];
  681. dev_priv->sarea = drm_getsarea(dev);
  682. if (!dev_priv->sarea) {
  683. DRM_ERROR("failed to find sarea!\n");
  684. return DRM_ERR(EINVAL);
  685. }
  686. if (!dev_priv->used_new_dma_init) {
  687. dev_priv->dma_access = MGA_PAGPXFER;
  688. dev_priv->wagp_enable = MGA_WAGP_ENABLE;
  689. dev_priv->status = drm_core_findmap(dev, init->status_offset);
  690. if (!dev_priv->status) {
  691. DRM_ERROR("failed to find status page!\n");
  692. return DRM_ERR(EINVAL);
  693. }
  694. dev_priv->mmio = drm_core_findmap(dev, init->mmio_offset);
  695. if (!dev_priv->mmio) {
  696. DRM_ERROR("failed to find mmio region!\n");
  697. return DRM_ERR(EINVAL);
  698. }
  699. dev_priv->warp = drm_core_findmap(dev, init->warp_offset);
  700. if (!dev_priv->warp) {
  701. DRM_ERROR("failed to find warp microcode region!\n");
  702. return DRM_ERR(EINVAL);
  703. }
  704. dev_priv->primary = drm_core_findmap(dev, init->primary_offset);
  705. if (!dev_priv->primary) {
  706. DRM_ERROR("failed to find primary dma region!\n");
  707. return DRM_ERR(EINVAL);
  708. }
  709. dev->agp_buffer_token = init->buffers_offset;
  710. dev->agp_buffer_map =
  711. drm_core_findmap(dev, init->buffers_offset);
  712. if (!dev->agp_buffer_map) {
  713. DRM_ERROR("failed to find dma buffer region!\n");
  714. return DRM_ERR(EINVAL);
  715. }
  716. drm_core_ioremap(dev_priv->warp, dev);
  717. drm_core_ioremap(dev_priv->primary, dev);
  718. drm_core_ioremap(dev->agp_buffer_map, dev);
  719. }
  720. dev_priv->sarea_priv =
  721. (drm_mga_sarea_t *) ((u8 *) dev_priv->sarea->handle +
  722. init->sarea_priv_offset);
  723. if (!dev_priv->warp->handle ||
  724. !dev_priv->primary->handle ||
  725. ((dev_priv->dma_access != 0) &&
  726. ((dev->agp_buffer_map == NULL) ||
  727. (dev->agp_buffer_map->handle == NULL)))) {
  728. DRM_ERROR("failed to ioremap agp regions!\n");
  729. return DRM_ERR(ENOMEM);
  730. }
  731. ret = mga_warp_install_microcode(dev_priv);
  732. if (ret < 0) {
  733. DRM_ERROR("failed to install WARP ucode!: %d\n", ret);
  734. return ret;
  735. }
  736. ret = mga_warp_init(dev_priv);
  737. if (ret < 0) {
  738. DRM_ERROR("failed to init WARP engine!: %d\n", ret);
  739. return ret;
  740. }
  741. dev_priv->prim.status = (u32 *) dev_priv->status->handle;
  742. mga_do_wait_for_idle(dev_priv);
  743. /* Init the primary DMA registers.
  744. */
  745. MGA_WRITE(MGA_PRIMADDRESS, dev_priv->primary->offset | MGA_DMA_GENERAL);
  746. #if 0
  747. MGA_WRITE(MGA_PRIMPTR, virt_to_bus((void *)dev_priv->prim.status) | MGA_PRIMPTREN0 | /* Soft trap, SECEND, SETUPEND */
  748. MGA_PRIMPTREN1); /* DWGSYNC */
  749. #endif
  750. dev_priv->prim.start = (u8 *) dev_priv->primary->handle;
  751. dev_priv->prim.end = ((u8 *) dev_priv->primary->handle
  752. + dev_priv->primary->size);
  753. dev_priv->prim.size = dev_priv->primary->size;
  754. dev_priv->prim.tail = 0;
  755. dev_priv->prim.space = dev_priv->prim.size;
  756. dev_priv->prim.wrapped = 0;
  757. dev_priv->prim.last_flush = 0;
  758. dev_priv->prim.last_wrap = 0;
  759. dev_priv->prim.high_mark = 256 * DMA_BLOCK_SIZE;
  760. dev_priv->prim.status[0] = dev_priv->primary->offset;
  761. dev_priv->prim.status[1] = 0;
  762. dev_priv->sarea_priv->last_wrap = 0;
  763. dev_priv->sarea_priv->last_frame.head = 0;
  764. dev_priv->sarea_priv->last_frame.wrap = 0;
  765. if (mga_freelist_init(dev, dev_priv) < 0) {
  766. DRM_ERROR("could not initialize freelist\n");
  767. return DRM_ERR(ENOMEM);
  768. }
  769. return 0;
  770. }
  771. static int mga_do_cleanup_dma(struct drm_device *dev, int full_cleanup)
  772. {
  773. int err = 0;
  774. DRM_DEBUG("\n");
  775. /* Make sure interrupts are disabled here because the uninstall ioctl
  776. * may not have been called from userspace and after dev_private
  777. * is freed, it's too late.
  778. */
  779. if (dev->irq_enabled)
  780. drm_irq_uninstall(dev);
  781. if (dev->dev_private) {
  782. drm_mga_private_t *dev_priv = dev->dev_private;
  783. if ((dev_priv->warp != NULL)
  784. && (dev_priv->warp->type != _DRM_CONSISTENT))
  785. drm_core_ioremapfree(dev_priv->warp, dev);
  786. if ((dev_priv->primary != NULL)
  787. && (dev_priv->primary->type != _DRM_CONSISTENT))
  788. drm_core_ioremapfree(dev_priv->primary, dev);
  789. if (dev->agp_buffer_map != NULL)
  790. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  791. if (dev_priv->used_new_dma_init) {
  792. #if __OS_HAS_AGP
  793. if (dev_priv->agp_handle != 0) {
  794. struct drm_agp_binding unbind_req;
  795. struct drm_agp_buffer free_req;
  796. unbind_req.handle = dev_priv->agp_handle;
  797. drm_agp_unbind(dev, &unbind_req);
  798. free_req.handle = dev_priv->agp_handle;
  799. drm_agp_free(dev, &free_req);
  800. dev_priv->agp_textures = NULL;
  801. dev_priv->agp_size = 0;
  802. dev_priv->agp_handle = 0;
  803. }
  804. if ((dev->agp != NULL) && dev->agp->acquired) {
  805. err = drm_agp_release(dev);
  806. }
  807. #endif
  808. }
  809. dev_priv->warp = NULL;
  810. dev_priv->primary = NULL;
  811. dev_priv->sarea = NULL;
  812. dev_priv->sarea_priv = NULL;
  813. dev->agp_buffer_map = NULL;
  814. if (full_cleanup) {
  815. dev_priv->mmio = NULL;
  816. dev_priv->status = NULL;
  817. dev_priv->used_new_dma_init = 0;
  818. }
  819. memset(&dev_priv->prim, 0, sizeof(dev_priv->prim));
  820. dev_priv->warp_pipe = 0;
  821. memset(dev_priv->warp_pipe_phys, 0,
  822. sizeof(dev_priv->warp_pipe_phys));
  823. if (dev_priv->head != NULL) {
  824. mga_freelist_cleanup(dev);
  825. }
  826. }
  827. return 0;
  828. }
  829. int mga_dma_init(DRM_IOCTL_ARGS)
  830. {
  831. DRM_DEVICE;
  832. drm_mga_init_t init;
  833. int err;
  834. LOCK_TEST_WITH_RETURN(dev, filp);
  835. DRM_COPY_FROM_USER_IOCTL(init, (drm_mga_init_t __user *) data,
  836. sizeof(init));
  837. switch (init.func) {
  838. case MGA_INIT_DMA:
  839. err = mga_do_init_dma(dev, &init);
  840. if (err) {
  841. (void)mga_do_cleanup_dma(dev, FULL_CLEANUP);
  842. }
  843. return err;
  844. case MGA_CLEANUP_DMA:
  845. return mga_do_cleanup_dma(dev, FULL_CLEANUP);
  846. }
  847. return DRM_ERR(EINVAL);
  848. }
  849. /* ================================================================
  850. * Primary DMA stream management
  851. */
  852. int mga_dma_flush(DRM_IOCTL_ARGS)
  853. {
  854. DRM_DEVICE;
  855. drm_mga_private_t *dev_priv = (drm_mga_private_t *) dev->dev_private;
  856. struct drm_lock lock;
  857. LOCK_TEST_WITH_RETURN(dev, filp);
  858. DRM_COPY_FROM_USER_IOCTL(lock, (struct drm_lock __user *) data,
  859. sizeof(lock));
  860. DRM_DEBUG("%s%s%s\n",
  861. (lock.flags & _DRM_LOCK_FLUSH) ? "flush, " : "",
  862. (lock.flags & _DRM_LOCK_FLUSH_ALL) ? "flush all, " : "",
  863. (lock.flags & _DRM_LOCK_QUIESCENT) ? "idle, " : "");
  864. WRAP_WAIT_WITH_RETURN(dev_priv);
  865. if (lock.flags & (_DRM_LOCK_FLUSH | _DRM_LOCK_FLUSH_ALL)) {
  866. mga_do_dma_flush(dev_priv);
  867. }
  868. if (lock.flags & _DRM_LOCK_QUIESCENT) {
  869. #if MGA_DMA_DEBUG
  870. int ret = mga_do_wait_for_idle(dev_priv);
  871. if (ret < 0)
  872. DRM_INFO("%s: -EBUSY\n", __FUNCTION__);
  873. return ret;
  874. #else
  875. return mga_do_wait_for_idle(dev_priv);
  876. #endif
  877. } else {
  878. return 0;
  879. }
  880. }
  881. int mga_dma_reset(DRM_IOCTL_ARGS)
  882. {
  883. DRM_DEVICE;
  884. drm_mga_private_t *dev_priv = (drm_mga_private_t *) dev->dev_private;
  885. LOCK_TEST_WITH_RETURN(dev, filp);
  886. return mga_do_dma_reset(dev_priv);
  887. }
  888. /* ================================================================
  889. * DMA buffer management
  890. */
  891. static int mga_dma_get_buffers(DRMFILE filp, struct drm_device * dev, struct drm_dma * d)
  892. {
  893. struct drm_buf *buf;
  894. int i;
  895. for (i = d->granted_count; i < d->request_count; i++) {
  896. buf = mga_freelist_get(dev);
  897. if (!buf)
  898. return DRM_ERR(EAGAIN);
  899. buf->filp = filp;
  900. if (DRM_COPY_TO_USER(&d->request_indices[i],
  901. &buf->idx, sizeof(buf->idx)))
  902. return DRM_ERR(EFAULT);
  903. if (DRM_COPY_TO_USER(&d->request_sizes[i],
  904. &buf->total, sizeof(buf->total)))
  905. return DRM_ERR(EFAULT);
  906. d->granted_count++;
  907. }
  908. return 0;
  909. }
  910. int mga_dma_buffers(DRM_IOCTL_ARGS)
  911. {
  912. DRM_DEVICE;
  913. struct drm_device_dma *dma = dev->dma;
  914. drm_mga_private_t *dev_priv = (drm_mga_private_t *) dev->dev_private;
  915. struct drm_dma __user *argp = (void __user *)data;
  916. struct drm_dma d;
  917. int ret = 0;
  918. LOCK_TEST_WITH_RETURN(dev, filp);
  919. DRM_COPY_FROM_USER_IOCTL(d, argp, sizeof(d));
  920. /* Please don't send us buffers.
  921. */
  922. if (d.send_count != 0) {
  923. DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
  924. DRM_CURRENTPID, d.send_count);
  925. return DRM_ERR(EINVAL);
  926. }
  927. /* We'll send you buffers.
  928. */
  929. if (d.request_count < 0 || d.request_count > dma->buf_count) {
  930. DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
  931. DRM_CURRENTPID, d.request_count, dma->buf_count);
  932. return DRM_ERR(EINVAL);
  933. }
  934. WRAP_TEST_WITH_RETURN(dev_priv);
  935. d.granted_count = 0;
  936. if (d.request_count) {
  937. ret = mga_dma_get_buffers(filp, dev, &d);
  938. }
  939. DRM_COPY_TO_USER_IOCTL(argp, d, sizeof(d));
  940. return ret;
  941. }
  942. /**
  943. * Called just before the module is unloaded.
  944. */
  945. int mga_driver_unload(struct drm_device * dev)
  946. {
  947. drm_free(dev->dev_private, sizeof(drm_mga_private_t), DRM_MEM_DRIVER);
  948. dev->dev_private = NULL;
  949. return 0;
  950. }
  951. /**
  952. * Called when the last opener of the device is closed.
  953. */
  954. void mga_driver_lastclose(struct drm_device * dev)
  955. {
  956. mga_do_cleanup_dma(dev, FULL_CLEANUP);
  957. }
  958. int mga_driver_dma_quiescent(struct drm_device * dev)
  959. {
  960. drm_mga_private_t *dev_priv = dev->dev_private;
  961. return mga_do_wait_for_idle(dev_priv);
  962. }