ata_piix.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below, going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #include <linux/dmi.h>
  94. #define DRV_NAME "ata_piix"
  95. #define DRV_VERSION "2.12"
  96. enum {
  97. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  98. ICH5_PMR = 0x90, /* port mapping register */
  99. ICH5_PCS = 0x92, /* port control and status */
  100. PIIX_SCC = 0x0A, /* sub-class code register */
  101. PIIX_FLAG_SCR = (1 << 26), /* SCR available */
  102. PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
  103. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  104. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
  105. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
  106. /* combined mode. if set, PATA is channel 0.
  107. * if clear, PATA is channel 1.
  108. */
  109. PIIX_PORT_ENABLED = (1 << 0),
  110. PIIX_PORT_PRESENT = (1 << 4),
  111. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  112. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  113. /* controller IDs */
  114. piix_pata_33 = 0, /* PIIX4 at 33Mhz */
  115. ich_pata_33 = 1, /* ICH up to UDMA 33 only */
  116. ich_pata_66 = 2, /* ICH up to 66 Mhz */
  117. ich_pata_100 = 3, /* ICH up to UDMA 100 */
  118. ich5_sata = 5,
  119. ich6_sata = 6,
  120. ich6_sata_ahci = 7,
  121. ich6m_sata_ahci = 8,
  122. ich8_sata_ahci = 9,
  123. piix_pata_mwdma = 10, /* PIIX3 MWDMA only */
  124. tolapai_sata_ahci = 11,
  125. /* constants for mapping table */
  126. P0 = 0, /* port 0 */
  127. P1 = 1, /* port 1 */
  128. P2 = 2, /* port 2 */
  129. P3 = 3, /* port 3 */
  130. IDE = -1, /* IDE */
  131. NA = -2, /* not avaliable */
  132. RV = -3, /* reserved */
  133. PIIX_AHCI_DEVICE = 6,
  134. /* host->flags bits */
  135. PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
  136. };
  137. struct piix_map_db {
  138. const u32 mask;
  139. const u16 port_enable;
  140. const int map[][4];
  141. };
  142. struct piix_host_priv {
  143. const int *map;
  144. };
  145. static int piix_init_one (struct pci_dev *pdev,
  146. const struct pci_device_id *ent);
  147. static void piix_pata_error_handler(struct ata_port *ap);
  148. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev);
  149. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  150. static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  151. static int ich_pata_cable_detect(struct ata_port *ap);
  152. #ifdef CONFIG_PM
  153. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  154. static int piix_pci_device_resume(struct pci_dev *pdev);
  155. #endif
  156. static unsigned int in_module_init = 1;
  157. static const struct pci_device_id piix_pci_tbl[] = {
  158. /* Intel PIIX3 for the 430HX etc */
  159. { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
  160. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  161. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  162. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  163. /* Intel PIIX4 */
  164. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  165. /* Intel PIIX4 */
  166. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  167. /* Intel PIIX */
  168. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  169. /* Intel ICH (i810, i815, i840) UDMA 66*/
  170. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  171. /* Intel ICH0 : UDMA 33*/
  172. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  173. /* Intel ICH2M */
  174. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  175. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  176. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  177. /* Intel ICH3M */
  178. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  179. /* Intel ICH3 (E7500/1) UDMA 100 */
  180. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  181. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  182. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  183. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  184. /* Intel ICH5 */
  185. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  186. /* C-ICH (i810E2) */
  187. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  188. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  189. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  190. /* ICH6 (and 6) (i915) UDMA 100 */
  191. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  192. /* ICH7/7-R (i945, i975) UDMA 100*/
  193. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  194. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  195. /* ICH8 Mobile PATA Controller */
  196. { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  197. /* NOTE: The following PCI ids must be kept in sync with the
  198. * list in drivers/pci/quirks.c.
  199. */
  200. /* 82801EB (ICH5) */
  201. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  202. /* 82801EB (ICH5) */
  203. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  204. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  205. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  206. /* 6300ESB pretending RAID */
  207. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  208. /* 82801FB/FW (ICH6/ICH6W) */
  209. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  210. /* 82801FR/FRW (ICH6R/ICH6RW) */
  211. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  212. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
  213. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  214. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  215. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  216. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  217. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  218. /* Enterprise Southbridge 2 (631xESB/632xESB) */
  219. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  220. /* SATA Controller 1 IDE (ICH8) */
  221. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  222. /* SATA Controller 2 IDE (ICH8) */
  223. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  224. /* Mobile SATA Controller IDE (ICH8M) */
  225. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  226. /* SATA Controller IDE (ICH9) */
  227. { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  228. /* SATA Controller IDE (ICH9) */
  229. { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  230. /* SATA Controller IDE (ICH9) */
  231. { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  232. /* SATA Controller IDE (ICH9M) */
  233. { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  234. /* SATA Controller IDE (ICH9M) */
  235. { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  236. /* SATA Controller IDE (ICH9M) */
  237. { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  238. /* SATA Controller IDE (Tolapai) */
  239. { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata_ahci },
  240. { } /* terminate list */
  241. };
  242. static struct pci_driver piix_pci_driver = {
  243. .name = DRV_NAME,
  244. .id_table = piix_pci_tbl,
  245. .probe = piix_init_one,
  246. .remove = ata_pci_remove_one,
  247. #ifdef CONFIG_PM
  248. .suspend = piix_pci_device_suspend,
  249. .resume = piix_pci_device_resume,
  250. #endif
  251. };
  252. static struct scsi_host_template piix_sht = {
  253. .module = THIS_MODULE,
  254. .name = DRV_NAME,
  255. .ioctl = ata_scsi_ioctl,
  256. .queuecommand = ata_scsi_queuecmd,
  257. .can_queue = ATA_DEF_QUEUE,
  258. .this_id = ATA_SHT_THIS_ID,
  259. .sg_tablesize = LIBATA_MAX_PRD,
  260. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  261. .emulated = ATA_SHT_EMULATED,
  262. .use_clustering = ATA_SHT_USE_CLUSTERING,
  263. .proc_name = DRV_NAME,
  264. .dma_boundary = ATA_DMA_BOUNDARY,
  265. .slave_configure = ata_scsi_slave_config,
  266. .slave_destroy = ata_scsi_slave_destroy,
  267. .bios_param = ata_std_bios_param,
  268. };
  269. static const struct ata_port_operations piix_pata_ops = {
  270. .set_piomode = piix_set_piomode,
  271. .set_dmamode = piix_set_dmamode,
  272. .mode_filter = ata_pci_default_filter,
  273. .tf_load = ata_tf_load,
  274. .tf_read = ata_tf_read,
  275. .check_status = ata_check_status,
  276. .exec_command = ata_exec_command,
  277. .dev_select = ata_std_dev_select,
  278. .bmdma_setup = ata_bmdma_setup,
  279. .bmdma_start = ata_bmdma_start,
  280. .bmdma_stop = ata_bmdma_stop,
  281. .bmdma_status = ata_bmdma_status,
  282. .qc_prep = ata_qc_prep,
  283. .qc_issue = ata_qc_issue_prot,
  284. .data_xfer = ata_data_xfer,
  285. .freeze = ata_bmdma_freeze,
  286. .thaw = ata_bmdma_thaw,
  287. .error_handler = piix_pata_error_handler,
  288. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  289. .cable_detect = ata_cable_40wire,
  290. .irq_handler = ata_interrupt,
  291. .irq_clear = ata_bmdma_irq_clear,
  292. .irq_on = ata_irq_on,
  293. .port_start = ata_port_start,
  294. };
  295. static const struct ata_port_operations ich_pata_ops = {
  296. .set_piomode = piix_set_piomode,
  297. .set_dmamode = ich_set_dmamode,
  298. .mode_filter = ata_pci_default_filter,
  299. .tf_load = ata_tf_load,
  300. .tf_read = ata_tf_read,
  301. .check_status = ata_check_status,
  302. .exec_command = ata_exec_command,
  303. .dev_select = ata_std_dev_select,
  304. .bmdma_setup = ata_bmdma_setup,
  305. .bmdma_start = ata_bmdma_start,
  306. .bmdma_stop = ata_bmdma_stop,
  307. .bmdma_status = ata_bmdma_status,
  308. .qc_prep = ata_qc_prep,
  309. .qc_issue = ata_qc_issue_prot,
  310. .data_xfer = ata_data_xfer,
  311. .freeze = ata_bmdma_freeze,
  312. .thaw = ata_bmdma_thaw,
  313. .error_handler = piix_pata_error_handler,
  314. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  315. .cable_detect = ich_pata_cable_detect,
  316. .irq_handler = ata_interrupt,
  317. .irq_clear = ata_bmdma_irq_clear,
  318. .irq_on = ata_irq_on,
  319. .port_start = ata_port_start,
  320. };
  321. static const struct ata_port_operations piix_sata_ops = {
  322. .tf_load = ata_tf_load,
  323. .tf_read = ata_tf_read,
  324. .check_status = ata_check_status,
  325. .exec_command = ata_exec_command,
  326. .dev_select = ata_std_dev_select,
  327. .bmdma_setup = ata_bmdma_setup,
  328. .bmdma_start = ata_bmdma_start,
  329. .bmdma_stop = ata_bmdma_stop,
  330. .bmdma_status = ata_bmdma_status,
  331. .qc_prep = ata_qc_prep,
  332. .qc_issue = ata_qc_issue_prot,
  333. .data_xfer = ata_data_xfer,
  334. .freeze = ata_bmdma_freeze,
  335. .thaw = ata_bmdma_thaw,
  336. .error_handler = ata_bmdma_error_handler,
  337. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  338. .irq_handler = ata_interrupt,
  339. .irq_clear = ata_bmdma_irq_clear,
  340. .irq_on = ata_irq_on,
  341. .port_start = ata_port_start,
  342. };
  343. static const struct piix_map_db ich5_map_db = {
  344. .mask = 0x7,
  345. .port_enable = 0x3,
  346. .map = {
  347. /* PM PS SM SS MAP */
  348. { P0, NA, P1, NA }, /* 000b */
  349. { P1, NA, P0, NA }, /* 001b */
  350. { RV, RV, RV, RV },
  351. { RV, RV, RV, RV },
  352. { P0, P1, IDE, IDE }, /* 100b */
  353. { P1, P0, IDE, IDE }, /* 101b */
  354. { IDE, IDE, P0, P1 }, /* 110b */
  355. { IDE, IDE, P1, P0 }, /* 111b */
  356. },
  357. };
  358. static const struct piix_map_db ich6_map_db = {
  359. .mask = 0x3,
  360. .port_enable = 0xf,
  361. .map = {
  362. /* PM PS SM SS MAP */
  363. { P0, P2, P1, P3 }, /* 00b */
  364. { IDE, IDE, P1, P3 }, /* 01b */
  365. { P0, P2, IDE, IDE }, /* 10b */
  366. { RV, RV, RV, RV },
  367. },
  368. };
  369. static const struct piix_map_db ich6m_map_db = {
  370. .mask = 0x3,
  371. .port_enable = 0x5,
  372. /* Map 01b isn't specified in the doc but some notebooks use
  373. * it anyway. MAP 01b have been spotted on both ICH6M and
  374. * ICH7M.
  375. */
  376. .map = {
  377. /* PM PS SM SS MAP */
  378. { P0, P2, NA, NA }, /* 00b */
  379. { IDE, IDE, P1, P3 }, /* 01b */
  380. { P0, P2, IDE, IDE }, /* 10b */
  381. { RV, RV, RV, RV },
  382. },
  383. };
  384. static const struct piix_map_db ich8_map_db = {
  385. .mask = 0x3,
  386. .port_enable = 0x3,
  387. .map = {
  388. /* PM PS SM SS MAP */
  389. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  390. { RV, RV, RV, RV },
  391. { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
  392. { RV, RV, RV, RV },
  393. },
  394. };
  395. static const struct piix_map_db tolapai_map_db = {
  396. .mask = 0x3,
  397. .port_enable = 0x3,
  398. .map = {
  399. /* PM PS SM SS MAP */
  400. { P0, NA, P1, NA }, /* 00b */
  401. { RV, RV, RV, RV }, /* 01b */
  402. { RV, RV, RV, RV }, /* 10b */
  403. { RV, RV, RV, RV },
  404. },
  405. };
  406. static const struct piix_map_db *piix_map_db_table[] = {
  407. [ich5_sata] = &ich5_map_db,
  408. [ich6_sata] = &ich6_map_db,
  409. [ich6_sata_ahci] = &ich6_map_db,
  410. [ich6m_sata_ahci] = &ich6m_map_db,
  411. [ich8_sata_ahci] = &ich8_map_db,
  412. [tolapai_sata_ahci] = &tolapai_map_db,
  413. };
  414. static struct ata_port_info piix_port_info[] = {
  415. [piix_pata_33] = /* PIIX4 at 33MHz */
  416. {
  417. .sht = &piix_sht,
  418. .flags = PIIX_PATA_FLAGS,
  419. .pio_mask = 0x1f, /* pio0-4 */
  420. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  421. .udma_mask = ATA_UDMA_MASK_40C,
  422. .port_ops = &piix_pata_ops,
  423. },
  424. [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
  425. {
  426. .sht = &piix_sht,
  427. .flags = PIIX_PATA_FLAGS,
  428. .pio_mask = 0x1f, /* pio 0-4 */
  429. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  430. .udma_mask = ATA_UDMA2, /* UDMA33 */
  431. .port_ops = &ich_pata_ops,
  432. },
  433. [ich_pata_66] = /* ICH controllers up to 66MHz */
  434. {
  435. .sht = &piix_sht,
  436. .flags = PIIX_PATA_FLAGS,
  437. .pio_mask = 0x1f, /* pio 0-4 */
  438. .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
  439. .udma_mask = ATA_UDMA4,
  440. .port_ops = &ich_pata_ops,
  441. },
  442. [ich_pata_100] =
  443. {
  444. .sht = &piix_sht,
  445. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  446. .pio_mask = 0x1f, /* pio0-4 */
  447. .mwdma_mask = 0x06, /* mwdma1-2 */
  448. .udma_mask = ATA_UDMA5, /* udma0-5 */
  449. .port_ops = &ich_pata_ops,
  450. },
  451. [ich5_sata] =
  452. {
  453. .sht = &piix_sht,
  454. .flags = PIIX_SATA_FLAGS,
  455. .pio_mask = 0x1f, /* pio0-4 */
  456. .mwdma_mask = 0x07, /* mwdma0-2 */
  457. .udma_mask = ATA_UDMA6,
  458. .port_ops = &piix_sata_ops,
  459. },
  460. [ich6_sata] =
  461. {
  462. .sht = &piix_sht,
  463. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR,
  464. .pio_mask = 0x1f, /* pio0-4 */
  465. .mwdma_mask = 0x07, /* mwdma0-2 */
  466. .udma_mask = ATA_UDMA6,
  467. .port_ops = &piix_sata_ops,
  468. },
  469. [ich6_sata_ahci] =
  470. {
  471. .sht = &piix_sht,
  472. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  473. PIIX_FLAG_AHCI,
  474. .pio_mask = 0x1f, /* pio0-4 */
  475. .mwdma_mask = 0x07, /* mwdma0-2 */
  476. .udma_mask = ATA_UDMA6,
  477. .port_ops = &piix_sata_ops,
  478. },
  479. [ich6m_sata_ahci] =
  480. {
  481. .sht = &piix_sht,
  482. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  483. PIIX_FLAG_AHCI,
  484. .pio_mask = 0x1f, /* pio0-4 */
  485. .mwdma_mask = 0x07, /* mwdma0-2 */
  486. .udma_mask = ATA_UDMA6,
  487. .port_ops = &piix_sata_ops,
  488. },
  489. [ich8_sata_ahci] =
  490. {
  491. .sht = &piix_sht,
  492. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  493. PIIX_FLAG_AHCI,
  494. .pio_mask = 0x1f, /* pio0-4 */
  495. .mwdma_mask = 0x07, /* mwdma0-2 */
  496. .udma_mask = ATA_UDMA6,
  497. .port_ops = &piix_sata_ops,
  498. },
  499. [piix_pata_mwdma] = /* PIIX3 MWDMA only */
  500. {
  501. .sht = &piix_sht,
  502. .flags = PIIX_PATA_FLAGS,
  503. .pio_mask = 0x1f, /* pio0-4 */
  504. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  505. .port_ops = &piix_pata_ops,
  506. },
  507. [tolapai_sata_ahci] =
  508. {
  509. .sht = &piix_sht,
  510. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  511. PIIX_FLAG_AHCI,
  512. .pio_mask = 0x1f, /* pio0-4 */
  513. .mwdma_mask = 0x07, /* mwdma0-2 */
  514. .udma_mask = ATA_UDMA6,
  515. .port_ops = &piix_sata_ops,
  516. },
  517. };
  518. static struct pci_bits piix_enable_bits[] = {
  519. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  520. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  521. };
  522. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  523. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  524. MODULE_LICENSE("GPL");
  525. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  526. MODULE_VERSION(DRV_VERSION);
  527. struct ich_laptop {
  528. u16 device;
  529. u16 subvendor;
  530. u16 subdevice;
  531. };
  532. /*
  533. * List of laptops that use short cables rather than 80 wire
  534. */
  535. static const struct ich_laptop ich_laptop[] = {
  536. /* devid, subvendor, subdev */
  537. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  538. { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
  539. { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
  540. { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
  541. { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
  542. /* end marker */
  543. { 0, }
  544. };
  545. /**
  546. * ich_pata_cable_detect - Probe host controller cable detect info
  547. * @ap: Port for which cable detect info is desired
  548. *
  549. * Read 80c cable indicator from ATA PCI device's PCI config
  550. * register. This register is normally set by firmware (BIOS).
  551. *
  552. * LOCKING:
  553. * None (inherited from caller).
  554. */
  555. static int ich_pata_cable_detect(struct ata_port *ap)
  556. {
  557. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  558. const struct ich_laptop *lap = &ich_laptop[0];
  559. u8 tmp, mask;
  560. /* Check for specials - Acer Aspire 5602WLMi */
  561. while (lap->device) {
  562. if (lap->device == pdev->device &&
  563. lap->subvendor == pdev->subsystem_vendor &&
  564. lap->subdevice == pdev->subsystem_device) {
  565. return ATA_CBL_PATA40_SHORT;
  566. }
  567. lap++;
  568. }
  569. /* check BIOS cable detect results */
  570. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  571. pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
  572. if ((tmp & mask) == 0)
  573. return ATA_CBL_PATA40;
  574. return ATA_CBL_PATA80;
  575. }
  576. /**
  577. * piix_pata_prereset - prereset for PATA host controller
  578. * @link: Target link
  579. * @deadline: deadline jiffies for the operation
  580. *
  581. * LOCKING:
  582. * None (inherited from caller).
  583. */
  584. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
  585. {
  586. struct ata_port *ap = link->ap;
  587. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  588. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  589. return -ENOENT;
  590. return ata_std_prereset(link, deadline);
  591. }
  592. static void piix_pata_error_handler(struct ata_port *ap)
  593. {
  594. ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL,
  595. ata_std_postreset);
  596. }
  597. /**
  598. * piix_set_piomode - Initialize host controller PATA PIO timings
  599. * @ap: Port whose timings we are configuring
  600. * @adev: um
  601. *
  602. * Set PIO mode for device, in host controller PCI config space.
  603. *
  604. * LOCKING:
  605. * None (inherited from caller).
  606. */
  607. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev)
  608. {
  609. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  610. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  611. unsigned int is_slave = (adev->devno != 0);
  612. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  613. unsigned int slave_port = 0x44;
  614. u16 master_data;
  615. u8 slave_data;
  616. u8 udma_enable;
  617. int control = 0;
  618. /*
  619. * See Intel Document 298600-004 for the timing programing rules
  620. * for ICH controllers.
  621. */
  622. static const /* ISP RTC */
  623. u8 timings[][2] = { { 0, 0 },
  624. { 0, 0 },
  625. { 1, 0 },
  626. { 2, 1 },
  627. { 2, 3 }, };
  628. if (pio >= 2)
  629. control |= 1; /* TIME1 enable */
  630. if (ata_pio_need_iordy(adev))
  631. control |= 2; /* IE enable */
  632. /* Intel specifies that the PPE functionality is for disk only */
  633. if (adev->class == ATA_DEV_ATA)
  634. control |= 4; /* PPE enable */
  635. /* PIO configuration clears DTE unconditionally. It will be
  636. * programmed in set_dmamode which is guaranteed to be called
  637. * after set_piomode if any DMA mode is available.
  638. */
  639. pci_read_config_word(dev, master_port, &master_data);
  640. if (is_slave) {
  641. /* clear TIME1|IE1|PPE1|DTE1 */
  642. master_data &= 0xff0f;
  643. /* Enable SITRE (seperate slave timing register) */
  644. master_data |= 0x4000;
  645. /* enable PPE1, IE1 and TIME1 as needed */
  646. master_data |= (control << 4);
  647. pci_read_config_byte(dev, slave_port, &slave_data);
  648. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  649. /* Load the timing nibble for this slave */
  650. slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
  651. << (ap->port_no ? 4 : 0);
  652. } else {
  653. /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
  654. master_data &= 0xccf0;
  655. /* Enable PPE, IE and TIME as appropriate */
  656. master_data |= control;
  657. /* load ISP and RCT */
  658. master_data |=
  659. (timings[pio][0] << 12) |
  660. (timings[pio][1] << 8);
  661. }
  662. pci_write_config_word(dev, master_port, master_data);
  663. if (is_slave)
  664. pci_write_config_byte(dev, slave_port, slave_data);
  665. /* Ensure the UDMA bit is off - it will be turned back on if
  666. UDMA is selected */
  667. if (ap->udma_mask) {
  668. pci_read_config_byte(dev, 0x48, &udma_enable);
  669. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  670. pci_write_config_byte(dev, 0x48, udma_enable);
  671. }
  672. }
  673. /**
  674. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  675. * @ap: Port whose timings we are configuring
  676. * @adev: Drive in question
  677. * @udma: udma mode, 0 - 6
  678. * @isich: set if the chip is an ICH device
  679. *
  680. * Set UDMA mode for device, in host controller PCI config space.
  681. *
  682. * LOCKING:
  683. * None (inherited from caller).
  684. */
  685. static void do_pata_set_dmamode (struct ata_port *ap, struct ata_device *adev, int isich)
  686. {
  687. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  688. u8 master_port = ap->port_no ? 0x42 : 0x40;
  689. u16 master_data;
  690. u8 speed = adev->dma_mode;
  691. int devid = adev->devno + 2 * ap->port_no;
  692. u8 udma_enable = 0;
  693. static const /* ISP RTC */
  694. u8 timings[][2] = { { 0, 0 },
  695. { 0, 0 },
  696. { 1, 0 },
  697. { 2, 1 },
  698. { 2, 3 }, };
  699. pci_read_config_word(dev, master_port, &master_data);
  700. if (ap->udma_mask)
  701. pci_read_config_byte(dev, 0x48, &udma_enable);
  702. if (speed >= XFER_UDMA_0) {
  703. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  704. u16 udma_timing;
  705. u16 ideconf;
  706. int u_clock, u_speed;
  707. /*
  708. * UDMA is handled by a combination of clock switching and
  709. * selection of dividers
  710. *
  711. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  712. * except UDMA0 which is 00
  713. */
  714. u_speed = min(2 - (udma & 1), udma);
  715. if (udma == 5)
  716. u_clock = 0x1000; /* 100Mhz */
  717. else if (udma > 2)
  718. u_clock = 1; /* 66Mhz */
  719. else
  720. u_clock = 0; /* 33Mhz */
  721. udma_enable |= (1 << devid);
  722. /* Load the CT/RP selection */
  723. pci_read_config_word(dev, 0x4A, &udma_timing);
  724. udma_timing &= ~(3 << (4 * devid));
  725. udma_timing |= u_speed << (4 * devid);
  726. pci_write_config_word(dev, 0x4A, udma_timing);
  727. if (isich) {
  728. /* Select a 33/66/100Mhz clock */
  729. pci_read_config_word(dev, 0x54, &ideconf);
  730. ideconf &= ~(0x1001 << devid);
  731. ideconf |= u_clock << devid;
  732. /* For ICH or later we should set bit 10 for better
  733. performance (WR_PingPong_En) */
  734. pci_write_config_word(dev, 0x54, ideconf);
  735. }
  736. } else {
  737. /*
  738. * MWDMA is driven by the PIO timings. We must also enable
  739. * IORDY unconditionally along with TIME1. PPE has already
  740. * been set when the PIO timing was set.
  741. */
  742. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  743. unsigned int control;
  744. u8 slave_data;
  745. const unsigned int needed_pio[3] = {
  746. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  747. };
  748. int pio = needed_pio[mwdma] - XFER_PIO_0;
  749. control = 3; /* IORDY|TIME1 */
  750. /* If the drive MWDMA is faster than it can do PIO then
  751. we must force PIO into PIO0 */
  752. if (adev->pio_mode < needed_pio[mwdma])
  753. /* Enable DMA timing only */
  754. control |= 8; /* PIO cycles in PIO0 */
  755. if (adev->devno) { /* Slave */
  756. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  757. master_data |= control << 4;
  758. pci_read_config_byte(dev, 0x44, &slave_data);
  759. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  760. /* Load the matching timing */
  761. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  762. pci_write_config_byte(dev, 0x44, slave_data);
  763. } else { /* Master */
  764. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  765. and master timing bits */
  766. master_data |= control;
  767. master_data |=
  768. (timings[pio][0] << 12) |
  769. (timings[pio][1] << 8);
  770. }
  771. if (ap->udma_mask) {
  772. udma_enable &= ~(1 << devid);
  773. pci_write_config_word(dev, master_port, master_data);
  774. }
  775. }
  776. /* Don't scribble on 0x48 if the controller does not support UDMA */
  777. if (ap->udma_mask)
  778. pci_write_config_byte(dev, 0x48, udma_enable);
  779. }
  780. /**
  781. * piix_set_dmamode - Initialize host controller PATA DMA timings
  782. * @ap: Port whose timings we are configuring
  783. * @adev: um
  784. *
  785. * Set MW/UDMA mode for device, in host controller PCI config space.
  786. *
  787. * LOCKING:
  788. * None (inherited from caller).
  789. */
  790. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  791. {
  792. do_pata_set_dmamode(ap, adev, 0);
  793. }
  794. /**
  795. * ich_set_dmamode - Initialize host controller PATA DMA timings
  796. * @ap: Port whose timings we are configuring
  797. * @adev: um
  798. *
  799. * Set MW/UDMA mode for device, in host controller PCI config space.
  800. *
  801. * LOCKING:
  802. * None (inherited from caller).
  803. */
  804. static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  805. {
  806. do_pata_set_dmamode(ap, adev, 1);
  807. }
  808. #ifdef CONFIG_PM
  809. static int piix_broken_suspend(void)
  810. {
  811. static const struct dmi_system_id sysids[] = {
  812. {
  813. .ident = "TECRA M3",
  814. .matches = {
  815. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  816. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
  817. },
  818. },
  819. {
  820. .ident = "TECRA M5",
  821. .matches = {
  822. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  823. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
  824. },
  825. },
  826. {
  827. .ident = "TECRA M7",
  828. .matches = {
  829. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  830. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
  831. },
  832. },
  833. {
  834. .ident = "Satellite U200",
  835. .matches = {
  836. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  837. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
  838. },
  839. },
  840. {
  841. .ident = "Satellite U205",
  842. .matches = {
  843. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  844. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
  845. },
  846. },
  847. {
  848. .ident = "Portege M500",
  849. .matches = {
  850. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  851. DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
  852. },
  853. },
  854. { } /* terminate list */
  855. };
  856. static const char *oemstrs[] = {
  857. "Tecra M3,",
  858. };
  859. int i;
  860. if (dmi_check_system(sysids))
  861. return 1;
  862. for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
  863. if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
  864. return 1;
  865. return 0;
  866. }
  867. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  868. {
  869. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  870. unsigned long flags;
  871. int rc = 0;
  872. rc = ata_host_suspend(host, mesg);
  873. if (rc)
  874. return rc;
  875. /* Some braindamaged ACPI suspend implementations expect the
  876. * controller to be awake on entry; otherwise, it burns cpu
  877. * cycles and power trying to do something to the sleeping
  878. * beauty.
  879. */
  880. if (piix_broken_suspend() && mesg.event == PM_EVENT_SUSPEND) {
  881. pci_save_state(pdev);
  882. /* mark its power state as "unknown", since we don't
  883. * know if e.g. the BIOS will change its device state
  884. * when we suspend.
  885. */
  886. if (pdev->current_state == PCI_D0)
  887. pdev->current_state = PCI_UNKNOWN;
  888. /* tell resume that it's waking up from broken suspend */
  889. spin_lock_irqsave(&host->lock, flags);
  890. host->flags |= PIIX_HOST_BROKEN_SUSPEND;
  891. spin_unlock_irqrestore(&host->lock, flags);
  892. } else
  893. ata_pci_device_do_suspend(pdev, mesg);
  894. return 0;
  895. }
  896. static int piix_pci_device_resume(struct pci_dev *pdev)
  897. {
  898. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  899. unsigned long flags;
  900. int rc;
  901. if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
  902. spin_lock_irqsave(&host->lock, flags);
  903. host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
  904. spin_unlock_irqrestore(&host->lock, flags);
  905. pci_set_power_state(pdev, PCI_D0);
  906. pci_restore_state(pdev);
  907. /* PCI device wasn't disabled during suspend. Use
  908. * pci_reenable_device() to avoid affecting the enable
  909. * count.
  910. */
  911. rc = pci_reenable_device(pdev);
  912. if (rc)
  913. dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
  914. "device after resume (%d)\n", rc);
  915. } else
  916. rc = ata_pci_device_do_resume(pdev);
  917. if (rc == 0)
  918. ata_host_resume(host);
  919. return rc;
  920. }
  921. #endif
  922. #define AHCI_PCI_BAR 5
  923. #define AHCI_GLOBAL_CTL 0x04
  924. #define AHCI_ENABLE (1 << 31)
  925. static int piix_disable_ahci(struct pci_dev *pdev)
  926. {
  927. void __iomem *mmio;
  928. u32 tmp;
  929. int rc = 0;
  930. /* BUG: pci_enable_device has not yet been called. This
  931. * works because this device is usually set up by BIOS.
  932. */
  933. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  934. !pci_resource_len(pdev, AHCI_PCI_BAR))
  935. return 0;
  936. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  937. if (!mmio)
  938. return -ENOMEM;
  939. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  940. if (tmp & AHCI_ENABLE) {
  941. tmp &= ~AHCI_ENABLE;
  942. writel(tmp, mmio + AHCI_GLOBAL_CTL);
  943. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  944. if (tmp & AHCI_ENABLE)
  945. rc = -EIO;
  946. }
  947. pci_iounmap(pdev, mmio);
  948. return rc;
  949. }
  950. /**
  951. * piix_check_450nx_errata - Check for problem 450NX setup
  952. * @ata_dev: the PCI device to check
  953. *
  954. * Check for the present of 450NX errata #19 and errata #25. If
  955. * they are found return an error code so we can turn off DMA
  956. */
  957. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  958. {
  959. struct pci_dev *pdev = NULL;
  960. u16 cfg;
  961. int no_piix_dma = 0;
  962. while((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL)
  963. {
  964. /* Look for 450NX PXB. Check for problem configurations
  965. A PCI quirk checks bit 6 already */
  966. pci_read_config_word(pdev, 0x41, &cfg);
  967. /* Only on the original revision: IDE DMA can hang */
  968. if (pdev->revision == 0x00)
  969. no_piix_dma = 1;
  970. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  971. else if (cfg & (1<<14) && pdev->revision < 5)
  972. no_piix_dma = 2;
  973. }
  974. if (no_piix_dma)
  975. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  976. if (no_piix_dma == 2)
  977. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  978. return no_piix_dma;
  979. }
  980. static void __devinit piix_init_pcs(struct pci_dev *pdev,
  981. struct ata_port_info *pinfo,
  982. const struct piix_map_db *map_db)
  983. {
  984. u16 pcs, new_pcs;
  985. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  986. new_pcs = pcs | map_db->port_enable;
  987. if (new_pcs != pcs) {
  988. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  989. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  990. msleep(150);
  991. }
  992. }
  993. static void __devinit piix_init_sata_map(struct pci_dev *pdev,
  994. struct ata_port_info *pinfo,
  995. const struct piix_map_db *map_db)
  996. {
  997. struct piix_host_priv *hpriv = pinfo[0].private_data;
  998. const int *map;
  999. int i, invalid_map = 0;
  1000. u8 map_value;
  1001. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  1002. map = map_db->map[map_value & map_db->mask];
  1003. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  1004. for (i = 0; i < 4; i++) {
  1005. switch (map[i]) {
  1006. case RV:
  1007. invalid_map = 1;
  1008. printk(" XX");
  1009. break;
  1010. case NA:
  1011. printk(" --");
  1012. break;
  1013. case IDE:
  1014. WARN_ON((i & 1) || map[i + 1] != IDE);
  1015. pinfo[i / 2] = piix_port_info[ich_pata_100];
  1016. pinfo[i / 2].private_data = hpriv;
  1017. i++;
  1018. printk(" IDE IDE");
  1019. break;
  1020. default:
  1021. printk(" P%d", map[i]);
  1022. if (i & 1)
  1023. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  1024. break;
  1025. }
  1026. }
  1027. printk(" ]\n");
  1028. if (invalid_map)
  1029. dev_printk(KERN_ERR, &pdev->dev,
  1030. "invalid MAP value %u\n", map_value);
  1031. hpriv->map = map;
  1032. }
  1033. static void piix_iocfg_bit18_quirk(struct pci_dev *pdev)
  1034. {
  1035. static const struct dmi_system_id sysids[] = {
  1036. {
  1037. /* Clevo M570U sets IOCFG bit 18 if the cdrom
  1038. * isn't used to boot the system which
  1039. * disables the channel.
  1040. */
  1041. .ident = "M570U",
  1042. .matches = {
  1043. DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
  1044. DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
  1045. },
  1046. },
  1047. { } /* terminate list */
  1048. };
  1049. u32 iocfg;
  1050. if (!dmi_check_system(sysids))
  1051. return;
  1052. /* The datasheet says that bit 18 is NOOP but certain systems
  1053. * seem to use it to disable a channel. Clear the bit on the
  1054. * affected systems.
  1055. */
  1056. pci_read_config_dword(pdev, PIIX_IOCFG, &iocfg);
  1057. if (iocfg & (1 << 18)) {
  1058. dev_printk(KERN_INFO, &pdev->dev,
  1059. "applying IOCFG bit18 quirk\n");
  1060. iocfg &= ~(1 << 18);
  1061. pci_write_config_dword(pdev, PIIX_IOCFG, iocfg);
  1062. }
  1063. }
  1064. /**
  1065. * piix_init_one - Register PIIX ATA PCI device with kernel services
  1066. * @pdev: PCI device to register
  1067. * @ent: Entry in piix_pci_tbl matching with @pdev
  1068. *
  1069. * Called from kernel PCI layer. We probe for combined mode (sigh),
  1070. * and then hand over control to libata, for it to do the rest.
  1071. *
  1072. * LOCKING:
  1073. * Inherited from PCI layer (may sleep).
  1074. *
  1075. * RETURNS:
  1076. * Zero on success, or -ERRNO value.
  1077. */
  1078. static int piix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  1079. {
  1080. static int printed_version;
  1081. struct device *dev = &pdev->dev;
  1082. struct ata_port_info port_info[2];
  1083. const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
  1084. struct piix_host_priv *hpriv;
  1085. unsigned long port_flags;
  1086. if (!printed_version++)
  1087. dev_printk(KERN_DEBUG, &pdev->dev,
  1088. "version " DRV_VERSION "\n");
  1089. /* no hotplugging support (FIXME) */
  1090. if (!in_module_init)
  1091. return -ENODEV;
  1092. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1093. if (!hpriv)
  1094. return -ENOMEM;
  1095. port_info[0] = piix_port_info[ent->driver_data];
  1096. port_info[1] = piix_port_info[ent->driver_data];
  1097. port_info[0].private_data = hpriv;
  1098. port_info[1].private_data = hpriv;
  1099. port_flags = port_info[0].flags;
  1100. if (port_flags & PIIX_FLAG_AHCI) {
  1101. u8 tmp;
  1102. pci_read_config_byte(pdev, PIIX_SCC, &tmp);
  1103. if (tmp == PIIX_AHCI_DEVICE) {
  1104. int rc = piix_disable_ahci(pdev);
  1105. if (rc)
  1106. return rc;
  1107. }
  1108. }
  1109. /* Initialize SATA map */
  1110. if (port_flags & ATA_FLAG_SATA) {
  1111. piix_init_sata_map(pdev, port_info,
  1112. piix_map_db_table[ent->driver_data]);
  1113. piix_init_pcs(pdev, port_info,
  1114. piix_map_db_table[ent->driver_data]);
  1115. }
  1116. /* apply IOCFG bit18 quirk */
  1117. piix_iocfg_bit18_quirk(pdev);
  1118. /* On ICH5, some BIOSen disable the interrupt using the
  1119. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  1120. * On ICH6, this bit has the same effect, but only when
  1121. * MSI is disabled (and it is disabled, as we don't use
  1122. * message-signalled interrupts currently).
  1123. */
  1124. if (port_flags & PIIX_FLAG_CHECKINTR)
  1125. pci_intx(pdev, 1);
  1126. if (piix_check_450nx_errata(pdev)) {
  1127. /* This writes into the master table but it does not
  1128. really matter for this errata as we will apply it to
  1129. all the PIIX devices on the board */
  1130. port_info[0].mwdma_mask = 0;
  1131. port_info[0].udma_mask = 0;
  1132. port_info[1].mwdma_mask = 0;
  1133. port_info[1].udma_mask = 0;
  1134. }
  1135. return ata_pci_init_one(pdev, ppi);
  1136. }
  1137. static int __init piix_init(void)
  1138. {
  1139. int rc;
  1140. DPRINTK("pci_register_driver\n");
  1141. rc = pci_register_driver(&piix_pci_driver);
  1142. if (rc)
  1143. return rc;
  1144. in_module_init = 0;
  1145. DPRINTK("done\n");
  1146. return 0;
  1147. }
  1148. static void __exit piix_exit(void)
  1149. {
  1150. pci_unregister_driver(&piix_pci_driver);
  1151. }
  1152. module_init(piix_init);
  1153. module_exit(piix_exit);