pci.h 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151
  1. /*
  2. * Low-Level PCI Access for i386 machines.
  3. *
  4. * (c) 1999 Martin Mares <mj@ucw.cz>
  5. */
  6. #undef DEBUG
  7. #ifdef DEBUG
  8. #define DBG(x...) printk(x)
  9. #else
  10. #define DBG(x...)
  11. #endif
  12. #define PCI_PROBE_BIOS 0x0001
  13. #define PCI_PROBE_CONF1 0x0002
  14. #define PCI_PROBE_CONF2 0x0004
  15. #define PCI_PROBE_MMCONF 0x0008
  16. #define PCI_PROBE_MASK 0x000f
  17. #define PCI_PROBE_NOEARLY 0x0010
  18. #define PCI_NO_SORT 0x0100
  19. #define PCI_BIOS_SORT 0x0200
  20. #define PCI_NO_CHECKS 0x0400
  21. #define PCI_USE_PIRQ_MASK 0x0800
  22. #define PCI_ASSIGN_ROMS 0x1000
  23. #define PCI_BIOS_IRQ_SCAN 0x2000
  24. #define PCI_ASSIGN_ALL_BUSSES 0x4000
  25. #define PCI_CAN_SKIP_ISA_ALIGN 0x8000
  26. #define PCI_USE__CRS 0x10000
  27. extern unsigned int pci_probe;
  28. extern unsigned long pirq_table_addr;
  29. enum pci_bf_sort_state {
  30. pci_bf_sort_default,
  31. pci_force_nobf,
  32. pci_force_bf,
  33. pci_dmi_bf,
  34. };
  35. /* pci-i386.c */
  36. extern unsigned int pcibios_max_latency;
  37. void pcibios_resource_survey(void);
  38. int pcibios_enable_resources(struct pci_dev *, int);
  39. /* pci-pc.c */
  40. extern int pcibios_last_bus;
  41. extern struct pci_bus *pci_root_bus;
  42. extern struct pci_ops pci_root_ops;
  43. /* pci-irq.c */
  44. struct irq_info {
  45. u8 bus, devfn; /* Bus, device and function */
  46. struct {
  47. u8 link; /* IRQ line ID, chipset dependent, 0=not routed */
  48. u16 bitmap; /* Available IRQs */
  49. } __attribute__((packed)) irq[4];
  50. u8 slot; /* Slot number, 0=onboard */
  51. u8 rfu;
  52. } __attribute__((packed));
  53. struct irq_routing_table {
  54. u32 signature; /* PIRQ_SIGNATURE should be here */
  55. u16 version; /* PIRQ_VERSION */
  56. u16 size; /* Table size in bytes */
  57. u8 rtr_bus, rtr_devfn; /* Where the interrupt router lies */
  58. u16 exclusive_irqs; /* IRQs devoted exclusively to PCI usage */
  59. u16 rtr_vendor, rtr_device; /* Vendor and device ID of interrupt router */
  60. u32 miniport_data; /* Crap */
  61. u8 rfu[11];
  62. u8 checksum; /* Modulo 256 checksum must give zero */
  63. struct irq_info slots[0];
  64. } __attribute__((packed));
  65. extern unsigned int pcibios_irq_mask;
  66. extern int pcibios_scanned;
  67. extern spinlock_t pci_config_lock;
  68. extern int (*pcibios_enable_irq)(struct pci_dev *dev);
  69. extern void (*pcibios_disable_irq)(struct pci_dev *dev);
  70. extern int pci_conf1_write(unsigned int seg, unsigned int bus,
  71. unsigned int devfn, int reg, int len, u32 value);
  72. extern int pci_conf1_read(unsigned int seg, unsigned int bus,
  73. unsigned int devfn, int reg, int len, u32 *value);
  74. extern int pci_direct_probe(void);
  75. extern void pci_direct_init(int type);
  76. extern void pci_pcbios_init(void);
  77. extern void pci_mmcfg_init(int type);
  78. extern void pcibios_sort(void);
  79. /* pci-mmconfig.c */
  80. /* Verify the first 16 busses. We assume that systems with more busses
  81. get MCFG right. */
  82. #define PCI_MMCFG_MAX_CHECK_BUS 16
  83. extern DECLARE_BITMAP(pci_mmcfg_fallback_slots, 32*PCI_MMCFG_MAX_CHECK_BUS);
  84. extern int __init pci_mmcfg_arch_reachable(unsigned int seg, unsigned int bus,
  85. unsigned int devfn);
  86. extern int __init pci_mmcfg_arch_init(void);
  87. /*
  88. * AMD Fam10h CPUs are buggy, and cannot access MMIO config space
  89. * on their northbrige except through the * %eax register. As such, you MUST
  90. * NOT use normal IOMEM accesses, you need to only use the magic mmio-config
  91. * accessor functions.
  92. * In fact just use pci_config_*, nothing else please.
  93. */
  94. static inline unsigned char mmio_config_readb(void __iomem *pos)
  95. {
  96. u8 val;
  97. asm volatile("movb (%1),%%al" : "=a" (val) : "r" (pos));
  98. return val;
  99. }
  100. static inline unsigned short mmio_config_readw(void __iomem *pos)
  101. {
  102. u16 val;
  103. asm volatile("movw (%1),%%ax" : "=a" (val) : "r" (pos));
  104. return val;
  105. }
  106. static inline unsigned int mmio_config_readl(void __iomem *pos)
  107. {
  108. u32 val;
  109. asm volatile("movl (%1),%%eax" : "=a" (val) : "r" (pos));
  110. return val;
  111. }
  112. static inline void mmio_config_writeb(void __iomem *pos, u8 val)
  113. {
  114. asm volatile("movb %%al,(%1)" :: "a" (val), "r" (pos) : "memory");
  115. }
  116. static inline void mmio_config_writew(void __iomem *pos, u16 val)
  117. {
  118. asm volatile("movw %%ax,(%1)" :: "a" (val), "r" (pos) : "memory");
  119. }
  120. static inline void mmio_config_writel(void __iomem *pos, u32 val)
  121. {
  122. asm volatile("movl %%eax,(%1)" :: "a" (val), "r" (pos) : "memory");
  123. }