mmconfig_32.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148
  1. /*
  2. * Copyright (C) 2004 Matthew Wilcox <matthew@wil.cx>
  3. * Copyright (C) 2004 Intel Corp.
  4. *
  5. * This code is released under the GNU General Public License version 2.
  6. */
  7. /*
  8. * mmconfig.c - Low-level direct PCI config space access via MMCONFIG
  9. */
  10. #include <linux/pci.h>
  11. #include <linux/init.h>
  12. #include <linux/acpi.h>
  13. #include <asm/e820.h>
  14. #include "pci.h"
  15. /* Assume systems with more busses have correct MCFG */
  16. #define mmcfg_virt_addr ((void __iomem *) fix_to_virt(FIX_PCIE_MCFG))
  17. /* The base address of the last MMCONFIG device accessed */
  18. static u32 mmcfg_last_accessed_device;
  19. static int mmcfg_last_accessed_cpu;
  20. /*
  21. * Functions for accessing PCI configuration space with MMCONFIG accesses
  22. */
  23. static u32 get_base_addr(unsigned int seg, int bus, unsigned devfn)
  24. {
  25. struct acpi_mcfg_allocation *cfg;
  26. int cfg_num;
  27. if (seg == 0 && bus < PCI_MMCFG_MAX_CHECK_BUS &&
  28. test_bit(PCI_SLOT(devfn) + 32*bus, pci_mmcfg_fallback_slots))
  29. return 0;
  30. for (cfg_num = 0; cfg_num < pci_mmcfg_config_num; cfg_num++) {
  31. cfg = &pci_mmcfg_config[cfg_num];
  32. if (cfg->pci_segment == seg &&
  33. (cfg->start_bus_number <= bus) &&
  34. (cfg->end_bus_number >= bus))
  35. return cfg->address;
  36. }
  37. /* Fall back to type 0 */
  38. return 0;
  39. }
  40. /*
  41. * This is always called under pci_config_lock
  42. */
  43. static void pci_exp_set_dev_base(unsigned int base, int bus, int devfn)
  44. {
  45. u32 dev_base = base | (bus << 20) | (devfn << 12);
  46. int cpu = smp_processor_id();
  47. if (dev_base != mmcfg_last_accessed_device ||
  48. cpu != mmcfg_last_accessed_cpu) {
  49. mmcfg_last_accessed_device = dev_base;
  50. mmcfg_last_accessed_cpu = cpu;
  51. set_fixmap_nocache(FIX_PCIE_MCFG, dev_base);
  52. }
  53. }
  54. static int pci_mmcfg_read(unsigned int seg, unsigned int bus,
  55. unsigned int devfn, int reg, int len, u32 *value)
  56. {
  57. unsigned long flags;
  58. u32 base;
  59. if ((bus > 255) || (devfn > 255) || (reg > 4095)) {
  60. *value = -1;
  61. return -EINVAL;
  62. }
  63. base = get_base_addr(seg, bus, devfn);
  64. if (!base)
  65. return pci_conf1_read(seg,bus,devfn,reg,len,value);
  66. spin_lock_irqsave(&pci_config_lock, flags);
  67. pci_exp_set_dev_base(base, bus, devfn);
  68. switch (len) {
  69. case 1:
  70. *value = mmio_config_readb(mmcfg_virt_addr + reg);
  71. break;
  72. case 2:
  73. *value = mmio_config_readw(mmcfg_virt_addr + reg);
  74. break;
  75. case 4:
  76. *value = mmio_config_readl(mmcfg_virt_addr + reg);
  77. break;
  78. }
  79. spin_unlock_irqrestore(&pci_config_lock, flags);
  80. return 0;
  81. }
  82. static int pci_mmcfg_write(unsigned int seg, unsigned int bus,
  83. unsigned int devfn, int reg, int len, u32 value)
  84. {
  85. unsigned long flags;
  86. u32 base;
  87. if ((bus > 255) || (devfn > 255) || (reg > 4095))
  88. return -EINVAL;
  89. base = get_base_addr(seg, bus, devfn);
  90. if (!base)
  91. return pci_conf1_write(seg,bus,devfn,reg,len,value);
  92. spin_lock_irqsave(&pci_config_lock, flags);
  93. pci_exp_set_dev_base(base, bus, devfn);
  94. switch (len) {
  95. case 1:
  96. mmio_config_writeb(mmcfg_virt_addr + reg, value);
  97. break;
  98. case 2:
  99. mmio_config_writew(mmcfg_virt_addr + reg, value);
  100. break;
  101. case 4:
  102. mmio_config_writel(mmcfg_virt_addr + reg, value);
  103. break;
  104. }
  105. spin_unlock_irqrestore(&pci_config_lock, flags);
  106. return 0;
  107. }
  108. static struct pci_raw_ops pci_mmcfg = {
  109. .read = pci_mmcfg_read,
  110. .write = pci_mmcfg_write,
  111. };
  112. int __init pci_mmcfg_arch_reachable(unsigned int seg, unsigned int bus,
  113. unsigned int devfn)
  114. {
  115. return get_base_addr(seg, bus, devfn) != 0;
  116. }
  117. int __init pci_mmcfg_arch_init(void)
  118. {
  119. printk(KERN_INFO "PCI: Using MMCONFIG\n");
  120. raw_pci_ops = &pci_mmcfg;
  121. return 1;
  122. }