fixup.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493
  1. /*
  2. * Exceptions for specific devices. Usually work-arounds for fatal design flaws.
  3. */
  4. #include <linux/delay.h>
  5. #include <linux/dmi.h>
  6. #include <linux/pci.h>
  7. #include <linux/init.h>
  8. #include "pci.h"
  9. static void __devinit pci_fixup_i450nx(struct pci_dev *d)
  10. {
  11. /*
  12. * i450NX -- Find and scan all secondary buses on all PXB's.
  13. */
  14. int pxb, reg;
  15. u8 busno, suba, subb;
  16. printk(KERN_WARNING "PCI: Searching for i450NX host bridges on %s\n", pci_name(d));
  17. reg = 0xd0;
  18. for(pxb=0; pxb<2; pxb++) {
  19. pci_read_config_byte(d, reg++, &busno);
  20. pci_read_config_byte(d, reg++, &suba);
  21. pci_read_config_byte(d, reg++, &subb);
  22. DBG("i450NX PXB %d: %02x/%02x/%02x\n", pxb, busno, suba, subb);
  23. if (busno)
  24. pci_scan_bus_with_sysdata(busno); /* Bus A */
  25. if (suba < subb)
  26. pci_scan_bus_with_sysdata(suba+1); /* Bus B */
  27. }
  28. pcibios_last_bus = -1;
  29. }
  30. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82451NX, pci_fixup_i450nx);
  31. static void __devinit pci_fixup_i450gx(struct pci_dev *d)
  32. {
  33. /*
  34. * i450GX and i450KX -- Find and scan all secondary buses.
  35. * (called separately for each PCI bridge found)
  36. */
  37. u8 busno;
  38. pci_read_config_byte(d, 0x4a, &busno);
  39. printk(KERN_INFO "PCI: i440KX/GX host bridge %s: secondary bus %02x\n", pci_name(d), busno);
  40. pci_scan_bus_with_sysdata(busno);
  41. pcibios_last_bus = -1;
  42. }
  43. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454GX, pci_fixup_i450gx);
  44. static void __devinit pci_fixup_umc_ide(struct pci_dev *d)
  45. {
  46. /*
  47. * UM8886BF IDE controller sets region type bits incorrectly,
  48. * therefore they look like memory despite of them being I/O.
  49. */
  50. int i;
  51. printk(KERN_WARNING "PCI: Fixing base address flags for device %s\n", pci_name(d));
  52. for(i=0; i<4; i++)
  53. d->resource[i].flags |= PCI_BASE_ADDRESS_SPACE_IO;
  54. }
  55. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_UMC, PCI_DEVICE_ID_UMC_UM8886BF, pci_fixup_umc_ide);
  56. static void __devinit pci_fixup_ncr53c810(struct pci_dev *d)
  57. {
  58. /*
  59. * NCR 53C810 returns class code 0 (at least on some systems).
  60. * Fix class to be PCI_CLASS_STORAGE_SCSI
  61. */
  62. if (!d->class) {
  63. printk(KERN_WARNING "PCI: fixing NCR 53C810 class code for %s\n", pci_name(d));
  64. d->class = PCI_CLASS_STORAGE_SCSI << 8;
  65. }
  66. }
  67. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, pci_fixup_ncr53c810);
  68. static void __devinit pci_fixup_latency(struct pci_dev *d)
  69. {
  70. /*
  71. * SiS 5597 and 5598 chipsets require latency timer set to
  72. * at most 32 to avoid lockups.
  73. */
  74. DBG("PCI: Setting max latency to 32\n");
  75. pcibios_max_latency = 32;
  76. }
  77. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, pci_fixup_latency);
  78. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5598, pci_fixup_latency);
  79. static void __devinit pci_fixup_piix4_acpi(struct pci_dev *d)
  80. {
  81. /*
  82. * PIIX4 ACPI device: hardwired IRQ9
  83. */
  84. d->irq = 9;
  85. }
  86. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, pci_fixup_piix4_acpi);
  87. /*
  88. * Addresses issues with problems in the memory write queue timer in
  89. * certain VIA Northbridges. This bugfix is per VIA's specifications,
  90. * except for the KL133/KM133: clearing bit 5 on those Northbridges seems
  91. * to trigger a bug in its integrated ProSavage video card, which
  92. * causes screen corruption. We only clear bits 6 and 7 for that chipset,
  93. * until VIA can provide us with definitive information on why screen
  94. * corruption occurs, and what exactly those bits do.
  95. *
  96. * VIA 8363,8622,8361 Northbridges:
  97. * - bits 5, 6, 7 at offset 0x55 need to be turned off
  98. * VIA 8367 (KT266x) Northbridges:
  99. * - bits 5, 6, 7 at offset 0x95 need to be turned off
  100. * VIA 8363 rev 0x81/0x84 (KL133/KM133) Northbridges:
  101. * - bits 6, 7 at offset 0x55 need to be turned off
  102. */
  103. #define VIA_8363_KL133_REVISION_ID 0x81
  104. #define VIA_8363_KM133_REVISION_ID 0x84
  105. static void pci_fixup_via_northbridge_bug(struct pci_dev *d)
  106. {
  107. u8 v;
  108. int where = 0x55;
  109. int mask = 0x1f; /* clear bits 5, 6, 7 by default */
  110. if (d->device == PCI_DEVICE_ID_VIA_8367_0) {
  111. /* fix pci bus latency issues resulted by NB bios error
  112. it appears on bug free^Wreduced kt266x's bios forces
  113. NB latency to zero */
  114. pci_write_config_byte(d, PCI_LATENCY_TIMER, 0);
  115. where = 0x95; /* the memory write queue timer register is
  116. different for the KT266x's: 0x95 not 0x55 */
  117. } else if (d->device == PCI_DEVICE_ID_VIA_8363_0 &&
  118. (d->revision == VIA_8363_KL133_REVISION_ID ||
  119. d->revision == VIA_8363_KM133_REVISION_ID)) {
  120. mask = 0x3f; /* clear only bits 6 and 7; clearing bit 5
  121. causes screen corruption on the KL133/KM133 */
  122. }
  123. pci_read_config_byte(d, where, &v);
  124. if (v & ~mask) {
  125. printk(KERN_WARNING "Disabling VIA memory write queue (PCI ID %04x, rev %02x): [%02x] %02x & %02x -> %02x\n", \
  126. d->device, d->revision, where, v, mask, v & mask);
  127. v &= mask;
  128. pci_write_config_byte(d, where, v);
  129. }
  130. }
  131. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, pci_fixup_via_northbridge_bug);
  132. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8622, pci_fixup_via_northbridge_bug);
  133. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, pci_fixup_via_northbridge_bug);
  134. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8367_0, pci_fixup_via_northbridge_bug);
  135. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, pci_fixup_via_northbridge_bug);
  136. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8622, pci_fixup_via_northbridge_bug);
  137. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, pci_fixup_via_northbridge_bug);
  138. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8367_0, pci_fixup_via_northbridge_bug);
  139. /*
  140. * For some reasons Intel decided that certain parts of their
  141. * 815, 845 and some other chipsets must look like PCI-to-PCI bridges
  142. * while they are obviously not. The 82801 family (AA, AB, BAM/CAM,
  143. * BA/CA/DB and E) PCI bridges are actually HUB-to-PCI ones, according
  144. * to Intel terminology. These devices do forward all addresses from
  145. * system to PCI bus no matter what are their window settings, so they are
  146. * "transparent" (or subtractive decoding) from programmers point of view.
  147. */
  148. static void __devinit pci_fixup_transparent_bridge(struct pci_dev *dev)
  149. {
  150. if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI &&
  151. (dev->device & 0xff00) == 0x2400)
  152. dev->transparent = 1;
  153. }
  154. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_fixup_transparent_bridge);
  155. /*
  156. * Fixup for C1 Halt Disconnect problem on nForce2 systems.
  157. *
  158. * From information provided by "Allen Martin" <AMartin@nvidia.com>:
  159. *
  160. * A hang is caused when the CPU generates a very fast CONNECT/HALT cycle
  161. * sequence. Workaround is to set the SYSTEM_IDLE_TIMEOUT to 80 ns.
  162. * This allows the state-machine and timer to return to a proper state within
  163. * 80 ns of the CONNECT and probe appearing together. Since the CPU will not
  164. * issue another HALT within 80 ns of the initial HALT, the failure condition
  165. * is avoided.
  166. */
  167. static void pci_fixup_nforce2(struct pci_dev *dev)
  168. {
  169. u32 val;
  170. /*
  171. * Chip Old value New value
  172. * C17 0x1F0FFF01 0x1F01FF01
  173. * C18D 0x9F0FFF01 0x9F01FF01
  174. *
  175. * Northbridge chip version may be determined by
  176. * reading the PCI revision ID (0xC1 or greater is C18D).
  177. */
  178. pci_read_config_dword(dev, 0x6c, &val);
  179. /*
  180. * Apply fixup if needed, but don't touch disconnect state
  181. */
  182. if ((val & 0x00FF0000) != 0x00010000) {
  183. printk(KERN_WARNING "PCI: nForce2 C1 Halt Disconnect fixup\n");
  184. pci_write_config_dword(dev, 0x6c, (val & 0xFF00FFFF) | 0x00010000);
  185. }
  186. }
  187. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2, pci_fixup_nforce2);
  188. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2, pci_fixup_nforce2);
  189. /* Max PCI Express root ports */
  190. #define MAX_PCIEROOT 6
  191. static int quirk_aspm_offset[MAX_PCIEROOT << 3];
  192. #define GET_INDEX(a, b) ((((a) - PCI_DEVICE_ID_INTEL_MCH_PA) << 3) + ((b) & 7))
  193. static int quirk_pcie_aspm_read(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *value)
  194. {
  195. return raw_pci_ops->read(0, bus->number, devfn, where, size, value);
  196. }
  197. /*
  198. * Replace the original pci bus ops for write with a new one that will filter
  199. * the request to insure ASPM cannot be enabled.
  200. */
  201. static int quirk_pcie_aspm_write(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 value)
  202. {
  203. u8 offset;
  204. offset = quirk_aspm_offset[GET_INDEX(bus->self->device, devfn)];
  205. if ((offset) && (where == offset))
  206. value = value & 0xfffffffc;
  207. return raw_pci_ops->write(0, bus->number, devfn, where, size, value);
  208. }
  209. static struct pci_ops quirk_pcie_aspm_ops = {
  210. .read = quirk_pcie_aspm_read,
  211. .write = quirk_pcie_aspm_write,
  212. };
  213. /*
  214. * Prevents PCI Express ASPM (Active State Power Management) being enabled.
  215. *
  216. * Save the register offset, where the ASPM control bits are located,
  217. * for each PCI Express device that is in the device list of
  218. * the root port in an array for fast indexing. Replace the bus ops
  219. * with the modified one.
  220. */
  221. static void pcie_rootport_aspm_quirk(struct pci_dev *pdev)
  222. {
  223. int cap_base, i;
  224. struct pci_bus *pbus;
  225. struct pci_dev *dev;
  226. if ((pbus = pdev->subordinate) == NULL)
  227. return;
  228. /*
  229. * Check if the DID of pdev matches one of the six root ports. This
  230. * check is needed in the case this function is called directly by the
  231. * hot-plug driver.
  232. */
  233. if ((pdev->device < PCI_DEVICE_ID_INTEL_MCH_PA) ||
  234. (pdev->device > PCI_DEVICE_ID_INTEL_MCH_PC1))
  235. return;
  236. if (list_empty(&pbus->devices)) {
  237. /*
  238. * If no device is attached to the root port at power-up or
  239. * after hot-remove, the pbus->devices is empty and this code
  240. * will set the offsets to zero and the bus ops to parent's bus
  241. * ops, which is unmodified.
  242. */
  243. for (i= GET_INDEX(pdev->device, 0); i <= GET_INDEX(pdev->device, 7); ++i)
  244. quirk_aspm_offset[i] = 0;
  245. pbus->ops = pbus->parent->ops;
  246. } else {
  247. /*
  248. * If devices are attached to the root port at power-up or
  249. * after hot-add, the code loops through the device list of
  250. * each root port to save the register offsets and replace the
  251. * bus ops.
  252. */
  253. list_for_each_entry(dev, &pbus->devices, bus_list) {
  254. /* There are 0 to 8 devices attached to this bus */
  255. cap_base = pci_find_capability(dev, PCI_CAP_ID_EXP);
  256. quirk_aspm_offset[GET_INDEX(pdev->device, dev->devfn)]= cap_base + 0x10;
  257. }
  258. pbus->ops = &quirk_pcie_aspm_ops;
  259. }
  260. }
  261. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PA, pcie_rootport_aspm_quirk );
  262. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PA1, pcie_rootport_aspm_quirk );
  263. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PB, pcie_rootport_aspm_quirk );
  264. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PB1, pcie_rootport_aspm_quirk );
  265. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PC, pcie_rootport_aspm_quirk );
  266. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PC1, pcie_rootport_aspm_quirk );
  267. /*
  268. * Fixup to mark boot BIOS video selected by BIOS before it changes
  269. *
  270. * From information provided by "Jon Smirl" <jonsmirl@gmail.com>
  271. *
  272. * The standard boot ROM sequence for an x86 machine uses the BIOS
  273. * to select an initial video card for boot display. This boot video
  274. * card will have it's BIOS copied to C0000 in system RAM.
  275. * IORESOURCE_ROM_SHADOW is used to associate the boot video
  276. * card with this copy. On laptops this copy has to be used since
  277. * the main ROM may be compressed or combined with another image.
  278. * See pci_map_rom() for use of this flag. IORESOURCE_ROM_SHADOW
  279. * is marked here since the boot video device will be the only enabled
  280. * video device at this point.
  281. */
  282. static void __devinit pci_fixup_video(struct pci_dev *pdev)
  283. {
  284. struct pci_dev *bridge;
  285. struct pci_bus *bus;
  286. u16 config;
  287. if ((pdev->class >> 8) != PCI_CLASS_DISPLAY_VGA)
  288. return;
  289. /* Is VGA routed to us? */
  290. bus = pdev->bus;
  291. while (bus) {
  292. bridge = bus->self;
  293. /*
  294. * From information provided by
  295. * "David Miller" <davem@davemloft.net>
  296. * The bridge control register is valid for PCI header
  297. * type BRIDGE, or CARDBUS. Host to PCI controllers use
  298. * PCI header type NORMAL.
  299. */
  300. if (bridge
  301. &&((bridge->hdr_type == PCI_HEADER_TYPE_BRIDGE)
  302. ||(bridge->hdr_type == PCI_HEADER_TYPE_CARDBUS))) {
  303. pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
  304. &config);
  305. if (!(config & PCI_BRIDGE_CTL_VGA))
  306. return;
  307. }
  308. bus = bus->parent;
  309. }
  310. pci_read_config_word(pdev, PCI_COMMAND, &config);
  311. if (config & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) {
  312. pdev->resource[PCI_ROM_RESOURCE].flags |= IORESOURCE_ROM_SHADOW;
  313. printk(KERN_DEBUG "Boot video device is %s\n", pci_name(pdev));
  314. }
  315. }
  316. DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, pci_fixup_video);
  317. static struct dmi_system_id __devinitdata msi_k8t_dmi_table[] = {
  318. {
  319. .ident = "MSI-K8T-Neo2Fir",
  320. .matches = {
  321. DMI_MATCH(DMI_SYS_VENDOR, "MSI"),
  322. DMI_MATCH(DMI_PRODUCT_NAME, "MS-6702E"),
  323. },
  324. },
  325. {}
  326. };
  327. /*
  328. * The AMD-Athlon64 board MSI "K8T Neo2-FIR" disables the onboard sound
  329. * card if a PCI-soundcard is added.
  330. *
  331. * The BIOS only gives options "DISABLED" and "AUTO". This code sets
  332. * the corresponding register-value to enable the soundcard.
  333. *
  334. * The soundcard is only enabled, if the mainborad is identified
  335. * via DMI-tables and the soundcard is detected to be off.
  336. */
  337. static void __devinit pci_fixup_msi_k8t_onboard_sound(struct pci_dev *dev)
  338. {
  339. unsigned char val;
  340. if (!dmi_check_system(msi_k8t_dmi_table))
  341. return; /* only applies to MSI K8T Neo2-FIR */
  342. pci_read_config_byte(dev, 0x50, &val);
  343. if (val & 0x40) {
  344. pci_write_config_byte(dev, 0x50, val & (~0x40));
  345. /* verify the change for status output */
  346. pci_read_config_byte(dev, 0x50, &val);
  347. if (val & 0x40)
  348. printk(KERN_INFO "PCI: Detected MSI K8T Neo2-FIR, "
  349. "can't enable onboard soundcard!\n");
  350. else
  351. printk(KERN_INFO "PCI: Detected MSI K8T Neo2-FIR, "
  352. "enabled onboard soundcard.\n");
  353. }
  354. }
  355. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237,
  356. pci_fixup_msi_k8t_onboard_sound);
  357. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237,
  358. pci_fixup_msi_k8t_onboard_sound);
  359. /*
  360. * Some Toshiba laptops need extra code to enable their TI TSB43AB22/A.
  361. *
  362. * We pretend to bring them out of full D3 state, and restore the proper
  363. * IRQ, PCI cache line size, and BARs, otherwise the device won't function
  364. * properly. In some cases, the device will generate an interrupt on
  365. * the wrong IRQ line, causing any devices sharing the line it's
  366. * *supposed* to use to be disabled by the kernel's IRQ debug code.
  367. */
  368. static u16 toshiba_line_size;
  369. static struct dmi_system_id __devinitdata toshiba_ohci1394_dmi_table[] = {
  370. {
  371. .ident = "Toshiba PS5 based laptop",
  372. .matches = {
  373. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  374. DMI_MATCH(DMI_PRODUCT_VERSION, "PS5"),
  375. },
  376. },
  377. {
  378. .ident = "Toshiba PSM4 based laptop",
  379. .matches = {
  380. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  381. DMI_MATCH(DMI_PRODUCT_VERSION, "PSM4"),
  382. },
  383. },
  384. {
  385. .ident = "Toshiba A40 based laptop",
  386. .matches = {
  387. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  388. DMI_MATCH(DMI_PRODUCT_VERSION, "PSA40U"),
  389. },
  390. },
  391. { }
  392. };
  393. static void __devinit pci_pre_fixup_toshiba_ohci1394(struct pci_dev *dev)
  394. {
  395. if (!dmi_check_system(toshiba_ohci1394_dmi_table))
  396. return; /* only applies to certain Toshibas (so far) */
  397. dev->current_state = PCI_D3cold;
  398. pci_read_config_word(dev, PCI_CACHE_LINE_SIZE, &toshiba_line_size);
  399. }
  400. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TI, 0x8032,
  401. pci_pre_fixup_toshiba_ohci1394);
  402. static void __devinit pci_post_fixup_toshiba_ohci1394(struct pci_dev *dev)
  403. {
  404. if (!dmi_check_system(toshiba_ohci1394_dmi_table))
  405. return; /* only applies to certain Toshibas (so far) */
  406. /* Restore config space on Toshiba laptops */
  407. pci_write_config_word(dev, PCI_CACHE_LINE_SIZE, toshiba_line_size);
  408. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, (u8 *)&dev->irq);
  409. pci_write_config_dword(dev, PCI_BASE_ADDRESS_0,
  410. pci_resource_start(dev, 0));
  411. pci_write_config_dword(dev, PCI_BASE_ADDRESS_1,
  412. pci_resource_start(dev, 1));
  413. }
  414. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_TI, 0x8032,
  415. pci_post_fixup_toshiba_ohci1394);
  416. /*
  417. * Prevent the BIOS trapping accesses to the Cyrix CS5530A video device
  418. * configuration space.
  419. */
  420. static void pci_early_fixup_cyrix_5530(struct pci_dev *dev)
  421. {
  422. u8 r;
  423. /* clear 'F4 Video Configuration Trap' bit */
  424. pci_read_config_byte(dev, 0x42, &r);
  425. r &= 0xfd;
  426. pci_write_config_byte(dev, 0x42, r);
  427. }
  428. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_5530_LEGACY,
  429. pci_early_fixup_cyrix_5530);
  430. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_5530_LEGACY,
  431. pci_early_fixup_cyrix_5530);
  432. /*
  433. * Siemens Nixdorf AG FSC Multiprocessor Interrupt Controller:
  434. * prevent update of the BAR0, which doesn't look like a normal BAR.
  435. */
  436. static void __devinit pci_siemens_interrupt_controller(struct pci_dev *dev)
  437. {
  438. dev->resource[0].flags |= IORESOURCE_PCI_FIXED;
  439. }
  440. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SIEMENS, 0x0015,
  441. pci_siemens_interrupt_controller);