suspend_64.c 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239
  1. /*
  2. * Suspend support specific for i386.
  3. *
  4. * Distribute under GPLv2
  5. *
  6. * Copyright (c) 2002 Pavel Machek <pavel@suse.cz>
  7. * Copyright (c) 2001 Patrick Mochel <mochel@osdl.org>
  8. */
  9. #include <linux/smp.h>
  10. #include <linux/suspend.h>
  11. #include <asm/proto.h>
  12. #include <asm/page.h>
  13. #include <asm/pgtable.h>
  14. #include <asm/mtrr.h>
  15. /* References to section boundaries */
  16. extern const void __nosave_begin, __nosave_end;
  17. struct saved_context saved_context;
  18. unsigned long saved_context_eax, saved_context_ebx, saved_context_ecx, saved_context_edx;
  19. unsigned long saved_context_esp, saved_context_ebp, saved_context_esi, saved_context_edi;
  20. unsigned long saved_context_r08, saved_context_r09, saved_context_r10, saved_context_r11;
  21. unsigned long saved_context_r12, saved_context_r13, saved_context_r14, saved_context_r15;
  22. unsigned long saved_context_eflags;
  23. void __save_processor_state(struct saved_context *ctxt)
  24. {
  25. kernel_fpu_begin();
  26. /*
  27. * descriptor tables
  28. */
  29. asm volatile ("sgdt %0" : "=m" (ctxt->gdt_limit));
  30. asm volatile ("sidt %0" : "=m" (ctxt->idt_limit));
  31. asm volatile ("str %0" : "=m" (ctxt->tr));
  32. /* XMM0..XMM15 should be handled by kernel_fpu_begin(). */
  33. /*
  34. * segment registers
  35. */
  36. asm volatile ("movw %%ds, %0" : "=m" (ctxt->ds));
  37. asm volatile ("movw %%es, %0" : "=m" (ctxt->es));
  38. asm volatile ("movw %%fs, %0" : "=m" (ctxt->fs));
  39. asm volatile ("movw %%gs, %0" : "=m" (ctxt->gs));
  40. asm volatile ("movw %%ss, %0" : "=m" (ctxt->ss));
  41. rdmsrl(MSR_FS_BASE, ctxt->fs_base);
  42. rdmsrl(MSR_GS_BASE, ctxt->gs_base);
  43. rdmsrl(MSR_KERNEL_GS_BASE, ctxt->gs_kernel_base);
  44. mtrr_save_fixed_ranges(NULL);
  45. /*
  46. * control registers
  47. */
  48. rdmsrl(MSR_EFER, ctxt->efer);
  49. ctxt->cr0 = read_cr0();
  50. ctxt->cr2 = read_cr2();
  51. ctxt->cr3 = read_cr3();
  52. ctxt->cr4 = read_cr4();
  53. ctxt->cr8 = read_cr8();
  54. }
  55. void save_processor_state(void)
  56. {
  57. __save_processor_state(&saved_context);
  58. }
  59. static void do_fpu_end(void)
  60. {
  61. /*
  62. * Restore FPU regs if necessary
  63. */
  64. kernel_fpu_end();
  65. }
  66. void __restore_processor_state(struct saved_context *ctxt)
  67. {
  68. /*
  69. * control registers
  70. */
  71. wrmsrl(MSR_EFER, ctxt->efer);
  72. write_cr8(ctxt->cr8);
  73. write_cr4(ctxt->cr4);
  74. write_cr3(ctxt->cr3);
  75. write_cr2(ctxt->cr2);
  76. write_cr0(ctxt->cr0);
  77. /*
  78. * now restore the descriptor tables to their proper values
  79. * ltr is done i fix_processor_context().
  80. */
  81. asm volatile ("lgdt %0" :: "m" (ctxt->gdt_limit));
  82. asm volatile ("lidt %0" :: "m" (ctxt->idt_limit));
  83. /*
  84. * segment registers
  85. */
  86. asm volatile ("movw %0, %%ds" :: "r" (ctxt->ds));
  87. asm volatile ("movw %0, %%es" :: "r" (ctxt->es));
  88. asm volatile ("movw %0, %%fs" :: "r" (ctxt->fs));
  89. load_gs_index(ctxt->gs);
  90. asm volatile ("movw %0, %%ss" :: "r" (ctxt->ss));
  91. wrmsrl(MSR_FS_BASE, ctxt->fs_base);
  92. wrmsrl(MSR_GS_BASE, ctxt->gs_base);
  93. wrmsrl(MSR_KERNEL_GS_BASE, ctxt->gs_kernel_base);
  94. fix_processor_context();
  95. do_fpu_end();
  96. mtrr_ap_init();
  97. }
  98. void restore_processor_state(void)
  99. {
  100. __restore_processor_state(&saved_context);
  101. }
  102. void fix_processor_context(void)
  103. {
  104. int cpu = smp_processor_id();
  105. struct tss_struct *t = &per_cpu(init_tss, cpu);
  106. set_tss_desc(cpu,t); /* This just modifies memory; should not be neccessary. But... This is neccessary, because 386 hardware has concept of busy TSS or some similar stupidity. */
  107. cpu_gdt(cpu)[GDT_ENTRY_TSS].type = 9;
  108. syscall_init(); /* This sets MSR_*STAR and related */
  109. load_TR_desc(); /* This does ltr */
  110. load_LDT(&current->active_mm->context); /* This does lldt */
  111. /*
  112. * Now maybe reload the debug registers
  113. */
  114. if (current->thread.debugreg7){
  115. loaddebug(&current->thread, 0);
  116. loaddebug(&current->thread, 1);
  117. loaddebug(&current->thread, 2);
  118. loaddebug(&current->thread, 3);
  119. /* no 4 and 5 */
  120. loaddebug(&current->thread, 6);
  121. loaddebug(&current->thread, 7);
  122. }
  123. }
  124. #ifdef CONFIG_HIBERNATION
  125. /* Defined in arch/x86_64/kernel/suspend_asm.S */
  126. extern int restore_image(void);
  127. pgd_t *temp_level4_pgt;
  128. static int res_phys_pud_init(pud_t *pud, unsigned long address, unsigned long end)
  129. {
  130. long i, j;
  131. i = pud_index(address);
  132. pud = pud + i;
  133. for (; i < PTRS_PER_PUD; pud++, i++) {
  134. unsigned long paddr;
  135. pmd_t *pmd;
  136. paddr = address + i*PUD_SIZE;
  137. if (paddr >= end)
  138. break;
  139. pmd = (pmd_t *)get_safe_page(GFP_ATOMIC);
  140. if (!pmd)
  141. return -ENOMEM;
  142. set_pud(pud, __pud(__pa(pmd) | _KERNPG_TABLE));
  143. for (j = 0; j < PTRS_PER_PMD; pmd++, j++, paddr += PMD_SIZE) {
  144. unsigned long pe;
  145. if (paddr >= end)
  146. break;
  147. pe = _PAGE_NX | _PAGE_PSE | _KERNPG_TABLE | paddr;
  148. pe &= __supported_pte_mask;
  149. set_pmd(pmd, __pmd(pe));
  150. }
  151. }
  152. return 0;
  153. }
  154. static int set_up_temporary_mappings(void)
  155. {
  156. unsigned long start, end, next;
  157. int error;
  158. temp_level4_pgt = (pgd_t *)get_safe_page(GFP_ATOMIC);
  159. if (!temp_level4_pgt)
  160. return -ENOMEM;
  161. /* It is safe to reuse the original kernel mapping */
  162. set_pgd(temp_level4_pgt + pgd_index(__START_KERNEL_map),
  163. init_level4_pgt[pgd_index(__START_KERNEL_map)]);
  164. /* Set up the direct mapping from scratch */
  165. start = (unsigned long)pfn_to_kaddr(0);
  166. end = (unsigned long)pfn_to_kaddr(end_pfn);
  167. for (; start < end; start = next) {
  168. pud_t *pud = (pud_t *)get_safe_page(GFP_ATOMIC);
  169. if (!pud)
  170. return -ENOMEM;
  171. next = start + PGDIR_SIZE;
  172. if (next > end)
  173. next = end;
  174. if ((error = res_phys_pud_init(pud, __pa(start), __pa(next))))
  175. return error;
  176. set_pgd(temp_level4_pgt + pgd_index(start),
  177. mk_kernel_pgd(__pa(pud)));
  178. }
  179. return 0;
  180. }
  181. int swsusp_arch_resume(void)
  182. {
  183. int error;
  184. /* We have got enough memory and from now on we cannot recover */
  185. if ((error = set_up_temporary_mappings()))
  186. return error;
  187. restore_image();
  188. return 0;
  189. }
  190. /*
  191. * pfn_is_nosave - check if given pfn is in the 'nosave' section
  192. */
  193. int pfn_is_nosave(unsigned long pfn)
  194. {
  195. unsigned long nosave_begin_pfn = __pa_symbol(&__nosave_begin) >> PAGE_SHIFT;
  196. unsigned long nosave_end_pfn = PAGE_ALIGN(__pa_symbol(&__nosave_end)) >> PAGE_SHIFT;
  197. return (pfn >= nosave_begin_pfn) && (pfn < nosave_end_pfn);
  198. }
  199. #endif /* CONFIG_HIBERNATION */