smp_64.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523
  1. /*
  2. * Intel SMP support routines.
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  5. * (c) 1998-99, 2000 Ingo Molnar <mingo@redhat.com>
  6. * (c) 2002,2003 Andi Kleen, SuSE Labs.
  7. *
  8. * This code is released under the GNU General Public License version 2 or
  9. * later.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/mm.h>
  13. #include <linux/delay.h>
  14. #include <linux/spinlock.h>
  15. #include <linux/smp.h>
  16. #include <linux/kernel_stat.h>
  17. #include <linux/mc146818rtc.h>
  18. #include <linux/interrupt.h>
  19. #include <asm/mtrr.h>
  20. #include <asm/pgalloc.h>
  21. #include <asm/tlbflush.h>
  22. #include <asm/mach_apic.h>
  23. #include <asm/mmu_context.h>
  24. #include <asm/proto.h>
  25. #include <asm/apicdef.h>
  26. #include <asm/idle.h>
  27. /*
  28. * Smarter SMP flushing macros.
  29. * c/o Linus Torvalds.
  30. *
  31. * These mean you can really definitely utterly forget about
  32. * writing to user space from interrupts. (Its not allowed anyway).
  33. *
  34. * Optimizations Manfred Spraul <manfred@colorfullife.com>
  35. *
  36. * More scalable flush, from Andi Kleen
  37. *
  38. * To avoid global state use 8 different call vectors.
  39. * Each CPU uses a specific vector to trigger flushes on other
  40. * CPUs. Depending on the received vector the target CPUs look into
  41. * the right per cpu variable for the flush data.
  42. *
  43. * With more than 8 CPUs they are hashed to the 8 available
  44. * vectors. The limited global vector space forces us to this right now.
  45. * In future when interrupts are split into per CPU domains this could be
  46. * fixed, at the cost of triggering multiple IPIs in some cases.
  47. */
  48. union smp_flush_state {
  49. struct {
  50. cpumask_t flush_cpumask;
  51. struct mm_struct *flush_mm;
  52. unsigned long flush_va;
  53. #define FLUSH_ALL -1ULL
  54. spinlock_t tlbstate_lock;
  55. };
  56. char pad[SMP_CACHE_BYTES];
  57. } ____cacheline_aligned;
  58. /* State is put into the per CPU data section, but padded
  59. to a full cache line because other CPUs can access it and we don't
  60. want false sharing in the per cpu data segment. */
  61. static DEFINE_PER_CPU(union smp_flush_state, flush_state);
  62. /*
  63. * We cannot call mmdrop() because we are in interrupt context,
  64. * instead update mm->cpu_vm_mask.
  65. */
  66. static inline void leave_mm(int cpu)
  67. {
  68. if (read_pda(mmu_state) == TLBSTATE_OK)
  69. BUG();
  70. cpu_clear(cpu, read_pda(active_mm)->cpu_vm_mask);
  71. load_cr3(swapper_pg_dir);
  72. }
  73. /*
  74. *
  75. * The flush IPI assumes that a thread switch happens in this order:
  76. * [cpu0: the cpu that switches]
  77. * 1) switch_mm() either 1a) or 1b)
  78. * 1a) thread switch to a different mm
  79. * 1a1) cpu_clear(cpu, old_mm->cpu_vm_mask);
  80. * Stop ipi delivery for the old mm. This is not synchronized with
  81. * the other cpus, but smp_invalidate_interrupt ignore flush ipis
  82. * for the wrong mm, and in the worst case we perform a superfluous
  83. * tlb flush.
  84. * 1a2) set cpu mmu_state to TLBSTATE_OK
  85. * Now the smp_invalidate_interrupt won't call leave_mm if cpu0
  86. * was in lazy tlb mode.
  87. * 1a3) update cpu active_mm
  88. * Now cpu0 accepts tlb flushes for the new mm.
  89. * 1a4) cpu_set(cpu, new_mm->cpu_vm_mask);
  90. * Now the other cpus will send tlb flush ipis.
  91. * 1a4) change cr3.
  92. * 1b) thread switch without mm change
  93. * cpu active_mm is correct, cpu0 already handles
  94. * flush ipis.
  95. * 1b1) set cpu mmu_state to TLBSTATE_OK
  96. * 1b2) test_and_set the cpu bit in cpu_vm_mask.
  97. * Atomically set the bit [other cpus will start sending flush ipis],
  98. * and test the bit.
  99. * 1b3) if the bit was 0: leave_mm was called, flush the tlb.
  100. * 2) switch %%esp, ie current
  101. *
  102. * The interrupt must handle 2 special cases:
  103. * - cr3 is changed before %%esp, ie. it cannot use current->{active_,}mm.
  104. * - the cpu performs speculative tlb reads, i.e. even if the cpu only
  105. * runs in kernel space, the cpu could load tlb entries for user space
  106. * pages.
  107. *
  108. * The good news is that cpu mmu_state is local to each cpu, no
  109. * write/read ordering problems.
  110. */
  111. /*
  112. * TLB flush IPI:
  113. *
  114. * 1) Flush the tlb entries if the cpu uses the mm that's being flushed.
  115. * 2) Leave the mm if we are in the lazy tlb mode.
  116. *
  117. * Interrupts are disabled.
  118. */
  119. asmlinkage void smp_invalidate_interrupt(struct pt_regs *regs)
  120. {
  121. int cpu;
  122. int sender;
  123. union smp_flush_state *f;
  124. cpu = smp_processor_id();
  125. /*
  126. * orig_rax contains the negated interrupt vector.
  127. * Use that to determine where the sender put the data.
  128. */
  129. sender = ~regs->orig_rax - INVALIDATE_TLB_VECTOR_START;
  130. f = &per_cpu(flush_state, sender);
  131. if (!cpu_isset(cpu, f->flush_cpumask))
  132. goto out;
  133. /*
  134. * This was a BUG() but until someone can quote me the
  135. * line from the intel manual that guarantees an IPI to
  136. * multiple CPUs is retried _only_ on the erroring CPUs
  137. * its staying as a return
  138. *
  139. * BUG();
  140. */
  141. if (f->flush_mm == read_pda(active_mm)) {
  142. if (read_pda(mmu_state) == TLBSTATE_OK) {
  143. if (f->flush_va == FLUSH_ALL)
  144. local_flush_tlb();
  145. else
  146. __flush_tlb_one(f->flush_va);
  147. } else
  148. leave_mm(cpu);
  149. }
  150. out:
  151. ack_APIC_irq();
  152. cpu_clear(cpu, f->flush_cpumask);
  153. }
  154. static void flush_tlb_others(cpumask_t cpumask, struct mm_struct *mm,
  155. unsigned long va)
  156. {
  157. int sender;
  158. union smp_flush_state *f;
  159. /* Caller has disabled preemption */
  160. sender = smp_processor_id() % NUM_INVALIDATE_TLB_VECTORS;
  161. f = &per_cpu(flush_state, sender);
  162. /* Could avoid this lock when
  163. num_online_cpus() <= NUM_INVALIDATE_TLB_VECTORS, but it is
  164. probably not worth checking this for a cache-hot lock. */
  165. spin_lock(&f->tlbstate_lock);
  166. f->flush_mm = mm;
  167. f->flush_va = va;
  168. cpus_or(f->flush_cpumask, cpumask, f->flush_cpumask);
  169. /*
  170. * We have to send the IPI only to
  171. * CPUs affected.
  172. */
  173. send_IPI_mask(cpumask, INVALIDATE_TLB_VECTOR_START + sender);
  174. while (!cpus_empty(f->flush_cpumask))
  175. cpu_relax();
  176. f->flush_mm = NULL;
  177. f->flush_va = 0;
  178. spin_unlock(&f->tlbstate_lock);
  179. }
  180. int __cpuinit init_smp_flush(void)
  181. {
  182. int i;
  183. for_each_cpu_mask(i, cpu_possible_map) {
  184. spin_lock_init(&per_cpu(flush_state, i).tlbstate_lock);
  185. }
  186. return 0;
  187. }
  188. core_initcall(init_smp_flush);
  189. void flush_tlb_current_task(void)
  190. {
  191. struct mm_struct *mm = current->mm;
  192. cpumask_t cpu_mask;
  193. preempt_disable();
  194. cpu_mask = mm->cpu_vm_mask;
  195. cpu_clear(smp_processor_id(), cpu_mask);
  196. local_flush_tlb();
  197. if (!cpus_empty(cpu_mask))
  198. flush_tlb_others(cpu_mask, mm, FLUSH_ALL);
  199. preempt_enable();
  200. }
  201. EXPORT_SYMBOL(flush_tlb_current_task);
  202. void flush_tlb_mm (struct mm_struct * mm)
  203. {
  204. cpumask_t cpu_mask;
  205. preempt_disable();
  206. cpu_mask = mm->cpu_vm_mask;
  207. cpu_clear(smp_processor_id(), cpu_mask);
  208. if (current->active_mm == mm) {
  209. if (current->mm)
  210. local_flush_tlb();
  211. else
  212. leave_mm(smp_processor_id());
  213. }
  214. if (!cpus_empty(cpu_mask))
  215. flush_tlb_others(cpu_mask, mm, FLUSH_ALL);
  216. preempt_enable();
  217. }
  218. EXPORT_SYMBOL(flush_tlb_mm);
  219. void flush_tlb_page(struct vm_area_struct * vma, unsigned long va)
  220. {
  221. struct mm_struct *mm = vma->vm_mm;
  222. cpumask_t cpu_mask;
  223. preempt_disable();
  224. cpu_mask = mm->cpu_vm_mask;
  225. cpu_clear(smp_processor_id(), cpu_mask);
  226. if (current->active_mm == mm) {
  227. if(current->mm)
  228. __flush_tlb_one(va);
  229. else
  230. leave_mm(smp_processor_id());
  231. }
  232. if (!cpus_empty(cpu_mask))
  233. flush_tlb_others(cpu_mask, mm, va);
  234. preempt_enable();
  235. }
  236. EXPORT_SYMBOL(flush_tlb_page);
  237. static void do_flush_tlb_all(void* info)
  238. {
  239. unsigned long cpu = smp_processor_id();
  240. __flush_tlb_all();
  241. if (read_pda(mmu_state) == TLBSTATE_LAZY)
  242. leave_mm(cpu);
  243. }
  244. void flush_tlb_all(void)
  245. {
  246. on_each_cpu(do_flush_tlb_all, NULL, 1, 1);
  247. }
  248. /*
  249. * this function sends a 'reschedule' IPI to another CPU.
  250. * it goes straight through and wastes no time serializing
  251. * anything. Worst case is that we lose a reschedule ...
  252. */
  253. void smp_send_reschedule(int cpu)
  254. {
  255. send_IPI_mask(cpumask_of_cpu(cpu), RESCHEDULE_VECTOR);
  256. }
  257. /*
  258. * Structure and data for smp_call_function(). This is designed to minimise
  259. * static memory requirements. It also looks cleaner.
  260. */
  261. static DEFINE_SPINLOCK(call_lock);
  262. struct call_data_struct {
  263. void (*func) (void *info);
  264. void *info;
  265. atomic_t started;
  266. atomic_t finished;
  267. int wait;
  268. };
  269. static struct call_data_struct * call_data;
  270. void lock_ipi_call_lock(void)
  271. {
  272. spin_lock_irq(&call_lock);
  273. }
  274. void unlock_ipi_call_lock(void)
  275. {
  276. spin_unlock_irq(&call_lock);
  277. }
  278. /*
  279. * this function sends a 'generic call function' IPI to one other CPU
  280. * in the system.
  281. *
  282. * cpu is a standard Linux logical CPU number.
  283. */
  284. static void
  285. __smp_call_function_single(int cpu, void (*func) (void *info), void *info,
  286. int nonatomic, int wait)
  287. {
  288. struct call_data_struct data;
  289. int cpus = 1;
  290. data.func = func;
  291. data.info = info;
  292. atomic_set(&data.started, 0);
  293. data.wait = wait;
  294. if (wait)
  295. atomic_set(&data.finished, 0);
  296. call_data = &data;
  297. wmb();
  298. /* Send a message to all other CPUs and wait for them to respond */
  299. send_IPI_mask(cpumask_of_cpu(cpu), CALL_FUNCTION_VECTOR);
  300. /* Wait for response */
  301. while (atomic_read(&data.started) != cpus)
  302. cpu_relax();
  303. if (!wait)
  304. return;
  305. while (atomic_read(&data.finished) != cpus)
  306. cpu_relax();
  307. }
  308. /*
  309. * smp_call_function_single - Run a function on a specific CPU
  310. * @func: The function to run. This must be fast and non-blocking.
  311. * @info: An arbitrary pointer to pass to the function.
  312. * @nonatomic: Currently unused.
  313. * @wait: If true, wait until function has completed on other CPUs.
  314. *
  315. * Retrurns 0 on success, else a negative status code.
  316. *
  317. * Does not return until the remote CPU is nearly ready to execute <func>
  318. * or is or has executed.
  319. */
  320. int smp_call_function_single (int cpu, void (*func) (void *info), void *info,
  321. int nonatomic, int wait)
  322. {
  323. /* prevent preemption and reschedule on another processor */
  324. int me = get_cpu();
  325. /* Can deadlock when called with interrupts disabled */
  326. WARN_ON(irqs_disabled());
  327. if (cpu == me) {
  328. local_irq_disable();
  329. func(info);
  330. local_irq_enable();
  331. put_cpu();
  332. return 0;
  333. }
  334. spin_lock(&call_lock);
  335. __smp_call_function_single(cpu, func, info, nonatomic, wait);
  336. spin_unlock(&call_lock);
  337. put_cpu();
  338. return 0;
  339. }
  340. EXPORT_SYMBOL(smp_call_function_single);
  341. /*
  342. * this function sends a 'generic call function' IPI to all other CPUs
  343. * in the system.
  344. */
  345. static void __smp_call_function (void (*func) (void *info), void *info,
  346. int nonatomic, int wait)
  347. {
  348. struct call_data_struct data;
  349. int cpus = num_online_cpus()-1;
  350. if (!cpus)
  351. return;
  352. data.func = func;
  353. data.info = info;
  354. atomic_set(&data.started, 0);
  355. data.wait = wait;
  356. if (wait)
  357. atomic_set(&data.finished, 0);
  358. call_data = &data;
  359. wmb();
  360. /* Send a message to all other CPUs and wait for them to respond */
  361. send_IPI_allbutself(CALL_FUNCTION_VECTOR);
  362. /* Wait for response */
  363. while (atomic_read(&data.started) != cpus)
  364. cpu_relax();
  365. if (!wait)
  366. return;
  367. while (atomic_read(&data.finished) != cpus)
  368. cpu_relax();
  369. }
  370. /*
  371. * smp_call_function - run a function on all other CPUs.
  372. * @func: The function to run. This must be fast and non-blocking.
  373. * @info: An arbitrary pointer to pass to the function.
  374. * @nonatomic: currently unused.
  375. * @wait: If true, wait (atomically) until function has completed on other
  376. * CPUs.
  377. *
  378. * Returns 0 on success, else a negative status code. Does not return until
  379. * remote CPUs are nearly ready to execute func or are or have executed.
  380. *
  381. * You must not call this function with disabled interrupts or from a
  382. * hardware interrupt handler or from a bottom half handler.
  383. * Actually there are a few legal cases, like panic.
  384. */
  385. int smp_call_function (void (*func) (void *info), void *info, int nonatomic,
  386. int wait)
  387. {
  388. spin_lock(&call_lock);
  389. __smp_call_function(func,info,nonatomic,wait);
  390. spin_unlock(&call_lock);
  391. return 0;
  392. }
  393. EXPORT_SYMBOL(smp_call_function);
  394. static void stop_this_cpu(void *dummy)
  395. {
  396. local_irq_disable();
  397. /*
  398. * Remove this CPU:
  399. */
  400. cpu_clear(smp_processor_id(), cpu_online_map);
  401. disable_local_APIC();
  402. for (;;)
  403. halt();
  404. }
  405. void smp_send_stop(void)
  406. {
  407. int nolock;
  408. unsigned long flags;
  409. if (reboot_force)
  410. return;
  411. /* Don't deadlock on the call lock in panic */
  412. nolock = !spin_trylock(&call_lock);
  413. local_irq_save(flags);
  414. __smp_call_function(stop_this_cpu, NULL, 0, 0);
  415. if (!nolock)
  416. spin_unlock(&call_lock);
  417. disable_local_APIC();
  418. local_irq_restore(flags);
  419. }
  420. /*
  421. * Reschedule call back. Nothing to do,
  422. * all the work is done automatically when
  423. * we return from the interrupt.
  424. */
  425. asmlinkage void smp_reschedule_interrupt(void)
  426. {
  427. ack_APIC_irq();
  428. }
  429. asmlinkage void smp_call_function_interrupt(void)
  430. {
  431. void (*func) (void *info) = call_data->func;
  432. void *info = call_data->info;
  433. int wait = call_data->wait;
  434. ack_APIC_irq();
  435. /*
  436. * Notify initiating CPU that I've grabbed the data and am
  437. * about to execute the function
  438. */
  439. mb();
  440. atomic_inc(&call_data->started);
  441. /*
  442. * At this point the info structure may be out of scope unless wait==1
  443. */
  444. exit_idle();
  445. irq_enter();
  446. (*func)(info);
  447. irq_exit();
  448. if (wait) {
  449. mb();
  450. atomic_inc(&call_data->finished);
  451. }
  452. }