setup_64.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146
  1. /*
  2. * Copyright (C) 1995 Linus Torvalds
  3. */
  4. /*
  5. * This file handles the architecture-dependent parts of initialization
  6. */
  7. #include <linux/errno.h>
  8. #include <linux/sched.h>
  9. #include <linux/kernel.h>
  10. #include <linux/mm.h>
  11. #include <linux/stddef.h>
  12. #include <linux/unistd.h>
  13. #include <linux/ptrace.h>
  14. #include <linux/slab.h>
  15. #include <linux/user.h>
  16. #include <linux/a.out.h>
  17. #include <linux/screen_info.h>
  18. #include <linux/ioport.h>
  19. #include <linux/delay.h>
  20. #include <linux/init.h>
  21. #include <linux/initrd.h>
  22. #include <linux/highmem.h>
  23. #include <linux/bootmem.h>
  24. #include <linux/module.h>
  25. #include <asm/processor.h>
  26. #include <linux/console.h>
  27. #include <linux/seq_file.h>
  28. #include <linux/crash_dump.h>
  29. #include <linux/root_dev.h>
  30. #include <linux/pci.h>
  31. #include <linux/acpi.h>
  32. #include <linux/kallsyms.h>
  33. #include <linux/edd.h>
  34. #include <linux/mmzone.h>
  35. #include <linux/kexec.h>
  36. #include <linux/cpufreq.h>
  37. #include <linux/dmi.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/ctype.h>
  40. #include <asm/mtrr.h>
  41. #include <asm/uaccess.h>
  42. #include <asm/system.h>
  43. #include <asm/io.h>
  44. #include <asm/smp.h>
  45. #include <asm/msr.h>
  46. #include <asm/desc.h>
  47. #include <video/edid.h>
  48. #include <asm/e820.h>
  49. #include <asm/dma.h>
  50. #include <asm/mpspec.h>
  51. #include <asm/mmu_context.h>
  52. #include <asm/bootsetup.h>
  53. #include <asm/proto.h>
  54. #include <asm/setup.h>
  55. #include <asm/mach_apic.h>
  56. #include <asm/numa.h>
  57. #include <asm/sections.h>
  58. #include <asm/dmi.h>
  59. /*
  60. * Machine setup..
  61. */
  62. struct cpuinfo_x86 boot_cpu_data __read_mostly;
  63. EXPORT_SYMBOL(boot_cpu_data);
  64. unsigned long mmu_cr4_features;
  65. /* Boot loader ID as an integer, for the benefit of proc_dointvec */
  66. int bootloader_type;
  67. unsigned long saved_video_mode;
  68. int force_mwait __cpuinitdata;
  69. /*
  70. * Early DMI memory
  71. */
  72. int dmi_alloc_index;
  73. char dmi_alloc_data[DMI_MAX_DATA];
  74. /*
  75. * Setup options
  76. */
  77. struct screen_info screen_info;
  78. EXPORT_SYMBOL(screen_info);
  79. struct sys_desc_table_struct {
  80. unsigned short length;
  81. unsigned char table[0];
  82. };
  83. struct edid_info edid_info;
  84. EXPORT_SYMBOL_GPL(edid_info);
  85. extern int root_mountflags;
  86. char __initdata command_line[COMMAND_LINE_SIZE];
  87. struct resource standard_io_resources[] = {
  88. { .name = "dma1", .start = 0x00, .end = 0x1f,
  89. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  90. { .name = "pic1", .start = 0x20, .end = 0x21,
  91. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  92. { .name = "timer0", .start = 0x40, .end = 0x43,
  93. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  94. { .name = "timer1", .start = 0x50, .end = 0x53,
  95. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  96. { .name = "keyboard", .start = 0x60, .end = 0x6f,
  97. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  98. { .name = "dma page reg", .start = 0x80, .end = 0x8f,
  99. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  100. { .name = "pic2", .start = 0xa0, .end = 0xa1,
  101. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  102. { .name = "dma2", .start = 0xc0, .end = 0xdf,
  103. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  104. { .name = "fpu", .start = 0xf0, .end = 0xff,
  105. .flags = IORESOURCE_BUSY | IORESOURCE_IO }
  106. };
  107. #define IORESOURCE_RAM (IORESOURCE_BUSY | IORESOURCE_MEM)
  108. struct resource data_resource = {
  109. .name = "Kernel data",
  110. .start = 0,
  111. .end = 0,
  112. .flags = IORESOURCE_RAM,
  113. };
  114. struct resource code_resource = {
  115. .name = "Kernel code",
  116. .start = 0,
  117. .end = 0,
  118. .flags = IORESOURCE_RAM,
  119. };
  120. #ifdef CONFIG_PROC_VMCORE
  121. /* elfcorehdr= specifies the location of elf core header
  122. * stored by the crashed kernel. This option will be passed
  123. * by kexec loader to the capture kernel.
  124. */
  125. static int __init setup_elfcorehdr(char *arg)
  126. {
  127. char *end;
  128. if (!arg)
  129. return -EINVAL;
  130. elfcorehdr_addr = memparse(arg, &end);
  131. return end > arg ? 0 : -EINVAL;
  132. }
  133. early_param("elfcorehdr", setup_elfcorehdr);
  134. #endif
  135. #ifndef CONFIG_NUMA
  136. static void __init
  137. contig_initmem_init(unsigned long start_pfn, unsigned long end_pfn)
  138. {
  139. unsigned long bootmap_size, bootmap;
  140. bootmap_size = bootmem_bootmap_pages(end_pfn)<<PAGE_SHIFT;
  141. bootmap = find_e820_area(0, end_pfn<<PAGE_SHIFT, bootmap_size);
  142. if (bootmap == -1L)
  143. panic("Cannot find bootmem map of size %ld\n",bootmap_size);
  144. bootmap_size = init_bootmem(bootmap >> PAGE_SHIFT, end_pfn);
  145. e820_register_active_regions(0, start_pfn, end_pfn);
  146. free_bootmem_with_active_regions(0, end_pfn);
  147. reserve_bootmem(bootmap, bootmap_size);
  148. }
  149. #endif
  150. #if defined(CONFIG_EDD) || defined(CONFIG_EDD_MODULE)
  151. struct edd edd;
  152. #ifdef CONFIG_EDD_MODULE
  153. EXPORT_SYMBOL(edd);
  154. #endif
  155. /**
  156. * copy_edd() - Copy the BIOS EDD information
  157. * from boot_params into a safe place.
  158. *
  159. */
  160. static inline void copy_edd(void)
  161. {
  162. memcpy(edd.mbr_signature, EDD_MBR_SIGNATURE, sizeof(edd.mbr_signature));
  163. memcpy(edd.edd_info, EDD_BUF, sizeof(edd.edd_info));
  164. edd.mbr_signature_nr = EDD_MBR_SIG_NR;
  165. edd.edd_info_nr = EDD_NR;
  166. }
  167. #else
  168. static inline void copy_edd(void)
  169. {
  170. }
  171. #endif
  172. #define EBDA_ADDR_POINTER 0x40E
  173. unsigned __initdata ebda_addr;
  174. unsigned __initdata ebda_size;
  175. static void discover_ebda(void)
  176. {
  177. /*
  178. * there is a real-mode segmented pointer pointing to the
  179. * 4K EBDA area at 0x40E
  180. */
  181. ebda_addr = *(unsigned short *)__va(EBDA_ADDR_POINTER);
  182. ebda_addr <<= 4;
  183. ebda_size = *(unsigned short *)__va(ebda_addr);
  184. /* Round EBDA up to pages */
  185. if (ebda_size == 0)
  186. ebda_size = 1;
  187. ebda_size <<= 10;
  188. ebda_size = round_up(ebda_size + (ebda_addr & ~PAGE_MASK), PAGE_SIZE);
  189. if (ebda_size > 64*1024)
  190. ebda_size = 64*1024;
  191. }
  192. void __init setup_arch(char **cmdline_p)
  193. {
  194. printk(KERN_INFO "Command line: %s\n", boot_command_line);
  195. ROOT_DEV = old_decode_dev(ORIG_ROOT_DEV);
  196. screen_info = SCREEN_INFO;
  197. edid_info = EDID_INFO;
  198. saved_video_mode = SAVED_VIDEO_MODE;
  199. bootloader_type = LOADER_TYPE;
  200. #ifdef CONFIG_BLK_DEV_RAM
  201. rd_image_start = RAMDISK_FLAGS & RAMDISK_IMAGE_START_MASK;
  202. rd_prompt = ((RAMDISK_FLAGS & RAMDISK_PROMPT_FLAG) != 0);
  203. rd_doload = ((RAMDISK_FLAGS & RAMDISK_LOAD_FLAG) != 0);
  204. #endif
  205. setup_memory_region();
  206. copy_edd();
  207. if (!MOUNT_ROOT_RDONLY)
  208. root_mountflags &= ~MS_RDONLY;
  209. init_mm.start_code = (unsigned long) &_text;
  210. init_mm.end_code = (unsigned long) &_etext;
  211. init_mm.end_data = (unsigned long) &_edata;
  212. init_mm.brk = (unsigned long) &_end;
  213. code_resource.start = virt_to_phys(&_text);
  214. code_resource.end = virt_to_phys(&_etext)-1;
  215. data_resource.start = virt_to_phys(&_etext);
  216. data_resource.end = virt_to_phys(&_edata)-1;
  217. early_identify_cpu(&boot_cpu_data);
  218. strlcpy(command_line, boot_command_line, COMMAND_LINE_SIZE);
  219. *cmdline_p = command_line;
  220. parse_early_param();
  221. finish_e820_parsing();
  222. e820_register_active_regions(0, 0, -1UL);
  223. /*
  224. * partially used pages are not usable - thus
  225. * we are rounding upwards:
  226. */
  227. end_pfn = e820_end_of_ram();
  228. num_physpages = end_pfn;
  229. check_efer();
  230. discover_ebda();
  231. init_memory_mapping(0, (end_pfn_map << PAGE_SHIFT));
  232. dmi_scan_machine();
  233. #ifdef CONFIG_ACPI
  234. /*
  235. * Initialize the ACPI boot-time table parser (gets the RSDP and SDT).
  236. * Call this early for SRAT node setup.
  237. */
  238. acpi_boot_table_init();
  239. #endif
  240. /* How many end-of-memory variables you have, grandma! */
  241. max_low_pfn = end_pfn;
  242. max_pfn = end_pfn;
  243. high_memory = (void *)__va(end_pfn * PAGE_SIZE - 1) + 1;
  244. /* Remove active ranges so rediscovery with NUMA-awareness happens */
  245. remove_all_active_ranges();
  246. #ifdef CONFIG_ACPI_NUMA
  247. /*
  248. * Parse SRAT to discover nodes.
  249. */
  250. acpi_numa_init();
  251. #endif
  252. #ifdef CONFIG_NUMA
  253. numa_initmem_init(0, end_pfn);
  254. #else
  255. contig_initmem_init(0, end_pfn);
  256. #endif
  257. /* Reserve direct mapping */
  258. reserve_bootmem_generic(table_start << PAGE_SHIFT,
  259. (table_end - table_start) << PAGE_SHIFT);
  260. /* reserve kernel */
  261. reserve_bootmem_generic(__pa_symbol(&_text),
  262. __pa_symbol(&_end) - __pa_symbol(&_text));
  263. /*
  264. * reserve physical page 0 - it's a special BIOS page on many boxes,
  265. * enabling clean reboots, SMP operation, laptop functions.
  266. */
  267. reserve_bootmem_generic(0, PAGE_SIZE);
  268. /* reserve ebda region */
  269. if (ebda_addr)
  270. reserve_bootmem_generic(ebda_addr, ebda_size);
  271. #ifdef CONFIG_NUMA
  272. /* reserve nodemap region */
  273. if (nodemap_addr)
  274. reserve_bootmem_generic(nodemap_addr, nodemap_size);
  275. #endif
  276. #ifdef CONFIG_SMP
  277. /* Reserve SMP trampoline */
  278. reserve_bootmem_generic(SMP_TRAMPOLINE_BASE, 2*PAGE_SIZE);
  279. #endif
  280. #ifdef CONFIG_ACPI_SLEEP
  281. /*
  282. * Reserve low memory region for sleep support.
  283. */
  284. acpi_reserve_bootmem();
  285. #endif
  286. /*
  287. * Find and reserve possible boot-time SMP configuration:
  288. */
  289. find_smp_config();
  290. #ifdef CONFIG_BLK_DEV_INITRD
  291. if (LOADER_TYPE && INITRD_START) {
  292. if (INITRD_START + INITRD_SIZE <= (end_pfn << PAGE_SHIFT)) {
  293. reserve_bootmem_generic(INITRD_START, INITRD_SIZE);
  294. initrd_start = INITRD_START + PAGE_OFFSET;
  295. initrd_end = initrd_start+INITRD_SIZE;
  296. }
  297. else {
  298. printk(KERN_ERR "initrd extends beyond end of memory "
  299. "(0x%08lx > 0x%08lx)\ndisabling initrd\n",
  300. (unsigned long)(INITRD_START + INITRD_SIZE),
  301. (unsigned long)(end_pfn << PAGE_SHIFT));
  302. initrd_start = 0;
  303. }
  304. }
  305. #endif
  306. #ifdef CONFIG_KEXEC
  307. if (crashk_res.start != crashk_res.end) {
  308. reserve_bootmem_generic(crashk_res.start,
  309. crashk_res.end - crashk_res.start + 1);
  310. }
  311. #endif
  312. paging_init();
  313. #ifdef CONFIG_PCI
  314. early_quirks();
  315. #endif
  316. /*
  317. * set this early, so we dont allocate cpu0
  318. * if MADT list doesnt list BSP first
  319. * mpparse.c/MP_processor_info() allocates logical cpu numbers.
  320. */
  321. cpu_set(0, cpu_present_map);
  322. #ifdef CONFIG_ACPI
  323. /*
  324. * Read APIC and some other early information from ACPI tables.
  325. */
  326. acpi_boot_init();
  327. #endif
  328. init_cpu_to_node();
  329. /*
  330. * get boot-time SMP configuration:
  331. */
  332. if (smp_found_config)
  333. get_smp_config();
  334. init_apic_mappings();
  335. /*
  336. * We trust e820 completely. No explicit ROM probing in memory.
  337. */
  338. e820_reserve_resources();
  339. e820_mark_nosave_regions();
  340. {
  341. unsigned i;
  342. /* request I/O space for devices used on all i[345]86 PCs */
  343. for (i = 0; i < ARRAY_SIZE(standard_io_resources); i++)
  344. request_resource(&ioport_resource, &standard_io_resources[i]);
  345. }
  346. e820_setup_gap();
  347. #ifdef CONFIG_VT
  348. #if defined(CONFIG_VGA_CONSOLE)
  349. conswitchp = &vga_con;
  350. #elif defined(CONFIG_DUMMY_CONSOLE)
  351. conswitchp = &dummy_con;
  352. #endif
  353. #endif
  354. }
  355. static int __cpuinit get_model_name(struct cpuinfo_x86 *c)
  356. {
  357. unsigned int *v;
  358. if (c->extended_cpuid_level < 0x80000004)
  359. return 0;
  360. v = (unsigned int *) c->x86_model_id;
  361. cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
  362. cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
  363. cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
  364. c->x86_model_id[48] = 0;
  365. return 1;
  366. }
  367. static void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
  368. {
  369. unsigned int n, dummy, eax, ebx, ecx, edx;
  370. n = c->extended_cpuid_level;
  371. if (n >= 0x80000005) {
  372. cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
  373. printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), D cache %dK (%d bytes/line)\n",
  374. edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
  375. c->x86_cache_size=(ecx>>24)+(edx>>24);
  376. /* On K8 L1 TLB is inclusive, so don't count it */
  377. c->x86_tlbsize = 0;
  378. }
  379. if (n >= 0x80000006) {
  380. cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
  381. ecx = cpuid_ecx(0x80000006);
  382. c->x86_cache_size = ecx >> 16;
  383. c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
  384. printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
  385. c->x86_cache_size, ecx & 0xFF);
  386. }
  387. if (n >= 0x80000007)
  388. cpuid(0x80000007, &dummy, &dummy, &dummy, &c->x86_power);
  389. if (n >= 0x80000008) {
  390. cpuid(0x80000008, &eax, &dummy, &dummy, &dummy);
  391. c->x86_virt_bits = (eax >> 8) & 0xff;
  392. c->x86_phys_bits = eax & 0xff;
  393. }
  394. }
  395. #ifdef CONFIG_NUMA
  396. static int nearby_node(int apicid)
  397. {
  398. int i;
  399. for (i = apicid - 1; i >= 0; i--) {
  400. int node = apicid_to_node[i];
  401. if (node != NUMA_NO_NODE && node_online(node))
  402. return node;
  403. }
  404. for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
  405. int node = apicid_to_node[i];
  406. if (node != NUMA_NO_NODE && node_online(node))
  407. return node;
  408. }
  409. return first_node(node_online_map); /* Shouldn't happen */
  410. }
  411. #endif
  412. /*
  413. * On a AMD dual core setup the lower bits of the APIC id distingush the cores.
  414. * Assumes number of cores is a power of two.
  415. */
  416. static void __init amd_detect_cmp(struct cpuinfo_x86 *c)
  417. {
  418. #ifdef CONFIG_SMP
  419. unsigned bits;
  420. #ifdef CONFIG_NUMA
  421. int cpu = smp_processor_id();
  422. int node = 0;
  423. unsigned apicid = hard_smp_processor_id();
  424. #endif
  425. unsigned ecx = cpuid_ecx(0x80000008);
  426. c->x86_max_cores = (ecx & 0xff) + 1;
  427. /* CPU telling us the core id bits shift? */
  428. bits = (ecx >> 12) & 0xF;
  429. /* Otherwise recompute */
  430. if (bits == 0) {
  431. while ((1 << bits) < c->x86_max_cores)
  432. bits++;
  433. }
  434. /* Low order bits define the core id (index of core in socket) */
  435. c->cpu_core_id = c->phys_proc_id & ((1 << bits)-1);
  436. /* Convert the APIC ID into the socket ID */
  437. c->phys_proc_id = phys_pkg_id(bits);
  438. #ifdef CONFIG_NUMA
  439. node = c->phys_proc_id;
  440. if (apicid_to_node[apicid] != NUMA_NO_NODE)
  441. node = apicid_to_node[apicid];
  442. if (!node_online(node)) {
  443. /* Two possibilities here:
  444. - The CPU is missing memory and no node was created.
  445. In that case try picking one from a nearby CPU
  446. - The APIC IDs differ from the HyperTransport node IDs
  447. which the K8 northbridge parsing fills in.
  448. Assume they are all increased by a constant offset,
  449. but in the same order as the HT nodeids.
  450. If that doesn't result in a usable node fall back to the
  451. path for the previous case. */
  452. int ht_nodeid = apicid - (cpu_data[0].phys_proc_id << bits);
  453. if (ht_nodeid >= 0 &&
  454. apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
  455. node = apicid_to_node[ht_nodeid];
  456. /* Pick a nearby node */
  457. if (!node_online(node))
  458. node = nearby_node(apicid);
  459. }
  460. numa_set_node(cpu, node);
  461. printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
  462. #endif
  463. #endif
  464. }
  465. #define ENABLE_C1E_MASK 0x18000000
  466. #define CPUID_PROCESSOR_SIGNATURE 1
  467. #define CPUID_XFAM 0x0ff00000
  468. #define CPUID_XFAM_K8 0x00000000
  469. #define CPUID_XFAM_10H 0x00100000
  470. #define CPUID_XFAM_11H 0x00200000
  471. #define CPUID_XMOD 0x000f0000
  472. #define CPUID_XMOD_REV_F 0x00040000
  473. /* AMD systems with C1E don't have a working lAPIC timer. Check for that. */
  474. static __cpuinit int amd_apic_timer_broken(void)
  475. {
  476. u32 lo, hi;
  477. u32 eax = cpuid_eax(CPUID_PROCESSOR_SIGNATURE);
  478. switch (eax & CPUID_XFAM) {
  479. case CPUID_XFAM_K8:
  480. if ((eax & CPUID_XMOD) < CPUID_XMOD_REV_F)
  481. break;
  482. case CPUID_XFAM_10H:
  483. case CPUID_XFAM_11H:
  484. rdmsr(MSR_K8_ENABLE_C1E, lo, hi);
  485. if (lo & ENABLE_C1E_MASK)
  486. return 1;
  487. break;
  488. default:
  489. /* err on the side of caution */
  490. return 1;
  491. }
  492. return 0;
  493. }
  494. static void __cpuinit init_amd(struct cpuinfo_x86 *c)
  495. {
  496. unsigned level;
  497. #ifdef CONFIG_SMP
  498. unsigned long value;
  499. /*
  500. * Disable TLB flush filter by setting HWCR.FFDIS on K8
  501. * bit 6 of msr C001_0015
  502. *
  503. * Errata 63 for SH-B3 steppings
  504. * Errata 122 for all steppings (F+ have it disabled by default)
  505. */
  506. if (c->x86 == 15) {
  507. rdmsrl(MSR_K8_HWCR, value);
  508. value |= 1 << 6;
  509. wrmsrl(MSR_K8_HWCR, value);
  510. }
  511. #endif
  512. /* Bit 31 in normal CPUID used for nonstandard 3DNow ID;
  513. 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway */
  514. clear_bit(0*32+31, &c->x86_capability);
  515. /* On C+ stepping K8 rep microcode works well for copy/memset */
  516. level = cpuid_eax(1);
  517. if (c->x86 == 15 && ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58))
  518. set_bit(X86_FEATURE_REP_GOOD, &c->x86_capability);
  519. if (c->x86 == 0x10)
  520. set_bit(X86_FEATURE_REP_GOOD, &c->x86_capability);
  521. /* Enable workaround for FXSAVE leak */
  522. if (c->x86 >= 6)
  523. set_bit(X86_FEATURE_FXSAVE_LEAK, &c->x86_capability);
  524. level = get_model_name(c);
  525. if (!level) {
  526. switch (c->x86) {
  527. case 15:
  528. /* Should distinguish Models here, but this is only
  529. a fallback anyways. */
  530. strcpy(c->x86_model_id, "Hammer");
  531. break;
  532. }
  533. }
  534. display_cacheinfo(c);
  535. /* c->x86_power is 8000_0007 edx. Bit 8 is constant TSC */
  536. if (c->x86_power & (1<<8))
  537. set_bit(X86_FEATURE_CONSTANT_TSC, &c->x86_capability);
  538. /* Multi core CPU? */
  539. if (c->extended_cpuid_level >= 0x80000008)
  540. amd_detect_cmp(c);
  541. if (c->extended_cpuid_level >= 0x80000006 &&
  542. (cpuid_edx(0x80000006) & 0xf000))
  543. num_cache_leaves = 4;
  544. else
  545. num_cache_leaves = 3;
  546. if (c->x86 == 0xf || c->x86 == 0x10 || c->x86 == 0x11)
  547. set_bit(X86_FEATURE_K8, &c->x86_capability);
  548. /* RDTSC can be speculated around */
  549. clear_bit(X86_FEATURE_SYNC_RDTSC, &c->x86_capability);
  550. /* Family 10 doesn't support C states in MWAIT so don't use it */
  551. if (c->x86 == 0x10 && !force_mwait)
  552. clear_bit(X86_FEATURE_MWAIT, &c->x86_capability);
  553. if (amd_apic_timer_broken())
  554. disable_apic_timer = 1;
  555. }
  556. static void __cpuinit detect_ht(struct cpuinfo_x86 *c)
  557. {
  558. #ifdef CONFIG_SMP
  559. u32 eax, ebx, ecx, edx;
  560. int index_msb, core_bits;
  561. cpuid(1, &eax, &ebx, &ecx, &edx);
  562. if (!cpu_has(c, X86_FEATURE_HT))
  563. return;
  564. if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
  565. goto out;
  566. smp_num_siblings = (ebx & 0xff0000) >> 16;
  567. if (smp_num_siblings == 1) {
  568. printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
  569. } else if (smp_num_siblings > 1 ) {
  570. if (smp_num_siblings > NR_CPUS) {
  571. printk(KERN_WARNING "CPU: Unsupported number of the siblings %d", smp_num_siblings);
  572. smp_num_siblings = 1;
  573. return;
  574. }
  575. index_msb = get_count_order(smp_num_siblings);
  576. c->phys_proc_id = phys_pkg_id(index_msb);
  577. smp_num_siblings = smp_num_siblings / c->x86_max_cores;
  578. index_msb = get_count_order(smp_num_siblings) ;
  579. core_bits = get_count_order(c->x86_max_cores);
  580. c->cpu_core_id = phys_pkg_id(index_msb) &
  581. ((1 << core_bits) - 1);
  582. }
  583. out:
  584. if ((c->x86_max_cores * smp_num_siblings) > 1) {
  585. printk(KERN_INFO "CPU: Physical Processor ID: %d\n", c->phys_proc_id);
  586. printk(KERN_INFO "CPU: Processor Core ID: %d\n", c->cpu_core_id);
  587. }
  588. #endif
  589. }
  590. /*
  591. * find out the number of processor cores on the die
  592. */
  593. static int __cpuinit intel_num_cpu_cores(struct cpuinfo_x86 *c)
  594. {
  595. unsigned int eax, t;
  596. if (c->cpuid_level < 4)
  597. return 1;
  598. cpuid_count(4, 0, &eax, &t, &t, &t);
  599. if (eax & 0x1f)
  600. return ((eax >> 26) + 1);
  601. else
  602. return 1;
  603. }
  604. static void srat_detect_node(void)
  605. {
  606. #ifdef CONFIG_NUMA
  607. unsigned node;
  608. int cpu = smp_processor_id();
  609. int apicid = hard_smp_processor_id();
  610. /* Don't do the funky fallback heuristics the AMD version employs
  611. for now. */
  612. node = apicid_to_node[apicid];
  613. if (node == NUMA_NO_NODE)
  614. node = first_node(node_online_map);
  615. numa_set_node(cpu, node);
  616. printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
  617. #endif
  618. }
  619. static void __cpuinit init_intel(struct cpuinfo_x86 *c)
  620. {
  621. /* Cache sizes */
  622. unsigned n;
  623. init_intel_cacheinfo(c);
  624. if (c->cpuid_level > 9 ) {
  625. unsigned eax = cpuid_eax(10);
  626. /* Check for version and the number of counters */
  627. if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
  628. set_bit(X86_FEATURE_ARCH_PERFMON, &c->x86_capability);
  629. }
  630. if (cpu_has_ds) {
  631. unsigned int l1, l2;
  632. rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
  633. if (!(l1 & (1<<11)))
  634. set_bit(X86_FEATURE_BTS, c->x86_capability);
  635. if (!(l1 & (1<<12)))
  636. set_bit(X86_FEATURE_PEBS, c->x86_capability);
  637. }
  638. n = c->extended_cpuid_level;
  639. if (n >= 0x80000008) {
  640. unsigned eax = cpuid_eax(0x80000008);
  641. c->x86_virt_bits = (eax >> 8) & 0xff;
  642. c->x86_phys_bits = eax & 0xff;
  643. /* CPUID workaround for Intel 0F34 CPU */
  644. if (c->x86_vendor == X86_VENDOR_INTEL &&
  645. c->x86 == 0xF && c->x86_model == 0x3 &&
  646. c->x86_mask == 0x4)
  647. c->x86_phys_bits = 36;
  648. }
  649. if (c->x86 == 15)
  650. c->x86_cache_alignment = c->x86_clflush_size * 2;
  651. if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
  652. (c->x86 == 0x6 && c->x86_model >= 0x0e))
  653. set_bit(X86_FEATURE_CONSTANT_TSC, &c->x86_capability);
  654. if (c->x86 == 6)
  655. set_bit(X86_FEATURE_REP_GOOD, &c->x86_capability);
  656. if (c->x86 == 15)
  657. set_bit(X86_FEATURE_SYNC_RDTSC, &c->x86_capability);
  658. else
  659. clear_bit(X86_FEATURE_SYNC_RDTSC, &c->x86_capability);
  660. c->x86_max_cores = intel_num_cpu_cores(c);
  661. srat_detect_node();
  662. }
  663. static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
  664. {
  665. char *v = c->x86_vendor_id;
  666. if (!strcmp(v, "AuthenticAMD"))
  667. c->x86_vendor = X86_VENDOR_AMD;
  668. else if (!strcmp(v, "GenuineIntel"))
  669. c->x86_vendor = X86_VENDOR_INTEL;
  670. else
  671. c->x86_vendor = X86_VENDOR_UNKNOWN;
  672. }
  673. struct cpu_model_info {
  674. int vendor;
  675. int family;
  676. char *model_names[16];
  677. };
  678. /* Do some early cpuid on the boot CPU to get some parameter that are
  679. needed before check_bugs. Everything advanced is in identify_cpu
  680. below. */
  681. void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c)
  682. {
  683. u32 tfms;
  684. c->loops_per_jiffy = loops_per_jiffy;
  685. c->x86_cache_size = -1;
  686. c->x86_vendor = X86_VENDOR_UNKNOWN;
  687. c->x86_model = c->x86_mask = 0; /* So far unknown... */
  688. c->x86_vendor_id[0] = '\0'; /* Unset */
  689. c->x86_model_id[0] = '\0'; /* Unset */
  690. c->x86_clflush_size = 64;
  691. c->x86_cache_alignment = c->x86_clflush_size;
  692. c->x86_max_cores = 1;
  693. c->extended_cpuid_level = 0;
  694. memset(&c->x86_capability, 0, sizeof c->x86_capability);
  695. /* Get vendor name */
  696. cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
  697. (unsigned int *)&c->x86_vendor_id[0],
  698. (unsigned int *)&c->x86_vendor_id[8],
  699. (unsigned int *)&c->x86_vendor_id[4]);
  700. get_cpu_vendor(c);
  701. /* Initialize the standard set of capabilities */
  702. /* Note that the vendor-specific code below might override */
  703. /* Intel-defined flags: level 0x00000001 */
  704. if (c->cpuid_level >= 0x00000001) {
  705. __u32 misc;
  706. cpuid(0x00000001, &tfms, &misc, &c->x86_capability[4],
  707. &c->x86_capability[0]);
  708. c->x86 = (tfms >> 8) & 0xf;
  709. c->x86_model = (tfms >> 4) & 0xf;
  710. c->x86_mask = tfms & 0xf;
  711. if (c->x86 == 0xf)
  712. c->x86 += (tfms >> 20) & 0xff;
  713. if (c->x86 >= 0x6)
  714. c->x86_model += ((tfms >> 16) & 0xF) << 4;
  715. if (c->x86_capability[0] & (1<<19))
  716. c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
  717. } else {
  718. /* Have CPUID level 0 only - unheard of */
  719. c->x86 = 4;
  720. }
  721. #ifdef CONFIG_SMP
  722. c->phys_proc_id = (cpuid_ebx(1) >> 24) & 0xff;
  723. #endif
  724. }
  725. /*
  726. * This does the hard work of actually picking apart the CPU stuff...
  727. */
  728. void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
  729. {
  730. int i;
  731. u32 xlvl;
  732. early_identify_cpu(c);
  733. /* AMD-defined flags: level 0x80000001 */
  734. xlvl = cpuid_eax(0x80000000);
  735. c->extended_cpuid_level = xlvl;
  736. if ((xlvl & 0xffff0000) == 0x80000000) {
  737. if (xlvl >= 0x80000001) {
  738. c->x86_capability[1] = cpuid_edx(0x80000001);
  739. c->x86_capability[6] = cpuid_ecx(0x80000001);
  740. }
  741. if (xlvl >= 0x80000004)
  742. get_model_name(c); /* Default name */
  743. }
  744. /* Transmeta-defined flags: level 0x80860001 */
  745. xlvl = cpuid_eax(0x80860000);
  746. if ((xlvl & 0xffff0000) == 0x80860000) {
  747. /* Don't set x86_cpuid_level here for now to not confuse. */
  748. if (xlvl >= 0x80860001)
  749. c->x86_capability[2] = cpuid_edx(0x80860001);
  750. }
  751. init_scattered_cpuid_features(c);
  752. c->apicid = phys_pkg_id(0);
  753. /*
  754. * Vendor-specific initialization. In this section we
  755. * canonicalize the feature flags, meaning if there are
  756. * features a certain CPU supports which CPUID doesn't
  757. * tell us, CPUID claiming incorrect flags, or other bugs,
  758. * we handle them here.
  759. *
  760. * At the end of this section, c->x86_capability better
  761. * indicate the features this CPU genuinely supports!
  762. */
  763. switch (c->x86_vendor) {
  764. case X86_VENDOR_AMD:
  765. init_amd(c);
  766. break;
  767. case X86_VENDOR_INTEL:
  768. init_intel(c);
  769. break;
  770. case X86_VENDOR_UNKNOWN:
  771. default:
  772. display_cacheinfo(c);
  773. break;
  774. }
  775. select_idle_routine(c);
  776. detect_ht(c);
  777. /*
  778. * On SMP, boot_cpu_data holds the common feature set between
  779. * all CPUs; so make sure that we indicate which features are
  780. * common between the CPUs. The first time this routine gets
  781. * executed, c == &boot_cpu_data.
  782. */
  783. if (c != &boot_cpu_data) {
  784. /* AND the already accumulated flags with these */
  785. for (i = 0 ; i < NCAPINTS ; i++)
  786. boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
  787. }
  788. #ifdef CONFIG_X86_MCE
  789. mcheck_init(c);
  790. #endif
  791. if (c != &boot_cpu_data)
  792. mtrr_ap_init();
  793. #ifdef CONFIG_NUMA
  794. numa_add_cpu(smp_processor_id());
  795. #endif
  796. }
  797. void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
  798. {
  799. if (c->x86_model_id[0])
  800. printk("%s", c->x86_model_id);
  801. if (c->x86_mask || c->cpuid_level >= 0)
  802. printk(" stepping %02x\n", c->x86_mask);
  803. else
  804. printk("\n");
  805. }
  806. /*
  807. * Get CPU information for use by the procfs.
  808. */
  809. static int show_cpuinfo(struct seq_file *m, void *v)
  810. {
  811. struct cpuinfo_x86 *c = v;
  812. /*
  813. * These flag bits must match the definitions in <asm/cpufeature.h>.
  814. * NULL means this bit is undefined or reserved; either way it doesn't
  815. * have meaning as far as Linux is concerned. Note that it's important
  816. * to realize there is a difference between this table and CPUID -- if
  817. * applications want to get the raw CPUID data, they should access
  818. * /dev/cpu/<cpu_nr>/cpuid instead.
  819. */
  820. static char *x86_cap_flags[] = {
  821. /* Intel-defined */
  822. "fpu", "vme", "de", "pse", "tsc", "msr", "pae", "mce",
  823. "cx8", "apic", NULL, "sep", "mtrr", "pge", "mca", "cmov",
  824. "pat", "pse36", "pn", "clflush", NULL, "dts", "acpi", "mmx",
  825. "fxsr", "sse", "sse2", "ss", "ht", "tm", "ia64", "pbe",
  826. /* AMD-defined */
  827. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  828. NULL, NULL, NULL, "syscall", NULL, NULL, NULL, NULL,
  829. NULL, NULL, NULL, NULL, "nx", NULL, "mmxext", NULL,
  830. NULL, "fxsr_opt", "pdpe1gb", "rdtscp", NULL, "lm",
  831. "3dnowext", "3dnow",
  832. /* Transmeta-defined */
  833. "recovery", "longrun", NULL, "lrti", NULL, NULL, NULL, NULL,
  834. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  835. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  836. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  837. /* Other (Linux-defined) */
  838. "cxmmx", "k6_mtrr", "cyrix_arr", "centaur_mcr",
  839. NULL, NULL, NULL, NULL,
  840. "constant_tsc", "up", NULL, "arch_perfmon",
  841. "pebs", "bts", NULL, "sync_rdtsc",
  842. "rep_good", NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  843. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  844. /* Intel-defined (#2) */
  845. "pni", NULL, NULL, "monitor", "ds_cpl", "vmx", "smx", "est",
  846. "tm2", "ssse3", "cid", NULL, NULL, "cx16", "xtpr", NULL,
  847. NULL, NULL, "dca", NULL, NULL, NULL, NULL, "popcnt",
  848. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  849. /* VIA/Cyrix/Centaur-defined */
  850. NULL, NULL, "rng", "rng_en", NULL, NULL, "ace", "ace_en",
  851. "ace2", "ace2_en", "phe", "phe_en", "pmm", "pmm_en", NULL, NULL,
  852. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  853. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  854. /* AMD-defined (#2) */
  855. "lahf_lm", "cmp_legacy", "svm", "extapic", "cr8_legacy",
  856. "altmovcr8", "abm", "sse4a",
  857. "misalignsse", "3dnowprefetch",
  858. "osvw", "ibs", NULL, NULL, NULL, NULL,
  859. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  860. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  861. /* Auxiliary (Linux-defined) */
  862. "ida", NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  863. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  864. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  865. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  866. };
  867. static char *x86_power_flags[] = {
  868. "ts", /* temperature sensor */
  869. "fid", /* frequency id control */
  870. "vid", /* voltage id control */
  871. "ttp", /* thermal trip */
  872. "tm",
  873. "stc",
  874. "100mhzsteps",
  875. "hwpstate",
  876. "", /* tsc invariant mapped to constant_tsc */
  877. /* nothing */
  878. };
  879. #ifdef CONFIG_SMP
  880. if (!cpu_online(c-cpu_data))
  881. return 0;
  882. #endif
  883. seq_printf(m,"processor\t: %u\n"
  884. "vendor_id\t: %s\n"
  885. "cpu family\t: %d\n"
  886. "model\t\t: %d\n"
  887. "model name\t: %s\n",
  888. (unsigned)(c-cpu_data),
  889. c->x86_vendor_id[0] ? c->x86_vendor_id : "unknown",
  890. c->x86,
  891. (int)c->x86_model,
  892. c->x86_model_id[0] ? c->x86_model_id : "unknown");
  893. if (c->x86_mask || c->cpuid_level >= 0)
  894. seq_printf(m, "stepping\t: %d\n", c->x86_mask);
  895. else
  896. seq_printf(m, "stepping\t: unknown\n");
  897. if (cpu_has(c,X86_FEATURE_TSC)) {
  898. unsigned int freq = cpufreq_quick_get((unsigned)(c-cpu_data));
  899. if (!freq)
  900. freq = cpu_khz;
  901. seq_printf(m, "cpu MHz\t\t: %u.%03u\n",
  902. freq / 1000, (freq % 1000));
  903. }
  904. /* Cache size */
  905. if (c->x86_cache_size >= 0)
  906. seq_printf(m, "cache size\t: %d KB\n", c->x86_cache_size);
  907. #ifdef CONFIG_SMP
  908. if (smp_num_siblings * c->x86_max_cores > 1) {
  909. int cpu = c - cpu_data;
  910. seq_printf(m, "physical id\t: %d\n", c->phys_proc_id);
  911. seq_printf(m, "siblings\t: %d\n", cpus_weight(cpu_core_map[cpu]));
  912. seq_printf(m, "core id\t\t: %d\n", c->cpu_core_id);
  913. seq_printf(m, "cpu cores\t: %d\n", c->booted_cores);
  914. }
  915. #endif
  916. seq_printf(m,
  917. "fpu\t\t: yes\n"
  918. "fpu_exception\t: yes\n"
  919. "cpuid level\t: %d\n"
  920. "wp\t\t: yes\n"
  921. "flags\t\t:",
  922. c->cpuid_level);
  923. {
  924. int i;
  925. for ( i = 0 ; i < 32*NCAPINTS ; i++ )
  926. if (cpu_has(c, i) && x86_cap_flags[i] != NULL)
  927. seq_printf(m, " %s", x86_cap_flags[i]);
  928. }
  929. seq_printf(m, "\nbogomips\t: %lu.%02lu\n",
  930. c->loops_per_jiffy/(500000/HZ),
  931. (c->loops_per_jiffy/(5000/HZ)) % 100);
  932. if (c->x86_tlbsize > 0)
  933. seq_printf(m, "TLB size\t: %d 4K pages\n", c->x86_tlbsize);
  934. seq_printf(m, "clflush size\t: %d\n", c->x86_clflush_size);
  935. seq_printf(m, "cache_alignment\t: %d\n", c->x86_cache_alignment);
  936. seq_printf(m, "address sizes\t: %u bits physical, %u bits virtual\n",
  937. c->x86_phys_bits, c->x86_virt_bits);
  938. seq_printf(m, "power management:");
  939. {
  940. unsigned i;
  941. for (i = 0; i < 32; i++)
  942. if (c->x86_power & (1 << i)) {
  943. if (i < ARRAY_SIZE(x86_power_flags) &&
  944. x86_power_flags[i])
  945. seq_printf(m, "%s%s",
  946. x86_power_flags[i][0]?" ":"",
  947. x86_power_flags[i]);
  948. else
  949. seq_printf(m, " [%d]", i);
  950. }
  951. }
  952. seq_printf(m, "\n\n");
  953. return 0;
  954. }
  955. static void *c_start(struct seq_file *m, loff_t *pos)
  956. {
  957. return *pos < NR_CPUS ? cpu_data + *pos : NULL;
  958. }
  959. static void *c_next(struct seq_file *m, void *v, loff_t *pos)
  960. {
  961. ++*pos;
  962. return c_start(m, pos);
  963. }
  964. static void c_stop(struct seq_file *m, void *v)
  965. {
  966. }
  967. struct seq_operations cpuinfo_op = {
  968. .start =c_start,
  969. .next = c_next,
  970. .stop = c_stop,
  971. .show = show_cpuinfo,
  972. };