mpparse_64.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852
  1. /*
  2. * Intel Multiprocessor Specification 1.1 and 1.4
  3. * compliant MP-table parsing routines.
  4. *
  5. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  6. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  7. *
  8. * Fixes
  9. * Erich Boleyn : MP v1.4 and additional changes.
  10. * Alan Cox : Added EBDA scanning
  11. * Ingo Molnar : various cleanups and rewrites
  12. * Maciej W. Rozycki: Bits for default MP configurations
  13. * Paul Diefenbaugh: Added full ACPI support
  14. */
  15. #include <linux/mm.h>
  16. #include <linux/init.h>
  17. #include <linux/delay.h>
  18. #include <linux/bootmem.h>
  19. #include <linux/kernel_stat.h>
  20. #include <linux/mc146818rtc.h>
  21. #include <linux/acpi.h>
  22. #include <linux/module.h>
  23. #include <asm/smp.h>
  24. #include <asm/mtrr.h>
  25. #include <asm/mpspec.h>
  26. #include <asm/pgalloc.h>
  27. #include <asm/io_apic.h>
  28. #include <asm/proto.h>
  29. #include <asm/acpi.h>
  30. /* Have we found an MP table */
  31. int smp_found_config;
  32. /*
  33. * Various Linux-internal data structures created from the
  34. * MP-table.
  35. */
  36. DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
  37. int mp_bus_id_to_pci_bus [MAX_MP_BUSSES] = { [0 ... MAX_MP_BUSSES-1] = -1 };
  38. static int mp_current_pci_id = 0;
  39. /* I/O APIC entries */
  40. struct mpc_config_ioapic mp_ioapics[MAX_IO_APICS];
  41. /* # of MP IRQ source entries */
  42. struct mpc_config_intsrc mp_irqs[MAX_IRQ_SOURCES];
  43. /* MP IRQ source entries */
  44. int mp_irq_entries;
  45. int nr_ioapics;
  46. unsigned long mp_lapic_addr = 0;
  47. /* Processor that is doing the boot up */
  48. unsigned int boot_cpu_id = -1U;
  49. /* Internal processor count */
  50. unsigned int num_processors __cpuinitdata = 0;
  51. unsigned disabled_cpus __cpuinitdata;
  52. /* Bitmask of physically existing CPUs */
  53. physid_mask_t phys_cpu_present_map = PHYSID_MASK_NONE;
  54. u8 bios_cpu_apicid[NR_CPUS] = { [0 ... NR_CPUS-1] = BAD_APICID };
  55. /*
  56. * Intel MP BIOS table parsing routines:
  57. */
  58. /*
  59. * Checksum an MP configuration block.
  60. */
  61. static int __init mpf_checksum(unsigned char *mp, int len)
  62. {
  63. int sum = 0;
  64. while (len--)
  65. sum += *mp++;
  66. return sum & 0xFF;
  67. }
  68. static void __cpuinit MP_processor_info (struct mpc_config_processor *m)
  69. {
  70. int cpu;
  71. cpumask_t tmp_map;
  72. char *bootup_cpu = "";
  73. if (!(m->mpc_cpuflag & CPU_ENABLED)) {
  74. disabled_cpus++;
  75. return;
  76. }
  77. if (m->mpc_cpuflag & CPU_BOOTPROCESSOR) {
  78. bootup_cpu = " (Bootup-CPU)";
  79. boot_cpu_id = m->mpc_apicid;
  80. }
  81. printk(KERN_INFO "Processor #%d%s\n", m->mpc_apicid, bootup_cpu);
  82. if (num_processors >= NR_CPUS) {
  83. printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
  84. " Processor ignored.\n", NR_CPUS);
  85. return;
  86. }
  87. num_processors++;
  88. cpus_complement(tmp_map, cpu_present_map);
  89. cpu = first_cpu(tmp_map);
  90. physid_set(m->mpc_apicid, phys_cpu_present_map);
  91. if (m->mpc_cpuflag & CPU_BOOTPROCESSOR) {
  92. /*
  93. * bios_cpu_apicid is required to have processors listed
  94. * in same order as logical cpu numbers. Hence the first
  95. * entry is BSP, and so on.
  96. */
  97. cpu = 0;
  98. }
  99. bios_cpu_apicid[cpu] = m->mpc_apicid;
  100. x86_cpu_to_apicid[cpu] = m->mpc_apicid;
  101. cpu_set(cpu, cpu_possible_map);
  102. cpu_set(cpu, cpu_present_map);
  103. }
  104. static void __init MP_bus_info (struct mpc_config_bus *m)
  105. {
  106. char str[7];
  107. memcpy(str, m->mpc_bustype, 6);
  108. str[6] = 0;
  109. Dprintk("Bus #%d is %s\n", m->mpc_busid, str);
  110. if (strncmp(str, "ISA", 3) == 0) {
  111. set_bit(m->mpc_busid, mp_bus_not_pci);
  112. } else if (strncmp(str, "PCI", 3) == 0) {
  113. clear_bit(m->mpc_busid, mp_bus_not_pci);
  114. mp_bus_id_to_pci_bus[m->mpc_busid] = mp_current_pci_id;
  115. mp_current_pci_id++;
  116. } else {
  117. printk(KERN_ERR "Unknown bustype %s\n", str);
  118. }
  119. }
  120. static int bad_ioapic(unsigned long address)
  121. {
  122. if (nr_ioapics >= MAX_IO_APICS) {
  123. printk(KERN_ERR "ERROR: Max # of I/O APICs (%d) exceeded "
  124. "(found %d)\n", MAX_IO_APICS, nr_ioapics);
  125. panic("Recompile kernel with bigger MAX_IO_APICS!\n");
  126. }
  127. if (!address) {
  128. printk(KERN_ERR "WARNING: Bogus (zero) I/O APIC address"
  129. " found in table, skipping!\n");
  130. return 1;
  131. }
  132. return 0;
  133. }
  134. static void __init MP_ioapic_info (struct mpc_config_ioapic *m)
  135. {
  136. if (!(m->mpc_flags & MPC_APIC_USABLE))
  137. return;
  138. printk("I/O APIC #%d at 0x%X.\n",
  139. m->mpc_apicid, m->mpc_apicaddr);
  140. if (bad_ioapic(m->mpc_apicaddr))
  141. return;
  142. mp_ioapics[nr_ioapics] = *m;
  143. nr_ioapics++;
  144. }
  145. static void __init MP_intsrc_info (struct mpc_config_intsrc *m)
  146. {
  147. mp_irqs [mp_irq_entries] = *m;
  148. Dprintk("Int: type %d, pol %d, trig %d, bus %d,"
  149. " IRQ %02x, APIC ID %x, APIC INT %02x\n",
  150. m->mpc_irqtype, m->mpc_irqflag & 3,
  151. (m->mpc_irqflag >> 2) & 3, m->mpc_srcbus,
  152. m->mpc_srcbusirq, m->mpc_dstapic, m->mpc_dstirq);
  153. if (++mp_irq_entries >= MAX_IRQ_SOURCES)
  154. panic("Max # of irq sources exceeded!!\n");
  155. }
  156. static void __init MP_lintsrc_info (struct mpc_config_lintsrc *m)
  157. {
  158. Dprintk("Lint: type %d, pol %d, trig %d, bus %d,"
  159. " IRQ %02x, APIC ID %x, APIC LINT %02x\n",
  160. m->mpc_irqtype, m->mpc_irqflag & 3,
  161. (m->mpc_irqflag >> 2) &3, m->mpc_srcbusid,
  162. m->mpc_srcbusirq, m->mpc_destapic, m->mpc_destapiclint);
  163. }
  164. /*
  165. * Read/parse the MPC
  166. */
  167. static int __init smp_read_mpc(struct mp_config_table *mpc)
  168. {
  169. char str[16];
  170. int count=sizeof(*mpc);
  171. unsigned char *mpt=((unsigned char *)mpc)+count;
  172. if (memcmp(mpc->mpc_signature,MPC_SIGNATURE,4)) {
  173. printk("MPTABLE: bad signature [%c%c%c%c]!\n",
  174. mpc->mpc_signature[0],
  175. mpc->mpc_signature[1],
  176. mpc->mpc_signature[2],
  177. mpc->mpc_signature[3]);
  178. return 0;
  179. }
  180. if (mpf_checksum((unsigned char *)mpc,mpc->mpc_length)) {
  181. printk("MPTABLE: checksum error!\n");
  182. return 0;
  183. }
  184. if (mpc->mpc_spec!=0x01 && mpc->mpc_spec!=0x04) {
  185. printk(KERN_ERR "MPTABLE: bad table version (%d)!!\n",
  186. mpc->mpc_spec);
  187. return 0;
  188. }
  189. if (!mpc->mpc_lapic) {
  190. printk(KERN_ERR "MPTABLE: null local APIC address!\n");
  191. return 0;
  192. }
  193. memcpy(str,mpc->mpc_oem,8);
  194. str[8] = 0;
  195. printk(KERN_INFO "MPTABLE: OEM ID: %s ",str);
  196. memcpy(str,mpc->mpc_productid,12);
  197. str[12] = 0;
  198. printk("MPTABLE: Product ID: %s ",str);
  199. printk("MPTABLE: APIC at: 0x%X\n",mpc->mpc_lapic);
  200. /* save the local APIC address, it might be non-default */
  201. if (!acpi_lapic)
  202. mp_lapic_addr = mpc->mpc_lapic;
  203. /*
  204. * Now process the configuration blocks.
  205. */
  206. while (count < mpc->mpc_length) {
  207. switch(*mpt) {
  208. case MP_PROCESSOR:
  209. {
  210. struct mpc_config_processor *m=
  211. (struct mpc_config_processor *)mpt;
  212. if (!acpi_lapic)
  213. MP_processor_info(m);
  214. mpt += sizeof(*m);
  215. count += sizeof(*m);
  216. break;
  217. }
  218. case MP_BUS:
  219. {
  220. struct mpc_config_bus *m=
  221. (struct mpc_config_bus *)mpt;
  222. MP_bus_info(m);
  223. mpt += sizeof(*m);
  224. count += sizeof(*m);
  225. break;
  226. }
  227. case MP_IOAPIC:
  228. {
  229. struct mpc_config_ioapic *m=
  230. (struct mpc_config_ioapic *)mpt;
  231. MP_ioapic_info(m);
  232. mpt += sizeof(*m);
  233. count += sizeof(*m);
  234. break;
  235. }
  236. case MP_INTSRC:
  237. {
  238. struct mpc_config_intsrc *m=
  239. (struct mpc_config_intsrc *)mpt;
  240. MP_intsrc_info(m);
  241. mpt += sizeof(*m);
  242. count += sizeof(*m);
  243. break;
  244. }
  245. case MP_LINTSRC:
  246. {
  247. struct mpc_config_lintsrc *m=
  248. (struct mpc_config_lintsrc *)mpt;
  249. MP_lintsrc_info(m);
  250. mpt += sizeof(*m);
  251. count += sizeof(*m);
  252. break;
  253. }
  254. }
  255. }
  256. setup_apic_routing();
  257. if (!num_processors)
  258. printk(KERN_ERR "MPTABLE: no processors registered!\n");
  259. return num_processors;
  260. }
  261. static int __init ELCR_trigger(unsigned int irq)
  262. {
  263. unsigned int port;
  264. port = 0x4d0 + (irq >> 3);
  265. return (inb(port) >> (irq & 7)) & 1;
  266. }
  267. static void __init construct_default_ioirq_mptable(int mpc_default_type)
  268. {
  269. struct mpc_config_intsrc intsrc;
  270. int i;
  271. int ELCR_fallback = 0;
  272. intsrc.mpc_type = MP_INTSRC;
  273. intsrc.mpc_irqflag = 0; /* conforming */
  274. intsrc.mpc_srcbus = 0;
  275. intsrc.mpc_dstapic = mp_ioapics[0].mpc_apicid;
  276. intsrc.mpc_irqtype = mp_INT;
  277. /*
  278. * If true, we have an ISA/PCI system with no IRQ entries
  279. * in the MP table. To prevent the PCI interrupts from being set up
  280. * incorrectly, we try to use the ELCR. The sanity check to see if
  281. * there is good ELCR data is very simple - IRQ0, 1, 2 and 13 can
  282. * never be level sensitive, so we simply see if the ELCR agrees.
  283. * If it does, we assume it's valid.
  284. */
  285. if (mpc_default_type == 5) {
  286. printk(KERN_INFO "ISA/PCI bus type with no IRQ information... falling back to ELCR\n");
  287. if (ELCR_trigger(0) || ELCR_trigger(1) || ELCR_trigger(2) || ELCR_trigger(13))
  288. printk(KERN_ERR "ELCR contains invalid data... not using ELCR\n");
  289. else {
  290. printk(KERN_INFO "Using ELCR to identify PCI interrupts\n");
  291. ELCR_fallback = 1;
  292. }
  293. }
  294. for (i = 0; i < 16; i++) {
  295. switch (mpc_default_type) {
  296. case 2:
  297. if (i == 0 || i == 13)
  298. continue; /* IRQ0 & IRQ13 not connected */
  299. /* fall through */
  300. default:
  301. if (i == 2)
  302. continue; /* IRQ2 is never connected */
  303. }
  304. if (ELCR_fallback) {
  305. /*
  306. * If the ELCR indicates a level-sensitive interrupt, we
  307. * copy that information over to the MP table in the
  308. * irqflag field (level sensitive, active high polarity).
  309. */
  310. if (ELCR_trigger(i))
  311. intsrc.mpc_irqflag = 13;
  312. else
  313. intsrc.mpc_irqflag = 0;
  314. }
  315. intsrc.mpc_srcbusirq = i;
  316. intsrc.mpc_dstirq = i ? i : 2; /* IRQ0 to INTIN2 */
  317. MP_intsrc_info(&intsrc);
  318. }
  319. intsrc.mpc_irqtype = mp_ExtINT;
  320. intsrc.mpc_srcbusirq = 0;
  321. intsrc.mpc_dstirq = 0; /* 8259A to INTIN0 */
  322. MP_intsrc_info(&intsrc);
  323. }
  324. static inline void __init construct_default_ISA_mptable(int mpc_default_type)
  325. {
  326. struct mpc_config_processor processor;
  327. struct mpc_config_bus bus;
  328. struct mpc_config_ioapic ioapic;
  329. struct mpc_config_lintsrc lintsrc;
  330. int linttypes[2] = { mp_ExtINT, mp_NMI };
  331. int i;
  332. /*
  333. * local APIC has default address
  334. */
  335. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  336. /*
  337. * 2 CPUs, numbered 0 & 1.
  338. */
  339. processor.mpc_type = MP_PROCESSOR;
  340. processor.mpc_apicver = 0;
  341. processor.mpc_cpuflag = CPU_ENABLED;
  342. processor.mpc_cpufeature = 0;
  343. processor.mpc_featureflag = 0;
  344. processor.mpc_reserved[0] = 0;
  345. processor.mpc_reserved[1] = 0;
  346. for (i = 0; i < 2; i++) {
  347. processor.mpc_apicid = i;
  348. MP_processor_info(&processor);
  349. }
  350. bus.mpc_type = MP_BUS;
  351. bus.mpc_busid = 0;
  352. switch (mpc_default_type) {
  353. default:
  354. printk(KERN_ERR "???\nUnknown standard configuration %d\n",
  355. mpc_default_type);
  356. /* fall through */
  357. case 1:
  358. case 5:
  359. memcpy(bus.mpc_bustype, "ISA ", 6);
  360. break;
  361. }
  362. MP_bus_info(&bus);
  363. if (mpc_default_type > 4) {
  364. bus.mpc_busid = 1;
  365. memcpy(bus.mpc_bustype, "PCI ", 6);
  366. MP_bus_info(&bus);
  367. }
  368. ioapic.mpc_type = MP_IOAPIC;
  369. ioapic.mpc_apicid = 2;
  370. ioapic.mpc_apicver = 0;
  371. ioapic.mpc_flags = MPC_APIC_USABLE;
  372. ioapic.mpc_apicaddr = 0xFEC00000;
  373. MP_ioapic_info(&ioapic);
  374. /*
  375. * We set up most of the low 16 IO-APIC pins according to MPS rules.
  376. */
  377. construct_default_ioirq_mptable(mpc_default_type);
  378. lintsrc.mpc_type = MP_LINTSRC;
  379. lintsrc.mpc_irqflag = 0; /* conforming */
  380. lintsrc.mpc_srcbusid = 0;
  381. lintsrc.mpc_srcbusirq = 0;
  382. lintsrc.mpc_destapic = MP_APIC_ALL;
  383. for (i = 0; i < 2; i++) {
  384. lintsrc.mpc_irqtype = linttypes[i];
  385. lintsrc.mpc_destapiclint = i;
  386. MP_lintsrc_info(&lintsrc);
  387. }
  388. }
  389. static struct intel_mp_floating *mpf_found;
  390. /*
  391. * Scan the memory blocks for an SMP configuration block.
  392. */
  393. void __init get_smp_config (void)
  394. {
  395. struct intel_mp_floating *mpf = mpf_found;
  396. /*
  397. * ACPI supports both logical (e.g. Hyper-Threading) and physical
  398. * processors, where MPS only supports physical.
  399. */
  400. if (acpi_lapic && acpi_ioapic) {
  401. printk(KERN_INFO "Using ACPI (MADT) for SMP configuration information\n");
  402. return;
  403. }
  404. else if (acpi_lapic)
  405. printk(KERN_INFO "Using ACPI for processor (LAPIC) configuration information\n");
  406. printk("Intel MultiProcessor Specification v1.%d\n", mpf->mpf_specification);
  407. /*
  408. * Now see if we need to read further.
  409. */
  410. if (mpf->mpf_feature1 != 0) {
  411. printk(KERN_INFO "Default MP configuration #%d\n", mpf->mpf_feature1);
  412. construct_default_ISA_mptable(mpf->mpf_feature1);
  413. } else if (mpf->mpf_physptr) {
  414. /*
  415. * Read the physical hardware table. Anything here will
  416. * override the defaults.
  417. */
  418. if (!smp_read_mpc(phys_to_virt(mpf->mpf_physptr))) {
  419. smp_found_config = 0;
  420. printk(KERN_ERR "BIOS bug, MP table errors detected!...\n");
  421. printk(KERN_ERR "... disabling SMP support. (tell your hw vendor)\n");
  422. return;
  423. }
  424. /*
  425. * If there are no explicit MP IRQ entries, then we are
  426. * broken. We set up most of the low 16 IO-APIC pins to
  427. * ISA defaults and hope it will work.
  428. */
  429. if (!mp_irq_entries) {
  430. struct mpc_config_bus bus;
  431. printk(KERN_ERR "BIOS bug, no explicit IRQ entries, using default mptable. (tell your hw vendor)\n");
  432. bus.mpc_type = MP_BUS;
  433. bus.mpc_busid = 0;
  434. memcpy(bus.mpc_bustype, "ISA ", 6);
  435. MP_bus_info(&bus);
  436. construct_default_ioirq_mptable(0);
  437. }
  438. } else
  439. BUG();
  440. printk(KERN_INFO "Processors: %d\n", num_processors);
  441. /*
  442. * Only use the first configuration found.
  443. */
  444. }
  445. static int __init smp_scan_config (unsigned long base, unsigned long length)
  446. {
  447. extern void __bad_mpf_size(void);
  448. unsigned int *bp = phys_to_virt(base);
  449. struct intel_mp_floating *mpf;
  450. Dprintk("Scan SMP from %p for %ld bytes.\n", bp,length);
  451. if (sizeof(*mpf) != 16)
  452. __bad_mpf_size();
  453. while (length > 0) {
  454. mpf = (struct intel_mp_floating *)bp;
  455. if ((*bp == SMP_MAGIC_IDENT) &&
  456. (mpf->mpf_length == 1) &&
  457. !mpf_checksum((unsigned char *)bp, 16) &&
  458. ((mpf->mpf_specification == 1)
  459. || (mpf->mpf_specification == 4)) ) {
  460. smp_found_config = 1;
  461. reserve_bootmem_generic(virt_to_phys(mpf), PAGE_SIZE);
  462. if (mpf->mpf_physptr)
  463. reserve_bootmem_generic(mpf->mpf_physptr, PAGE_SIZE);
  464. mpf_found = mpf;
  465. return 1;
  466. }
  467. bp += 4;
  468. length -= 16;
  469. }
  470. return 0;
  471. }
  472. void __init find_smp_config(void)
  473. {
  474. unsigned int address;
  475. /*
  476. * FIXME: Linux assumes you have 640K of base ram..
  477. * this continues the error...
  478. *
  479. * 1) Scan the bottom 1K for a signature
  480. * 2) Scan the top 1K of base RAM
  481. * 3) Scan the 64K of bios
  482. */
  483. if (smp_scan_config(0x0,0x400) ||
  484. smp_scan_config(639*0x400,0x400) ||
  485. smp_scan_config(0xF0000,0x10000))
  486. return;
  487. /*
  488. * If it is an SMP machine we should know now.
  489. *
  490. * there is a real-mode segmented pointer pointing to the
  491. * 4K EBDA area at 0x40E, calculate and scan it here.
  492. *
  493. * NOTE! There are Linux loaders that will corrupt the EBDA
  494. * area, and as such this kind of SMP config may be less
  495. * trustworthy, simply because the SMP table may have been
  496. * stomped on during early boot. These loaders are buggy and
  497. * should be fixed.
  498. */
  499. address = *(unsigned short *)phys_to_virt(0x40E);
  500. address <<= 4;
  501. if (smp_scan_config(address, 0x1000))
  502. return;
  503. /* If we have come this far, we did not find an MP table */
  504. printk(KERN_INFO "No mptable found.\n");
  505. }
  506. /* --------------------------------------------------------------------------
  507. ACPI-based MP Configuration
  508. -------------------------------------------------------------------------- */
  509. #ifdef CONFIG_ACPI
  510. void __init mp_register_lapic_address(u64 address)
  511. {
  512. mp_lapic_addr = (unsigned long) address;
  513. set_fixmap_nocache(FIX_APIC_BASE, mp_lapic_addr);
  514. if (boot_cpu_id == -1U)
  515. boot_cpu_id = GET_APIC_ID(apic_read(APIC_ID));
  516. }
  517. void __cpuinit mp_register_lapic (u8 id, u8 enabled)
  518. {
  519. struct mpc_config_processor processor;
  520. int boot_cpu = 0;
  521. if (id == boot_cpu_id)
  522. boot_cpu = 1;
  523. processor.mpc_type = MP_PROCESSOR;
  524. processor.mpc_apicid = id;
  525. processor.mpc_apicver = 0;
  526. processor.mpc_cpuflag = (enabled ? CPU_ENABLED : 0);
  527. processor.mpc_cpuflag |= (boot_cpu ? CPU_BOOTPROCESSOR : 0);
  528. processor.mpc_cpufeature = 0;
  529. processor.mpc_featureflag = 0;
  530. processor.mpc_reserved[0] = 0;
  531. processor.mpc_reserved[1] = 0;
  532. MP_processor_info(&processor);
  533. }
  534. #define MP_ISA_BUS 0
  535. #define MP_MAX_IOAPIC_PIN 127
  536. static struct mp_ioapic_routing {
  537. int apic_id;
  538. int gsi_start;
  539. int gsi_end;
  540. u32 pin_programmed[4];
  541. } mp_ioapic_routing[MAX_IO_APICS];
  542. static int mp_find_ioapic(int gsi)
  543. {
  544. int i = 0;
  545. /* Find the IOAPIC that manages this GSI. */
  546. for (i = 0; i < nr_ioapics; i++) {
  547. if ((gsi >= mp_ioapic_routing[i].gsi_start)
  548. && (gsi <= mp_ioapic_routing[i].gsi_end))
  549. return i;
  550. }
  551. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  552. return -1;
  553. }
  554. static u8 uniq_ioapic_id(u8 id)
  555. {
  556. int i;
  557. DECLARE_BITMAP(used, 256);
  558. bitmap_zero(used, 256);
  559. for (i = 0; i < nr_ioapics; i++) {
  560. struct mpc_config_ioapic *ia = &mp_ioapics[i];
  561. __set_bit(ia->mpc_apicid, used);
  562. }
  563. if (!test_bit(id, used))
  564. return id;
  565. return find_first_zero_bit(used, 256);
  566. }
  567. void __init mp_register_ioapic(u8 id, u32 address, u32 gsi_base)
  568. {
  569. int idx = 0;
  570. if (bad_ioapic(address))
  571. return;
  572. idx = nr_ioapics;
  573. mp_ioapics[idx].mpc_type = MP_IOAPIC;
  574. mp_ioapics[idx].mpc_flags = MPC_APIC_USABLE;
  575. mp_ioapics[idx].mpc_apicaddr = address;
  576. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  577. mp_ioapics[idx].mpc_apicid = uniq_ioapic_id(id);
  578. mp_ioapics[idx].mpc_apicver = 0;
  579. /*
  580. * Build basic IRQ lookup table to facilitate gsi->io_apic lookups
  581. * and to prevent reprogramming of IOAPIC pins (PCI IRQs).
  582. */
  583. mp_ioapic_routing[idx].apic_id = mp_ioapics[idx].mpc_apicid;
  584. mp_ioapic_routing[idx].gsi_start = gsi_base;
  585. mp_ioapic_routing[idx].gsi_end = gsi_base +
  586. io_apic_get_redir_entries(idx);
  587. printk(KERN_INFO "IOAPIC[%d]: apic_id %d, address 0x%x, "
  588. "GSI %d-%d\n", idx, mp_ioapics[idx].mpc_apicid,
  589. mp_ioapics[idx].mpc_apicaddr,
  590. mp_ioapic_routing[idx].gsi_start,
  591. mp_ioapic_routing[idx].gsi_end);
  592. nr_ioapics++;
  593. }
  594. void __init
  595. mp_override_legacy_irq(u8 bus_irq, u8 polarity, u8 trigger, u32 gsi)
  596. {
  597. struct mpc_config_intsrc intsrc;
  598. int ioapic = -1;
  599. int pin = -1;
  600. /*
  601. * Convert 'gsi' to 'ioapic.pin'.
  602. */
  603. ioapic = mp_find_ioapic(gsi);
  604. if (ioapic < 0)
  605. return;
  606. pin = gsi - mp_ioapic_routing[ioapic].gsi_start;
  607. /*
  608. * TBD: This check is for faulty timer entries, where the override
  609. * erroneously sets the trigger to level, resulting in a HUGE
  610. * increase of timer interrupts!
  611. */
  612. if ((bus_irq == 0) && (trigger == 3))
  613. trigger = 1;
  614. intsrc.mpc_type = MP_INTSRC;
  615. intsrc.mpc_irqtype = mp_INT;
  616. intsrc.mpc_irqflag = (trigger << 2) | polarity;
  617. intsrc.mpc_srcbus = MP_ISA_BUS;
  618. intsrc.mpc_srcbusirq = bus_irq; /* IRQ */
  619. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid; /* APIC ID */
  620. intsrc.mpc_dstirq = pin; /* INTIN# */
  621. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, %d-%d\n",
  622. intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  623. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  624. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic, intsrc.mpc_dstirq);
  625. mp_irqs[mp_irq_entries] = intsrc;
  626. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  627. panic("Max # of irq sources exceeded!\n");
  628. }
  629. void __init mp_config_acpi_legacy_irqs(void)
  630. {
  631. struct mpc_config_intsrc intsrc;
  632. int i = 0;
  633. int ioapic = -1;
  634. /*
  635. * Fabricate the legacy ISA bus (bus #31).
  636. */
  637. set_bit(MP_ISA_BUS, mp_bus_not_pci);
  638. /*
  639. * Locate the IOAPIC that manages the ISA IRQs (0-15).
  640. */
  641. ioapic = mp_find_ioapic(0);
  642. if (ioapic < 0)
  643. return;
  644. intsrc.mpc_type = MP_INTSRC;
  645. intsrc.mpc_irqflag = 0; /* Conforming */
  646. intsrc.mpc_srcbus = MP_ISA_BUS;
  647. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid;
  648. /*
  649. * Use the default configuration for the IRQs 0-15. Unless
  650. * overridden by (MADT) interrupt source override entries.
  651. */
  652. for (i = 0; i < 16; i++) {
  653. int idx;
  654. for (idx = 0; idx < mp_irq_entries; idx++) {
  655. struct mpc_config_intsrc *irq = mp_irqs + idx;
  656. /* Do we already have a mapping for this ISA IRQ? */
  657. if (irq->mpc_srcbus == MP_ISA_BUS && irq->mpc_srcbusirq == i)
  658. break;
  659. /* Do we already have a mapping for this IOAPIC pin */
  660. if ((irq->mpc_dstapic == intsrc.mpc_dstapic) &&
  661. (irq->mpc_dstirq == i))
  662. break;
  663. }
  664. if (idx != mp_irq_entries) {
  665. printk(KERN_DEBUG "ACPI: IRQ%d used by override.\n", i);
  666. continue; /* IRQ already used */
  667. }
  668. intsrc.mpc_irqtype = mp_INT;
  669. intsrc.mpc_srcbusirq = i; /* Identity mapped */
  670. intsrc.mpc_dstirq = i;
  671. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, "
  672. "%d-%d\n", intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  673. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  674. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic,
  675. intsrc.mpc_dstirq);
  676. mp_irqs[mp_irq_entries] = intsrc;
  677. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  678. panic("Max # of irq sources exceeded!\n");
  679. }
  680. }
  681. int mp_register_gsi(u32 gsi, int triggering, int polarity)
  682. {
  683. int ioapic = -1;
  684. int ioapic_pin = 0;
  685. int idx, bit = 0;
  686. if (acpi_irq_model != ACPI_IRQ_MODEL_IOAPIC)
  687. return gsi;
  688. /* Don't set up the ACPI SCI because it's already set up */
  689. if (acpi_gbl_FADT.sci_interrupt == gsi)
  690. return gsi;
  691. ioapic = mp_find_ioapic(gsi);
  692. if (ioapic < 0) {
  693. printk(KERN_WARNING "No IOAPIC for GSI %u\n", gsi);
  694. return gsi;
  695. }
  696. ioapic_pin = gsi - mp_ioapic_routing[ioapic].gsi_start;
  697. /*
  698. * Avoid pin reprogramming. PRTs typically include entries
  699. * with redundant pin->gsi mappings (but unique PCI devices);
  700. * we only program the IOAPIC on the first.
  701. */
  702. bit = ioapic_pin % 32;
  703. idx = (ioapic_pin < 32) ? 0 : (ioapic_pin / 32);
  704. if (idx > 3) {
  705. printk(KERN_ERR "Invalid reference to IOAPIC pin "
  706. "%d-%d\n", mp_ioapic_routing[ioapic].apic_id,
  707. ioapic_pin);
  708. return gsi;
  709. }
  710. if ((1<<bit) & mp_ioapic_routing[ioapic].pin_programmed[idx]) {
  711. Dprintk(KERN_DEBUG "Pin %d-%d already programmed\n",
  712. mp_ioapic_routing[ioapic].apic_id, ioapic_pin);
  713. return gsi;
  714. }
  715. mp_ioapic_routing[ioapic].pin_programmed[idx] |= (1<<bit);
  716. io_apic_set_pci_routing(ioapic, ioapic_pin, gsi,
  717. triggering == ACPI_EDGE_SENSITIVE ? 0 : 1,
  718. polarity == ACPI_ACTIVE_HIGH ? 0 : 1);
  719. return gsi;
  720. }
  721. #endif /*CONFIG_ACPI*/