io_apic_64.c 54 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202
  1. /*
  2. * Intel IO-APIC support for multi-Pentium hosts.
  3. *
  4. * Copyright (C) 1997, 1998, 1999, 2000 Ingo Molnar, Hajnalka Szabo
  5. *
  6. * Many thanks to Stig Venaas for trying out countless experimental
  7. * patches and reporting/debugging problems patiently!
  8. *
  9. * (c) 1999, Multiple IO-APIC support, developed by
  10. * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
  11. * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
  12. * further tested and cleaned up by Zach Brown <zab@redhat.com>
  13. * and Ingo Molnar <mingo@redhat.com>
  14. *
  15. * Fixes
  16. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  17. * thanks to Eric Gilmore
  18. * and Rolf G. Tews
  19. * for testing these extensively
  20. * Paul Diefenbaugh : Added full ACPI support
  21. */
  22. #include <linux/mm.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/init.h>
  25. #include <linux/delay.h>
  26. #include <linux/sched.h>
  27. #include <linux/pci.h>
  28. #include <linux/mc146818rtc.h>
  29. #include <linux/acpi.h>
  30. #include <linux/sysdev.h>
  31. #include <linux/msi.h>
  32. #include <linux/htirq.h>
  33. #ifdef CONFIG_ACPI
  34. #include <acpi/acpi_bus.h>
  35. #endif
  36. #include <asm/idle.h>
  37. #include <asm/io.h>
  38. #include <asm/smp.h>
  39. #include <asm/desc.h>
  40. #include <asm/proto.h>
  41. #include <asm/mach_apic.h>
  42. #include <asm/acpi.h>
  43. #include <asm/dma.h>
  44. #include <asm/nmi.h>
  45. #include <asm/msidef.h>
  46. #include <asm/hypertransport.h>
  47. struct irq_cfg {
  48. cpumask_t domain;
  49. cpumask_t old_domain;
  50. unsigned move_cleanup_count;
  51. u8 vector;
  52. u8 move_in_progress : 1;
  53. };
  54. /* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
  55. struct irq_cfg irq_cfg[NR_IRQS] __read_mostly = {
  56. [0] = { .domain = CPU_MASK_ALL, .vector = IRQ0_VECTOR, },
  57. [1] = { .domain = CPU_MASK_ALL, .vector = IRQ1_VECTOR, },
  58. [2] = { .domain = CPU_MASK_ALL, .vector = IRQ2_VECTOR, },
  59. [3] = { .domain = CPU_MASK_ALL, .vector = IRQ3_VECTOR, },
  60. [4] = { .domain = CPU_MASK_ALL, .vector = IRQ4_VECTOR, },
  61. [5] = { .domain = CPU_MASK_ALL, .vector = IRQ5_VECTOR, },
  62. [6] = { .domain = CPU_MASK_ALL, .vector = IRQ6_VECTOR, },
  63. [7] = { .domain = CPU_MASK_ALL, .vector = IRQ7_VECTOR, },
  64. [8] = { .domain = CPU_MASK_ALL, .vector = IRQ8_VECTOR, },
  65. [9] = { .domain = CPU_MASK_ALL, .vector = IRQ9_VECTOR, },
  66. [10] = { .domain = CPU_MASK_ALL, .vector = IRQ10_VECTOR, },
  67. [11] = { .domain = CPU_MASK_ALL, .vector = IRQ11_VECTOR, },
  68. [12] = { .domain = CPU_MASK_ALL, .vector = IRQ12_VECTOR, },
  69. [13] = { .domain = CPU_MASK_ALL, .vector = IRQ13_VECTOR, },
  70. [14] = { .domain = CPU_MASK_ALL, .vector = IRQ14_VECTOR, },
  71. [15] = { .domain = CPU_MASK_ALL, .vector = IRQ15_VECTOR, },
  72. };
  73. static int assign_irq_vector(int irq, cpumask_t mask);
  74. #define __apicdebuginit __init
  75. int sis_apic_bug; /* not actually supported, dummy for compile */
  76. static int no_timer_check;
  77. static int disable_timer_pin_1 __initdata;
  78. int timer_over_8254 __initdata = 1;
  79. /* Where if anywhere is the i8259 connect in external int mode */
  80. static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
  81. static DEFINE_SPINLOCK(ioapic_lock);
  82. DEFINE_SPINLOCK(vector_lock);
  83. /*
  84. * # of IRQ routing registers
  85. */
  86. int nr_ioapic_registers[MAX_IO_APICS];
  87. /*
  88. * Rough estimation of how many shared IRQs there are, can
  89. * be changed anytime.
  90. */
  91. #define MAX_PLUS_SHARED_IRQS NR_IRQS
  92. #define PIN_MAP_SIZE (MAX_PLUS_SHARED_IRQS + NR_IRQS)
  93. /*
  94. * This is performance-critical, we want to do it O(1)
  95. *
  96. * the indexing order of this array favors 1:1 mappings
  97. * between pins and IRQs.
  98. */
  99. static struct irq_pin_list {
  100. short apic, pin, next;
  101. } irq_2_pin[PIN_MAP_SIZE];
  102. struct io_apic {
  103. unsigned int index;
  104. unsigned int unused[3];
  105. unsigned int data;
  106. };
  107. static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
  108. {
  109. return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
  110. + (mp_ioapics[idx].mpc_apicaddr & ~PAGE_MASK);
  111. }
  112. static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
  113. {
  114. struct io_apic __iomem *io_apic = io_apic_base(apic);
  115. writel(reg, &io_apic->index);
  116. return readl(&io_apic->data);
  117. }
  118. static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
  119. {
  120. struct io_apic __iomem *io_apic = io_apic_base(apic);
  121. writel(reg, &io_apic->index);
  122. writel(value, &io_apic->data);
  123. }
  124. /*
  125. * Re-write a value: to be used for read-modify-write
  126. * cycles where the read already set up the index register.
  127. */
  128. static inline void io_apic_modify(unsigned int apic, unsigned int value)
  129. {
  130. struct io_apic __iomem *io_apic = io_apic_base(apic);
  131. writel(value, &io_apic->data);
  132. }
  133. static int io_apic_level_ack_pending(unsigned int irq)
  134. {
  135. struct irq_pin_list *entry;
  136. unsigned long flags;
  137. int pending = 0;
  138. spin_lock_irqsave(&ioapic_lock, flags);
  139. entry = irq_2_pin + irq;
  140. for (;;) {
  141. unsigned int reg;
  142. int pin;
  143. pin = entry->pin;
  144. if (pin == -1)
  145. break;
  146. reg = io_apic_read(entry->apic, 0x10 + pin*2);
  147. /* Is the remote IRR bit set? */
  148. pending |= (reg >> 14) & 1;
  149. if (!entry->next)
  150. break;
  151. entry = irq_2_pin + entry->next;
  152. }
  153. spin_unlock_irqrestore(&ioapic_lock, flags);
  154. return pending;
  155. }
  156. /*
  157. * Synchronize the IO-APIC and the CPU by doing
  158. * a dummy read from the IO-APIC
  159. */
  160. static inline void io_apic_sync(unsigned int apic)
  161. {
  162. struct io_apic __iomem *io_apic = io_apic_base(apic);
  163. readl(&io_apic->data);
  164. }
  165. #define __DO_ACTION(R, ACTION, FINAL) \
  166. \
  167. { \
  168. int pin; \
  169. struct irq_pin_list *entry = irq_2_pin + irq; \
  170. \
  171. BUG_ON(irq >= NR_IRQS); \
  172. for (;;) { \
  173. unsigned int reg; \
  174. pin = entry->pin; \
  175. if (pin == -1) \
  176. break; \
  177. reg = io_apic_read(entry->apic, 0x10 + R + pin*2); \
  178. reg ACTION; \
  179. io_apic_modify(entry->apic, reg); \
  180. FINAL; \
  181. if (!entry->next) \
  182. break; \
  183. entry = irq_2_pin + entry->next; \
  184. } \
  185. }
  186. union entry_union {
  187. struct { u32 w1, w2; };
  188. struct IO_APIC_route_entry entry;
  189. };
  190. static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
  191. {
  192. union entry_union eu;
  193. unsigned long flags;
  194. spin_lock_irqsave(&ioapic_lock, flags);
  195. eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
  196. eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
  197. spin_unlock_irqrestore(&ioapic_lock, flags);
  198. return eu.entry;
  199. }
  200. /*
  201. * When we write a new IO APIC routing entry, we need to write the high
  202. * word first! If the mask bit in the low word is clear, we will enable
  203. * the interrupt, and we need to make sure the entry is fully populated
  204. * before that happens.
  205. */
  206. static void
  207. __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  208. {
  209. union entry_union eu;
  210. eu.entry = e;
  211. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  212. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  213. }
  214. static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  215. {
  216. unsigned long flags;
  217. spin_lock_irqsave(&ioapic_lock, flags);
  218. __ioapic_write_entry(apic, pin, e);
  219. spin_unlock_irqrestore(&ioapic_lock, flags);
  220. }
  221. /*
  222. * When we mask an IO APIC routing entry, we need to write the low
  223. * word first, in order to set the mask bit before we change the
  224. * high bits!
  225. */
  226. static void ioapic_mask_entry(int apic, int pin)
  227. {
  228. unsigned long flags;
  229. union entry_union eu = { .entry.mask = 1 };
  230. spin_lock_irqsave(&ioapic_lock, flags);
  231. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  232. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  233. spin_unlock_irqrestore(&ioapic_lock, flags);
  234. }
  235. #ifdef CONFIG_SMP
  236. static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, u8 vector)
  237. {
  238. int apic, pin;
  239. struct irq_pin_list *entry = irq_2_pin + irq;
  240. BUG_ON(irq >= NR_IRQS);
  241. for (;;) {
  242. unsigned int reg;
  243. apic = entry->apic;
  244. pin = entry->pin;
  245. if (pin == -1)
  246. break;
  247. io_apic_write(apic, 0x11 + pin*2, dest);
  248. reg = io_apic_read(apic, 0x10 + pin*2);
  249. reg &= ~0x000000ff;
  250. reg |= vector;
  251. io_apic_modify(apic, reg);
  252. if (!entry->next)
  253. break;
  254. entry = irq_2_pin + entry->next;
  255. }
  256. }
  257. static void set_ioapic_affinity_irq(unsigned int irq, cpumask_t mask)
  258. {
  259. struct irq_cfg *cfg = irq_cfg + irq;
  260. unsigned long flags;
  261. unsigned int dest;
  262. cpumask_t tmp;
  263. cpus_and(tmp, mask, cpu_online_map);
  264. if (cpus_empty(tmp))
  265. return;
  266. if (assign_irq_vector(irq, mask))
  267. return;
  268. cpus_and(tmp, cfg->domain, mask);
  269. dest = cpu_mask_to_apicid(tmp);
  270. /*
  271. * Only the high 8 bits are valid.
  272. */
  273. dest = SET_APIC_LOGICAL_ID(dest);
  274. spin_lock_irqsave(&ioapic_lock, flags);
  275. __target_IO_APIC_irq(irq, dest, cfg->vector);
  276. irq_desc[irq].affinity = mask;
  277. spin_unlock_irqrestore(&ioapic_lock, flags);
  278. }
  279. #endif
  280. /*
  281. * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
  282. * shared ISA-space IRQs, so we have to support them. We are super
  283. * fast in the common case, and fast for shared ISA-space IRQs.
  284. */
  285. static void add_pin_to_irq(unsigned int irq, int apic, int pin)
  286. {
  287. static int first_free_entry = NR_IRQS;
  288. struct irq_pin_list *entry = irq_2_pin + irq;
  289. BUG_ON(irq >= NR_IRQS);
  290. while (entry->next)
  291. entry = irq_2_pin + entry->next;
  292. if (entry->pin != -1) {
  293. entry->next = first_free_entry;
  294. entry = irq_2_pin + entry->next;
  295. if (++first_free_entry >= PIN_MAP_SIZE)
  296. panic("io_apic.c: ran out of irq_2_pin entries!");
  297. }
  298. entry->apic = apic;
  299. entry->pin = pin;
  300. }
  301. #define DO_ACTION(name,R,ACTION, FINAL) \
  302. \
  303. static void name##_IO_APIC_irq (unsigned int irq) \
  304. __DO_ACTION(R, ACTION, FINAL)
  305. DO_ACTION( __mask, 0, |= 0x00010000, io_apic_sync(entry->apic) )
  306. /* mask = 1 */
  307. DO_ACTION( __unmask, 0, &= 0xfffeffff, )
  308. /* mask = 0 */
  309. static void mask_IO_APIC_irq (unsigned int irq)
  310. {
  311. unsigned long flags;
  312. spin_lock_irqsave(&ioapic_lock, flags);
  313. __mask_IO_APIC_irq(irq);
  314. spin_unlock_irqrestore(&ioapic_lock, flags);
  315. }
  316. static void unmask_IO_APIC_irq (unsigned int irq)
  317. {
  318. unsigned long flags;
  319. spin_lock_irqsave(&ioapic_lock, flags);
  320. __unmask_IO_APIC_irq(irq);
  321. spin_unlock_irqrestore(&ioapic_lock, flags);
  322. }
  323. static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
  324. {
  325. struct IO_APIC_route_entry entry;
  326. /* Check delivery_mode to be sure we're not clearing an SMI pin */
  327. entry = ioapic_read_entry(apic, pin);
  328. if (entry.delivery_mode == dest_SMI)
  329. return;
  330. /*
  331. * Disable it in the IO-APIC irq-routing table:
  332. */
  333. ioapic_mask_entry(apic, pin);
  334. }
  335. static void clear_IO_APIC (void)
  336. {
  337. int apic, pin;
  338. for (apic = 0; apic < nr_ioapics; apic++)
  339. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  340. clear_IO_APIC_pin(apic, pin);
  341. }
  342. int skip_ioapic_setup;
  343. int ioapic_force;
  344. static int __init parse_noapic(char *str)
  345. {
  346. disable_ioapic_setup();
  347. return 0;
  348. }
  349. early_param("noapic", parse_noapic);
  350. /* Actually the next is obsolete, but keep it for paranoid reasons -AK */
  351. static int __init disable_timer_pin_setup(char *arg)
  352. {
  353. disable_timer_pin_1 = 1;
  354. return 1;
  355. }
  356. __setup("disable_timer_pin_1", disable_timer_pin_setup);
  357. static int __init setup_disable_8254_timer(char *s)
  358. {
  359. timer_over_8254 = -1;
  360. return 1;
  361. }
  362. static int __init setup_enable_8254_timer(char *s)
  363. {
  364. timer_over_8254 = 2;
  365. return 1;
  366. }
  367. __setup("disable_8254_timer", setup_disable_8254_timer);
  368. __setup("enable_8254_timer", setup_enable_8254_timer);
  369. /*
  370. * Find the IRQ entry number of a certain pin.
  371. */
  372. static int find_irq_entry(int apic, int pin, int type)
  373. {
  374. int i;
  375. for (i = 0; i < mp_irq_entries; i++)
  376. if (mp_irqs[i].mpc_irqtype == type &&
  377. (mp_irqs[i].mpc_dstapic == mp_ioapics[apic].mpc_apicid ||
  378. mp_irqs[i].mpc_dstapic == MP_APIC_ALL) &&
  379. mp_irqs[i].mpc_dstirq == pin)
  380. return i;
  381. return -1;
  382. }
  383. /*
  384. * Find the pin to which IRQ[irq] (ISA) is connected
  385. */
  386. static int __init find_isa_irq_pin(int irq, int type)
  387. {
  388. int i;
  389. for (i = 0; i < mp_irq_entries; i++) {
  390. int lbus = mp_irqs[i].mpc_srcbus;
  391. if (test_bit(lbus, mp_bus_not_pci) &&
  392. (mp_irqs[i].mpc_irqtype == type) &&
  393. (mp_irqs[i].mpc_srcbusirq == irq))
  394. return mp_irqs[i].mpc_dstirq;
  395. }
  396. return -1;
  397. }
  398. static int __init find_isa_irq_apic(int irq, int type)
  399. {
  400. int i;
  401. for (i = 0; i < mp_irq_entries; i++) {
  402. int lbus = mp_irqs[i].mpc_srcbus;
  403. if (test_bit(lbus, mp_bus_not_pci) &&
  404. (mp_irqs[i].mpc_irqtype == type) &&
  405. (mp_irqs[i].mpc_srcbusirq == irq))
  406. break;
  407. }
  408. if (i < mp_irq_entries) {
  409. int apic;
  410. for(apic = 0; apic < nr_ioapics; apic++) {
  411. if (mp_ioapics[apic].mpc_apicid == mp_irqs[i].mpc_dstapic)
  412. return apic;
  413. }
  414. }
  415. return -1;
  416. }
  417. /*
  418. * Find a specific PCI IRQ entry.
  419. * Not an __init, possibly needed by modules
  420. */
  421. static int pin_2_irq(int idx, int apic, int pin);
  422. int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
  423. {
  424. int apic, i, best_guess = -1;
  425. apic_printk(APIC_DEBUG, "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
  426. bus, slot, pin);
  427. if (mp_bus_id_to_pci_bus[bus] == -1) {
  428. apic_printk(APIC_VERBOSE, "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
  429. return -1;
  430. }
  431. for (i = 0; i < mp_irq_entries; i++) {
  432. int lbus = mp_irqs[i].mpc_srcbus;
  433. for (apic = 0; apic < nr_ioapics; apic++)
  434. if (mp_ioapics[apic].mpc_apicid == mp_irqs[i].mpc_dstapic ||
  435. mp_irqs[i].mpc_dstapic == MP_APIC_ALL)
  436. break;
  437. if (!test_bit(lbus, mp_bus_not_pci) &&
  438. !mp_irqs[i].mpc_irqtype &&
  439. (bus == lbus) &&
  440. (slot == ((mp_irqs[i].mpc_srcbusirq >> 2) & 0x1f))) {
  441. int irq = pin_2_irq(i,apic,mp_irqs[i].mpc_dstirq);
  442. if (!(apic || IO_APIC_IRQ(irq)))
  443. continue;
  444. if (pin == (mp_irqs[i].mpc_srcbusirq & 3))
  445. return irq;
  446. /*
  447. * Use the first all-but-pin matching entry as a
  448. * best-guess fuzzy result for broken mptables.
  449. */
  450. if (best_guess < 0)
  451. best_guess = irq;
  452. }
  453. }
  454. BUG_ON(best_guess >= NR_IRQS);
  455. return best_guess;
  456. }
  457. /* ISA interrupts are always polarity zero edge triggered,
  458. * when listed as conforming in the MP table. */
  459. #define default_ISA_trigger(idx) (0)
  460. #define default_ISA_polarity(idx) (0)
  461. /* PCI interrupts are always polarity one level triggered,
  462. * when listed as conforming in the MP table. */
  463. #define default_PCI_trigger(idx) (1)
  464. #define default_PCI_polarity(idx) (1)
  465. static int __init MPBIOS_polarity(int idx)
  466. {
  467. int bus = mp_irqs[idx].mpc_srcbus;
  468. int polarity;
  469. /*
  470. * Determine IRQ line polarity (high active or low active):
  471. */
  472. switch (mp_irqs[idx].mpc_irqflag & 3)
  473. {
  474. case 0: /* conforms, ie. bus-type dependent polarity */
  475. if (test_bit(bus, mp_bus_not_pci))
  476. polarity = default_ISA_polarity(idx);
  477. else
  478. polarity = default_PCI_polarity(idx);
  479. break;
  480. case 1: /* high active */
  481. {
  482. polarity = 0;
  483. break;
  484. }
  485. case 2: /* reserved */
  486. {
  487. printk(KERN_WARNING "broken BIOS!!\n");
  488. polarity = 1;
  489. break;
  490. }
  491. case 3: /* low active */
  492. {
  493. polarity = 1;
  494. break;
  495. }
  496. default: /* invalid */
  497. {
  498. printk(KERN_WARNING "broken BIOS!!\n");
  499. polarity = 1;
  500. break;
  501. }
  502. }
  503. return polarity;
  504. }
  505. static int MPBIOS_trigger(int idx)
  506. {
  507. int bus = mp_irqs[idx].mpc_srcbus;
  508. int trigger;
  509. /*
  510. * Determine IRQ trigger mode (edge or level sensitive):
  511. */
  512. switch ((mp_irqs[idx].mpc_irqflag>>2) & 3)
  513. {
  514. case 0: /* conforms, ie. bus-type dependent */
  515. if (test_bit(bus, mp_bus_not_pci))
  516. trigger = default_ISA_trigger(idx);
  517. else
  518. trigger = default_PCI_trigger(idx);
  519. break;
  520. case 1: /* edge */
  521. {
  522. trigger = 0;
  523. break;
  524. }
  525. case 2: /* reserved */
  526. {
  527. printk(KERN_WARNING "broken BIOS!!\n");
  528. trigger = 1;
  529. break;
  530. }
  531. case 3: /* level */
  532. {
  533. trigger = 1;
  534. break;
  535. }
  536. default: /* invalid */
  537. {
  538. printk(KERN_WARNING "broken BIOS!!\n");
  539. trigger = 0;
  540. break;
  541. }
  542. }
  543. return trigger;
  544. }
  545. static inline int irq_polarity(int idx)
  546. {
  547. return MPBIOS_polarity(idx);
  548. }
  549. static inline int irq_trigger(int idx)
  550. {
  551. return MPBIOS_trigger(idx);
  552. }
  553. static int pin_2_irq(int idx, int apic, int pin)
  554. {
  555. int irq, i;
  556. int bus = mp_irqs[idx].mpc_srcbus;
  557. /*
  558. * Debugging check, we are in big trouble if this message pops up!
  559. */
  560. if (mp_irqs[idx].mpc_dstirq != pin)
  561. printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
  562. if (test_bit(bus, mp_bus_not_pci)) {
  563. irq = mp_irqs[idx].mpc_srcbusirq;
  564. } else {
  565. /*
  566. * PCI IRQs are mapped in order
  567. */
  568. i = irq = 0;
  569. while (i < apic)
  570. irq += nr_ioapic_registers[i++];
  571. irq += pin;
  572. }
  573. BUG_ON(irq >= NR_IRQS);
  574. return irq;
  575. }
  576. static int __assign_irq_vector(int irq, cpumask_t mask)
  577. {
  578. /*
  579. * NOTE! The local APIC isn't very good at handling
  580. * multiple interrupts at the same interrupt level.
  581. * As the interrupt level is determined by taking the
  582. * vector number and shifting that right by 4, we
  583. * want to spread these out a bit so that they don't
  584. * all fall in the same interrupt level.
  585. *
  586. * Also, we've got to be careful not to trash gate
  587. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  588. */
  589. static int current_vector = FIRST_DEVICE_VECTOR, current_offset = 0;
  590. unsigned int old_vector;
  591. int cpu;
  592. struct irq_cfg *cfg;
  593. BUG_ON((unsigned)irq >= NR_IRQS);
  594. cfg = &irq_cfg[irq];
  595. /* Only try and allocate irqs on cpus that are present */
  596. cpus_and(mask, mask, cpu_online_map);
  597. if ((cfg->move_in_progress) || cfg->move_cleanup_count)
  598. return -EBUSY;
  599. old_vector = cfg->vector;
  600. if (old_vector) {
  601. cpumask_t tmp;
  602. cpus_and(tmp, cfg->domain, mask);
  603. if (!cpus_empty(tmp))
  604. return 0;
  605. }
  606. for_each_cpu_mask(cpu, mask) {
  607. cpumask_t domain, new_mask;
  608. int new_cpu;
  609. int vector, offset;
  610. domain = vector_allocation_domain(cpu);
  611. cpus_and(new_mask, domain, cpu_online_map);
  612. vector = current_vector;
  613. offset = current_offset;
  614. next:
  615. vector += 8;
  616. if (vector >= FIRST_SYSTEM_VECTOR) {
  617. /* If we run out of vectors on large boxen, must share them. */
  618. offset = (offset + 1) % 8;
  619. vector = FIRST_DEVICE_VECTOR + offset;
  620. }
  621. if (unlikely(current_vector == vector))
  622. continue;
  623. if (vector == IA32_SYSCALL_VECTOR)
  624. goto next;
  625. for_each_cpu_mask(new_cpu, new_mask)
  626. if (per_cpu(vector_irq, new_cpu)[vector] != -1)
  627. goto next;
  628. /* Found one! */
  629. current_vector = vector;
  630. current_offset = offset;
  631. if (old_vector) {
  632. cfg->move_in_progress = 1;
  633. cfg->old_domain = cfg->domain;
  634. }
  635. for_each_cpu_mask(new_cpu, new_mask)
  636. per_cpu(vector_irq, new_cpu)[vector] = irq;
  637. cfg->vector = vector;
  638. cfg->domain = domain;
  639. return 0;
  640. }
  641. return -ENOSPC;
  642. }
  643. static int assign_irq_vector(int irq, cpumask_t mask)
  644. {
  645. int err;
  646. unsigned long flags;
  647. spin_lock_irqsave(&vector_lock, flags);
  648. err = __assign_irq_vector(irq, mask);
  649. spin_unlock_irqrestore(&vector_lock, flags);
  650. return err;
  651. }
  652. static void __clear_irq_vector(int irq)
  653. {
  654. struct irq_cfg *cfg;
  655. cpumask_t mask;
  656. int cpu, vector;
  657. BUG_ON((unsigned)irq >= NR_IRQS);
  658. cfg = &irq_cfg[irq];
  659. BUG_ON(!cfg->vector);
  660. vector = cfg->vector;
  661. cpus_and(mask, cfg->domain, cpu_online_map);
  662. for_each_cpu_mask(cpu, mask)
  663. per_cpu(vector_irq, cpu)[vector] = -1;
  664. cfg->vector = 0;
  665. cfg->domain = CPU_MASK_NONE;
  666. }
  667. void __setup_vector_irq(int cpu)
  668. {
  669. /* Initialize vector_irq on a new cpu */
  670. /* This function must be called with vector_lock held */
  671. int irq, vector;
  672. /* Mark the inuse vectors */
  673. for (irq = 0; irq < NR_IRQS; ++irq) {
  674. if (!cpu_isset(cpu, irq_cfg[irq].domain))
  675. continue;
  676. vector = irq_cfg[irq].vector;
  677. per_cpu(vector_irq, cpu)[vector] = irq;
  678. }
  679. /* Mark the free vectors */
  680. for (vector = 0; vector < NR_VECTORS; ++vector) {
  681. irq = per_cpu(vector_irq, cpu)[vector];
  682. if (irq < 0)
  683. continue;
  684. if (!cpu_isset(cpu, irq_cfg[irq].domain))
  685. per_cpu(vector_irq, cpu)[vector] = -1;
  686. }
  687. }
  688. static struct irq_chip ioapic_chip;
  689. static void ioapic_register_intr(int irq, unsigned long trigger)
  690. {
  691. if (trigger) {
  692. irq_desc[irq].status |= IRQ_LEVEL;
  693. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  694. handle_fasteoi_irq, "fasteoi");
  695. } else {
  696. irq_desc[irq].status &= ~IRQ_LEVEL;
  697. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  698. handle_edge_irq, "edge");
  699. }
  700. }
  701. static void setup_IO_APIC_irq(int apic, int pin, unsigned int irq,
  702. int trigger, int polarity)
  703. {
  704. struct irq_cfg *cfg = irq_cfg + irq;
  705. struct IO_APIC_route_entry entry;
  706. cpumask_t mask;
  707. if (!IO_APIC_IRQ(irq))
  708. return;
  709. mask = TARGET_CPUS;
  710. if (assign_irq_vector(irq, mask))
  711. return;
  712. cpus_and(mask, cfg->domain, mask);
  713. apic_printk(APIC_VERBOSE,KERN_DEBUG
  714. "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
  715. "IRQ %d Mode:%i Active:%i)\n",
  716. apic, mp_ioapics[apic].mpc_apicid, pin, cfg->vector,
  717. irq, trigger, polarity);
  718. /*
  719. * add it to the IO-APIC irq-routing table:
  720. */
  721. memset(&entry,0,sizeof(entry));
  722. entry.delivery_mode = INT_DELIVERY_MODE;
  723. entry.dest_mode = INT_DEST_MODE;
  724. entry.dest = cpu_mask_to_apicid(mask);
  725. entry.mask = 0; /* enable IRQ */
  726. entry.trigger = trigger;
  727. entry.polarity = polarity;
  728. entry.vector = cfg->vector;
  729. /* Mask level triggered irqs.
  730. * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
  731. */
  732. if (trigger)
  733. entry.mask = 1;
  734. ioapic_register_intr(irq, trigger);
  735. if (irq < 16)
  736. disable_8259A_irq(irq);
  737. ioapic_write_entry(apic, pin, entry);
  738. }
  739. static void __init setup_IO_APIC_irqs(void)
  740. {
  741. int apic, pin, idx, irq, first_notcon = 1;
  742. apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
  743. for (apic = 0; apic < nr_ioapics; apic++) {
  744. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  745. idx = find_irq_entry(apic,pin,mp_INT);
  746. if (idx == -1) {
  747. if (first_notcon) {
  748. apic_printk(APIC_VERBOSE, KERN_DEBUG " IO-APIC (apicid-pin) %d-%d", mp_ioapics[apic].mpc_apicid, pin);
  749. first_notcon = 0;
  750. } else
  751. apic_printk(APIC_VERBOSE, ", %d-%d", mp_ioapics[apic].mpc_apicid, pin);
  752. continue;
  753. }
  754. irq = pin_2_irq(idx, apic, pin);
  755. add_pin_to_irq(irq, apic, pin);
  756. setup_IO_APIC_irq(apic, pin, irq,
  757. irq_trigger(idx), irq_polarity(idx));
  758. }
  759. }
  760. if (!first_notcon)
  761. apic_printk(APIC_VERBOSE," not connected.\n");
  762. }
  763. /*
  764. * Set up the 8259A-master output pin as broadcast to all
  765. * CPUs.
  766. */
  767. static void __init setup_ExtINT_IRQ0_pin(unsigned int apic, unsigned int pin, int vector)
  768. {
  769. struct IO_APIC_route_entry entry;
  770. unsigned long flags;
  771. memset(&entry,0,sizeof(entry));
  772. disable_8259A_irq(0);
  773. /* mask LVT0 */
  774. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
  775. /*
  776. * We use logical delivery to get the timer IRQ
  777. * to the first CPU.
  778. */
  779. entry.dest_mode = INT_DEST_MODE;
  780. entry.mask = 0; /* unmask IRQ now */
  781. entry.dest = cpu_mask_to_apicid(TARGET_CPUS);
  782. entry.delivery_mode = INT_DELIVERY_MODE;
  783. entry.polarity = 0;
  784. entry.trigger = 0;
  785. entry.vector = vector;
  786. /*
  787. * The timer IRQ doesn't have to know that behind the
  788. * scene we have a 8259A-master in AEOI mode ...
  789. */
  790. set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
  791. /*
  792. * Add it to the IO-APIC irq-routing table:
  793. */
  794. spin_lock_irqsave(&ioapic_lock, flags);
  795. io_apic_write(apic, 0x11+2*pin, *(((int *)&entry)+1));
  796. io_apic_write(apic, 0x10+2*pin, *(((int *)&entry)+0));
  797. spin_unlock_irqrestore(&ioapic_lock, flags);
  798. enable_8259A_irq(0);
  799. }
  800. void __apicdebuginit print_IO_APIC(void)
  801. {
  802. int apic, i;
  803. union IO_APIC_reg_00 reg_00;
  804. union IO_APIC_reg_01 reg_01;
  805. union IO_APIC_reg_02 reg_02;
  806. unsigned long flags;
  807. if (apic_verbosity == APIC_QUIET)
  808. return;
  809. printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
  810. for (i = 0; i < nr_ioapics; i++)
  811. printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
  812. mp_ioapics[i].mpc_apicid, nr_ioapic_registers[i]);
  813. /*
  814. * We are a bit conservative about what we expect. We have to
  815. * know about every hardware change ASAP.
  816. */
  817. printk(KERN_INFO "testing the IO APIC.......................\n");
  818. for (apic = 0; apic < nr_ioapics; apic++) {
  819. spin_lock_irqsave(&ioapic_lock, flags);
  820. reg_00.raw = io_apic_read(apic, 0);
  821. reg_01.raw = io_apic_read(apic, 1);
  822. if (reg_01.bits.version >= 0x10)
  823. reg_02.raw = io_apic_read(apic, 2);
  824. spin_unlock_irqrestore(&ioapic_lock, flags);
  825. printk("\n");
  826. printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].mpc_apicid);
  827. printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
  828. printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
  829. printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
  830. printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
  831. printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
  832. printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
  833. if (reg_01.bits.version >= 0x10) {
  834. printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
  835. printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
  836. }
  837. printk(KERN_DEBUG ".... IRQ redirection table:\n");
  838. printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
  839. " Stat Dmod Deli Vect: \n");
  840. for (i = 0; i <= reg_01.bits.entries; i++) {
  841. struct IO_APIC_route_entry entry;
  842. entry = ioapic_read_entry(apic, i);
  843. printk(KERN_DEBUG " %02x %03X ",
  844. i,
  845. entry.dest
  846. );
  847. printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
  848. entry.mask,
  849. entry.trigger,
  850. entry.irr,
  851. entry.polarity,
  852. entry.delivery_status,
  853. entry.dest_mode,
  854. entry.delivery_mode,
  855. entry.vector
  856. );
  857. }
  858. }
  859. printk(KERN_DEBUG "IRQ to pin mappings:\n");
  860. for (i = 0; i < NR_IRQS; i++) {
  861. struct irq_pin_list *entry = irq_2_pin + i;
  862. if (entry->pin < 0)
  863. continue;
  864. printk(KERN_DEBUG "IRQ%d ", i);
  865. for (;;) {
  866. printk("-> %d:%d", entry->apic, entry->pin);
  867. if (!entry->next)
  868. break;
  869. entry = irq_2_pin + entry->next;
  870. }
  871. printk("\n");
  872. }
  873. printk(KERN_INFO ".................................... done.\n");
  874. return;
  875. }
  876. #if 0
  877. static __apicdebuginit void print_APIC_bitfield (int base)
  878. {
  879. unsigned int v;
  880. int i, j;
  881. if (apic_verbosity == APIC_QUIET)
  882. return;
  883. printk(KERN_DEBUG "0123456789abcdef0123456789abcdef\n" KERN_DEBUG);
  884. for (i = 0; i < 8; i++) {
  885. v = apic_read(base + i*0x10);
  886. for (j = 0; j < 32; j++) {
  887. if (v & (1<<j))
  888. printk("1");
  889. else
  890. printk("0");
  891. }
  892. printk("\n");
  893. }
  894. }
  895. void __apicdebuginit print_local_APIC(void * dummy)
  896. {
  897. unsigned int v, ver, maxlvt;
  898. if (apic_verbosity == APIC_QUIET)
  899. return;
  900. printk("\n" KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
  901. smp_processor_id(), hard_smp_processor_id());
  902. v = apic_read(APIC_ID);
  903. printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, GET_APIC_ID(v));
  904. v = apic_read(APIC_LVR);
  905. printk(KERN_INFO "... APIC VERSION: %08x\n", v);
  906. ver = GET_APIC_VERSION(v);
  907. maxlvt = get_maxlvt();
  908. v = apic_read(APIC_TASKPRI);
  909. printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
  910. v = apic_read(APIC_ARBPRI);
  911. printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
  912. v & APIC_ARBPRI_MASK);
  913. v = apic_read(APIC_PROCPRI);
  914. printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
  915. v = apic_read(APIC_EOI);
  916. printk(KERN_DEBUG "... APIC EOI: %08x\n", v);
  917. v = apic_read(APIC_RRR);
  918. printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
  919. v = apic_read(APIC_LDR);
  920. printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
  921. v = apic_read(APIC_DFR);
  922. printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
  923. v = apic_read(APIC_SPIV);
  924. printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
  925. printk(KERN_DEBUG "... APIC ISR field:\n");
  926. print_APIC_bitfield(APIC_ISR);
  927. printk(KERN_DEBUG "... APIC TMR field:\n");
  928. print_APIC_bitfield(APIC_TMR);
  929. printk(KERN_DEBUG "... APIC IRR field:\n");
  930. print_APIC_bitfield(APIC_IRR);
  931. v = apic_read(APIC_ESR);
  932. printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
  933. v = apic_read(APIC_ICR);
  934. printk(KERN_DEBUG "... APIC ICR: %08x\n", v);
  935. v = apic_read(APIC_ICR2);
  936. printk(KERN_DEBUG "... APIC ICR2: %08x\n", v);
  937. v = apic_read(APIC_LVTT);
  938. printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
  939. if (maxlvt > 3) { /* PC is LVT#4. */
  940. v = apic_read(APIC_LVTPC);
  941. printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
  942. }
  943. v = apic_read(APIC_LVT0);
  944. printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
  945. v = apic_read(APIC_LVT1);
  946. printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
  947. if (maxlvt > 2) { /* ERR is LVT#3. */
  948. v = apic_read(APIC_LVTERR);
  949. printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
  950. }
  951. v = apic_read(APIC_TMICT);
  952. printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
  953. v = apic_read(APIC_TMCCT);
  954. printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
  955. v = apic_read(APIC_TDCR);
  956. printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
  957. printk("\n");
  958. }
  959. void print_all_local_APICs (void)
  960. {
  961. on_each_cpu(print_local_APIC, NULL, 1, 1);
  962. }
  963. void __apicdebuginit print_PIC(void)
  964. {
  965. unsigned int v;
  966. unsigned long flags;
  967. if (apic_verbosity == APIC_QUIET)
  968. return;
  969. printk(KERN_DEBUG "\nprinting PIC contents\n");
  970. spin_lock_irqsave(&i8259A_lock, flags);
  971. v = inb(0xa1) << 8 | inb(0x21);
  972. printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
  973. v = inb(0xa0) << 8 | inb(0x20);
  974. printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
  975. outb(0x0b,0xa0);
  976. outb(0x0b,0x20);
  977. v = inb(0xa0) << 8 | inb(0x20);
  978. outb(0x0a,0xa0);
  979. outb(0x0a,0x20);
  980. spin_unlock_irqrestore(&i8259A_lock, flags);
  981. printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
  982. v = inb(0x4d1) << 8 | inb(0x4d0);
  983. printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
  984. }
  985. #endif /* 0 */
  986. static void __init enable_IO_APIC(void)
  987. {
  988. union IO_APIC_reg_01 reg_01;
  989. int i8259_apic, i8259_pin;
  990. int i, apic;
  991. unsigned long flags;
  992. for (i = 0; i < PIN_MAP_SIZE; i++) {
  993. irq_2_pin[i].pin = -1;
  994. irq_2_pin[i].next = 0;
  995. }
  996. /*
  997. * The number of IO-APIC IRQ registers (== #pins):
  998. */
  999. for (apic = 0; apic < nr_ioapics; apic++) {
  1000. spin_lock_irqsave(&ioapic_lock, flags);
  1001. reg_01.raw = io_apic_read(apic, 1);
  1002. spin_unlock_irqrestore(&ioapic_lock, flags);
  1003. nr_ioapic_registers[apic] = reg_01.bits.entries+1;
  1004. }
  1005. for(apic = 0; apic < nr_ioapics; apic++) {
  1006. int pin;
  1007. /* See if any of the pins is in ExtINT mode */
  1008. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1009. struct IO_APIC_route_entry entry;
  1010. entry = ioapic_read_entry(apic, pin);
  1011. /* If the interrupt line is enabled and in ExtInt mode
  1012. * I have found the pin where the i8259 is connected.
  1013. */
  1014. if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
  1015. ioapic_i8259.apic = apic;
  1016. ioapic_i8259.pin = pin;
  1017. goto found_i8259;
  1018. }
  1019. }
  1020. }
  1021. found_i8259:
  1022. /* Look to see what if the MP table has reported the ExtINT */
  1023. i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
  1024. i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
  1025. /* Trust the MP table if nothing is setup in the hardware */
  1026. if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
  1027. printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
  1028. ioapic_i8259.pin = i8259_pin;
  1029. ioapic_i8259.apic = i8259_apic;
  1030. }
  1031. /* Complain if the MP table and the hardware disagree */
  1032. if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
  1033. (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
  1034. {
  1035. printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
  1036. }
  1037. /*
  1038. * Do not trust the IO-APIC being empty at bootup
  1039. */
  1040. clear_IO_APIC();
  1041. }
  1042. /*
  1043. * Not an __init, needed by the reboot code
  1044. */
  1045. void disable_IO_APIC(void)
  1046. {
  1047. /*
  1048. * Clear the IO-APIC before rebooting:
  1049. */
  1050. clear_IO_APIC();
  1051. /*
  1052. * If the i8259 is routed through an IOAPIC
  1053. * Put that IOAPIC in virtual wire mode
  1054. * so legacy interrupts can be delivered.
  1055. */
  1056. if (ioapic_i8259.pin != -1) {
  1057. struct IO_APIC_route_entry entry;
  1058. memset(&entry, 0, sizeof(entry));
  1059. entry.mask = 0; /* Enabled */
  1060. entry.trigger = 0; /* Edge */
  1061. entry.irr = 0;
  1062. entry.polarity = 0; /* High */
  1063. entry.delivery_status = 0;
  1064. entry.dest_mode = 0; /* Physical */
  1065. entry.delivery_mode = dest_ExtINT; /* ExtInt */
  1066. entry.vector = 0;
  1067. entry.dest = GET_APIC_ID(apic_read(APIC_ID));
  1068. /*
  1069. * Add it to the IO-APIC irq-routing table:
  1070. */
  1071. ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
  1072. }
  1073. disconnect_bsp_APIC(ioapic_i8259.pin != -1);
  1074. }
  1075. /*
  1076. * There is a nasty bug in some older SMP boards, their mptable lies
  1077. * about the timer IRQ. We do the following to work around the situation:
  1078. *
  1079. * - timer IRQ defaults to IO-APIC IRQ
  1080. * - if this function detects that timer IRQs are defunct, then we fall
  1081. * back to ISA timer IRQs
  1082. */
  1083. static int __init timer_irq_works(void)
  1084. {
  1085. unsigned long t1 = jiffies;
  1086. local_irq_enable();
  1087. /* Let ten ticks pass... */
  1088. mdelay((10 * 1000) / HZ);
  1089. /*
  1090. * Expect a few ticks at least, to be sure some possible
  1091. * glue logic does not lock up after one or two first
  1092. * ticks in a non-ExtINT mode. Also the local APIC
  1093. * might have cached one ExtINT interrupt. Finally, at
  1094. * least one tick may be lost due to delays.
  1095. */
  1096. /* jiffies wrap? */
  1097. if (jiffies - t1 > 4)
  1098. return 1;
  1099. return 0;
  1100. }
  1101. /*
  1102. * In the SMP+IOAPIC case it might happen that there are an unspecified
  1103. * number of pending IRQ events unhandled. These cases are very rare,
  1104. * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
  1105. * better to do it this way as thus we do not have to be aware of
  1106. * 'pending' interrupts in the IRQ path, except at this point.
  1107. */
  1108. /*
  1109. * Edge triggered needs to resend any interrupt
  1110. * that was delayed but this is now handled in the device
  1111. * independent code.
  1112. */
  1113. /*
  1114. * Starting up a edge-triggered IO-APIC interrupt is
  1115. * nasty - we need to make sure that we get the edge.
  1116. * If it is already asserted for some reason, we need
  1117. * return 1 to indicate that is was pending.
  1118. *
  1119. * This is not complete - we should be able to fake
  1120. * an edge even if it isn't on the 8259A...
  1121. */
  1122. static unsigned int startup_ioapic_irq(unsigned int irq)
  1123. {
  1124. int was_pending = 0;
  1125. unsigned long flags;
  1126. spin_lock_irqsave(&ioapic_lock, flags);
  1127. if (irq < 16) {
  1128. disable_8259A_irq(irq);
  1129. if (i8259A_irq_pending(irq))
  1130. was_pending = 1;
  1131. }
  1132. __unmask_IO_APIC_irq(irq);
  1133. spin_unlock_irqrestore(&ioapic_lock, flags);
  1134. return was_pending;
  1135. }
  1136. static int ioapic_retrigger_irq(unsigned int irq)
  1137. {
  1138. struct irq_cfg *cfg = &irq_cfg[irq];
  1139. cpumask_t mask;
  1140. unsigned long flags;
  1141. spin_lock_irqsave(&vector_lock, flags);
  1142. cpus_clear(mask);
  1143. cpu_set(first_cpu(cfg->domain), mask);
  1144. send_IPI_mask(mask, cfg->vector);
  1145. spin_unlock_irqrestore(&vector_lock, flags);
  1146. return 1;
  1147. }
  1148. /*
  1149. * Level and edge triggered IO-APIC interrupts need different handling,
  1150. * so we use two separate IRQ descriptors. Edge triggered IRQs can be
  1151. * handled with the level-triggered descriptor, but that one has slightly
  1152. * more overhead. Level-triggered interrupts cannot be handled with the
  1153. * edge-triggered handler, without risking IRQ storms and other ugly
  1154. * races.
  1155. */
  1156. #ifdef CONFIG_SMP
  1157. asmlinkage void smp_irq_move_cleanup_interrupt(void)
  1158. {
  1159. unsigned vector, me;
  1160. ack_APIC_irq();
  1161. exit_idle();
  1162. irq_enter();
  1163. me = smp_processor_id();
  1164. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
  1165. unsigned int irq;
  1166. struct irq_desc *desc;
  1167. struct irq_cfg *cfg;
  1168. irq = __get_cpu_var(vector_irq)[vector];
  1169. if (irq >= NR_IRQS)
  1170. continue;
  1171. desc = irq_desc + irq;
  1172. cfg = irq_cfg + irq;
  1173. spin_lock(&desc->lock);
  1174. if (!cfg->move_cleanup_count)
  1175. goto unlock;
  1176. if ((vector == cfg->vector) && cpu_isset(me, cfg->domain))
  1177. goto unlock;
  1178. __get_cpu_var(vector_irq)[vector] = -1;
  1179. cfg->move_cleanup_count--;
  1180. unlock:
  1181. spin_unlock(&desc->lock);
  1182. }
  1183. irq_exit();
  1184. }
  1185. static void irq_complete_move(unsigned int irq)
  1186. {
  1187. struct irq_cfg *cfg = irq_cfg + irq;
  1188. unsigned vector, me;
  1189. if (likely(!cfg->move_in_progress))
  1190. return;
  1191. vector = ~get_irq_regs()->orig_rax;
  1192. me = smp_processor_id();
  1193. if ((vector == cfg->vector) && cpu_isset(me, cfg->domain)) {
  1194. cpumask_t cleanup_mask;
  1195. cpus_and(cleanup_mask, cfg->old_domain, cpu_online_map);
  1196. cfg->move_cleanup_count = cpus_weight(cleanup_mask);
  1197. send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
  1198. cfg->move_in_progress = 0;
  1199. }
  1200. }
  1201. #else
  1202. static inline void irq_complete_move(unsigned int irq) {}
  1203. #endif
  1204. static void ack_apic_edge(unsigned int irq)
  1205. {
  1206. irq_complete_move(irq);
  1207. move_native_irq(irq);
  1208. ack_APIC_irq();
  1209. }
  1210. static void ack_apic_level(unsigned int irq)
  1211. {
  1212. int do_unmask_irq = 0;
  1213. irq_complete_move(irq);
  1214. #if defined(CONFIG_GENERIC_PENDING_IRQ) || defined(CONFIG_IRQBALANCE)
  1215. /* If we are moving the irq we need to mask it */
  1216. if (unlikely(irq_desc[irq].status & IRQ_MOVE_PENDING)) {
  1217. do_unmask_irq = 1;
  1218. mask_IO_APIC_irq(irq);
  1219. }
  1220. #endif
  1221. /*
  1222. * We must acknowledge the irq before we move it or the acknowledge will
  1223. * not propagate properly.
  1224. */
  1225. ack_APIC_irq();
  1226. /* Now we can move and renable the irq */
  1227. if (unlikely(do_unmask_irq)) {
  1228. /* Only migrate the irq if the ack has been received.
  1229. *
  1230. * On rare occasions the broadcast level triggered ack gets
  1231. * delayed going to ioapics, and if we reprogram the
  1232. * vector while Remote IRR is still set the irq will never
  1233. * fire again.
  1234. *
  1235. * To prevent this scenario we read the Remote IRR bit
  1236. * of the ioapic. This has two effects.
  1237. * - On any sane system the read of the ioapic will
  1238. * flush writes (and acks) going to the ioapic from
  1239. * this cpu.
  1240. * - We get to see if the ACK has actually been delivered.
  1241. *
  1242. * Based on failed experiments of reprogramming the
  1243. * ioapic entry from outside of irq context starting
  1244. * with masking the ioapic entry and then polling until
  1245. * Remote IRR was clear before reprogramming the
  1246. * ioapic I don't trust the Remote IRR bit to be
  1247. * completey accurate.
  1248. *
  1249. * However there appears to be no other way to plug
  1250. * this race, so if the Remote IRR bit is not
  1251. * accurate and is causing problems then it is a hardware bug
  1252. * and you can go talk to the chipset vendor about it.
  1253. */
  1254. if (!io_apic_level_ack_pending(irq))
  1255. move_masked_irq(irq);
  1256. unmask_IO_APIC_irq(irq);
  1257. }
  1258. }
  1259. static struct irq_chip ioapic_chip __read_mostly = {
  1260. .name = "IO-APIC",
  1261. .startup = startup_ioapic_irq,
  1262. .mask = mask_IO_APIC_irq,
  1263. .unmask = unmask_IO_APIC_irq,
  1264. .ack = ack_apic_edge,
  1265. .eoi = ack_apic_level,
  1266. #ifdef CONFIG_SMP
  1267. .set_affinity = set_ioapic_affinity_irq,
  1268. #endif
  1269. .retrigger = ioapic_retrigger_irq,
  1270. };
  1271. static inline void init_IO_APIC_traps(void)
  1272. {
  1273. int irq;
  1274. /*
  1275. * NOTE! The local APIC isn't very good at handling
  1276. * multiple interrupts at the same interrupt level.
  1277. * As the interrupt level is determined by taking the
  1278. * vector number and shifting that right by 4, we
  1279. * want to spread these out a bit so that they don't
  1280. * all fall in the same interrupt level.
  1281. *
  1282. * Also, we've got to be careful not to trash gate
  1283. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  1284. */
  1285. for (irq = 0; irq < NR_IRQS ; irq++) {
  1286. int tmp = irq;
  1287. if (IO_APIC_IRQ(tmp) && !irq_cfg[tmp].vector) {
  1288. /*
  1289. * Hmm.. We don't have an entry for this,
  1290. * so default to an old-fashioned 8259
  1291. * interrupt if we can..
  1292. */
  1293. if (irq < 16)
  1294. make_8259A_irq(irq);
  1295. else
  1296. /* Strange. Oh, well.. */
  1297. irq_desc[irq].chip = &no_irq_chip;
  1298. }
  1299. }
  1300. }
  1301. static void enable_lapic_irq (unsigned int irq)
  1302. {
  1303. unsigned long v;
  1304. v = apic_read(APIC_LVT0);
  1305. apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
  1306. }
  1307. static void disable_lapic_irq (unsigned int irq)
  1308. {
  1309. unsigned long v;
  1310. v = apic_read(APIC_LVT0);
  1311. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  1312. }
  1313. static void ack_lapic_irq (unsigned int irq)
  1314. {
  1315. ack_APIC_irq();
  1316. }
  1317. static void end_lapic_irq (unsigned int i) { /* nothing */ }
  1318. static struct hw_interrupt_type lapic_irq_type __read_mostly = {
  1319. .name = "local-APIC",
  1320. .typename = "local-APIC-edge",
  1321. .startup = NULL, /* startup_irq() not used for IRQ0 */
  1322. .shutdown = NULL, /* shutdown_irq() not used for IRQ0 */
  1323. .enable = enable_lapic_irq,
  1324. .disable = disable_lapic_irq,
  1325. .ack = ack_lapic_irq,
  1326. .end = end_lapic_irq,
  1327. };
  1328. static void setup_nmi (void)
  1329. {
  1330. /*
  1331. * Dirty trick to enable the NMI watchdog ...
  1332. * We put the 8259A master into AEOI mode and
  1333. * unmask on all local APICs LVT0 as NMI.
  1334. *
  1335. * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
  1336. * is from Maciej W. Rozycki - so we do not have to EOI from
  1337. * the NMI handler or the timer interrupt.
  1338. */
  1339. printk(KERN_INFO "activating NMI Watchdog ...");
  1340. enable_NMI_through_LVT0(NULL);
  1341. printk(" done.\n");
  1342. }
  1343. /*
  1344. * This looks a bit hackish but it's about the only one way of sending
  1345. * a few INTA cycles to 8259As and any associated glue logic. ICR does
  1346. * not support the ExtINT mode, unfortunately. We need to send these
  1347. * cycles as some i82489DX-based boards have glue logic that keeps the
  1348. * 8259A interrupt line asserted until INTA. --macro
  1349. */
  1350. static inline void unlock_ExtINT_logic(void)
  1351. {
  1352. int apic, pin, i;
  1353. struct IO_APIC_route_entry entry0, entry1;
  1354. unsigned char save_control, save_freq_select;
  1355. unsigned long flags;
  1356. pin = find_isa_irq_pin(8, mp_INT);
  1357. apic = find_isa_irq_apic(8, mp_INT);
  1358. if (pin == -1)
  1359. return;
  1360. spin_lock_irqsave(&ioapic_lock, flags);
  1361. *(((int *)&entry0) + 1) = io_apic_read(apic, 0x11 + 2 * pin);
  1362. *(((int *)&entry0) + 0) = io_apic_read(apic, 0x10 + 2 * pin);
  1363. spin_unlock_irqrestore(&ioapic_lock, flags);
  1364. clear_IO_APIC_pin(apic, pin);
  1365. memset(&entry1, 0, sizeof(entry1));
  1366. entry1.dest_mode = 0; /* physical delivery */
  1367. entry1.mask = 0; /* unmask IRQ now */
  1368. entry1.dest = hard_smp_processor_id();
  1369. entry1.delivery_mode = dest_ExtINT;
  1370. entry1.polarity = entry0.polarity;
  1371. entry1.trigger = 0;
  1372. entry1.vector = 0;
  1373. spin_lock_irqsave(&ioapic_lock, flags);
  1374. io_apic_write(apic, 0x11 + 2 * pin, *(((int *)&entry1) + 1));
  1375. io_apic_write(apic, 0x10 + 2 * pin, *(((int *)&entry1) + 0));
  1376. spin_unlock_irqrestore(&ioapic_lock, flags);
  1377. save_control = CMOS_READ(RTC_CONTROL);
  1378. save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
  1379. CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
  1380. RTC_FREQ_SELECT);
  1381. CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
  1382. i = 100;
  1383. while (i-- > 0) {
  1384. mdelay(10);
  1385. if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
  1386. i -= 10;
  1387. }
  1388. CMOS_WRITE(save_control, RTC_CONTROL);
  1389. CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
  1390. clear_IO_APIC_pin(apic, pin);
  1391. spin_lock_irqsave(&ioapic_lock, flags);
  1392. io_apic_write(apic, 0x11 + 2 * pin, *(((int *)&entry0) + 1));
  1393. io_apic_write(apic, 0x10 + 2 * pin, *(((int *)&entry0) + 0));
  1394. spin_unlock_irqrestore(&ioapic_lock, flags);
  1395. }
  1396. /*
  1397. * This code may look a bit paranoid, but it's supposed to cooperate with
  1398. * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
  1399. * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
  1400. * fanatically on his truly buggy board.
  1401. *
  1402. * FIXME: really need to revamp this for modern platforms only.
  1403. */
  1404. static inline void check_timer(void)
  1405. {
  1406. struct irq_cfg *cfg = irq_cfg + 0;
  1407. int apic1, pin1, apic2, pin2;
  1408. /*
  1409. * get/set the timer IRQ vector:
  1410. */
  1411. disable_8259A_irq(0);
  1412. assign_irq_vector(0, TARGET_CPUS);
  1413. /*
  1414. * Subtle, code in do_timer_interrupt() expects an AEOI
  1415. * mode for the 8259A whenever interrupts are routed
  1416. * through I/O APICs. Also IRQ0 has to be enabled in
  1417. * the 8259A which implies the virtual wire has to be
  1418. * disabled in the local APIC.
  1419. */
  1420. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
  1421. init_8259A(1);
  1422. if (timer_over_8254 > 0)
  1423. enable_8259A_irq(0);
  1424. pin1 = find_isa_irq_pin(0, mp_INT);
  1425. apic1 = find_isa_irq_apic(0, mp_INT);
  1426. pin2 = ioapic_i8259.pin;
  1427. apic2 = ioapic_i8259.apic;
  1428. apic_printk(APIC_VERBOSE,KERN_INFO "..TIMER: vector=0x%02X apic1=%d pin1=%d apic2=%d pin2=%d\n",
  1429. cfg->vector, apic1, pin1, apic2, pin2);
  1430. if (pin1 != -1) {
  1431. /*
  1432. * Ok, does IRQ0 through the IOAPIC work?
  1433. */
  1434. unmask_IO_APIC_irq(0);
  1435. if (!no_timer_check && timer_irq_works()) {
  1436. nmi_watchdog_default();
  1437. if (nmi_watchdog == NMI_IO_APIC) {
  1438. disable_8259A_irq(0);
  1439. setup_nmi();
  1440. enable_8259A_irq(0);
  1441. }
  1442. if (disable_timer_pin_1 > 0)
  1443. clear_IO_APIC_pin(0, pin1);
  1444. return;
  1445. }
  1446. clear_IO_APIC_pin(apic1, pin1);
  1447. apic_printk(APIC_QUIET,KERN_ERR "..MP-BIOS bug: 8254 timer not "
  1448. "connected to IO-APIC\n");
  1449. }
  1450. apic_printk(APIC_VERBOSE,KERN_INFO "...trying to set up timer (IRQ0) "
  1451. "through the 8259A ... ");
  1452. if (pin2 != -1) {
  1453. apic_printk(APIC_VERBOSE,"\n..... (found apic %d pin %d) ...",
  1454. apic2, pin2);
  1455. /*
  1456. * legacy devices should be connected to IO APIC #0
  1457. */
  1458. setup_ExtINT_IRQ0_pin(apic2, pin2, cfg->vector);
  1459. if (timer_irq_works()) {
  1460. apic_printk(APIC_VERBOSE," works.\n");
  1461. nmi_watchdog_default();
  1462. if (nmi_watchdog == NMI_IO_APIC) {
  1463. setup_nmi();
  1464. }
  1465. return;
  1466. }
  1467. /*
  1468. * Cleanup, just in case ...
  1469. */
  1470. clear_IO_APIC_pin(apic2, pin2);
  1471. }
  1472. apic_printk(APIC_VERBOSE," failed.\n");
  1473. if (nmi_watchdog == NMI_IO_APIC) {
  1474. printk(KERN_WARNING "timer doesn't work through the IO-APIC - disabling NMI Watchdog!\n");
  1475. nmi_watchdog = 0;
  1476. }
  1477. apic_printk(APIC_VERBOSE, KERN_INFO "...trying to set up timer as Virtual Wire IRQ...");
  1478. disable_8259A_irq(0);
  1479. irq_desc[0].chip = &lapic_irq_type;
  1480. apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
  1481. enable_8259A_irq(0);
  1482. if (timer_irq_works()) {
  1483. apic_printk(APIC_VERBOSE," works.\n");
  1484. return;
  1485. }
  1486. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
  1487. apic_printk(APIC_VERBOSE," failed.\n");
  1488. apic_printk(APIC_VERBOSE, KERN_INFO "...trying to set up timer as ExtINT IRQ...");
  1489. init_8259A(0);
  1490. make_8259A_irq(0);
  1491. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  1492. unlock_ExtINT_logic();
  1493. if (timer_irq_works()) {
  1494. apic_printk(APIC_VERBOSE," works.\n");
  1495. return;
  1496. }
  1497. apic_printk(APIC_VERBOSE," failed :(.\n");
  1498. panic("IO-APIC + timer doesn't work! Try using the 'noapic' kernel parameter\n");
  1499. }
  1500. static int __init notimercheck(char *s)
  1501. {
  1502. no_timer_check = 1;
  1503. return 1;
  1504. }
  1505. __setup("no_timer_check", notimercheck);
  1506. /*
  1507. *
  1508. * IRQ's that are handled by the PIC in the MPS IOAPIC case.
  1509. * - IRQ2 is the cascade IRQ, and cannot be a io-apic IRQ.
  1510. * Linux doesn't really care, as it's not actually used
  1511. * for any interrupt handling anyway.
  1512. */
  1513. #define PIC_IRQS (1<<2)
  1514. void __init setup_IO_APIC(void)
  1515. {
  1516. enable_IO_APIC();
  1517. if (acpi_ioapic)
  1518. io_apic_irqs = ~0; /* all IRQs go through IOAPIC */
  1519. else
  1520. io_apic_irqs = ~PIC_IRQS;
  1521. apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
  1522. sync_Arb_IDs();
  1523. setup_IO_APIC_irqs();
  1524. init_IO_APIC_traps();
  1525. check_timer();
  1526. if (!acpi_ioapic)
  1527. print_IO_APIC();
  1528. }
  1529. struct sysfs_ioapic_data {
  1530. struct sys_device dev;
  1531. struct IO_APIC_route_entry entry[0];
  1532. };
  1533. static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
  1534. static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
  1535. {
  1536. struct IO_APIC_route_entry *entry;
  1537. struct sysfs_ioapic_data *data;
  1538. int i;
  1539. data = container_of(dev, struct sysfs_ioapic_data, dev);
  1540. entry = data->entry;
  1541. for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
  1542. *entry = ioapic_read_entry(dev->id, i);
  1543. return 0;
  1544. }
  1545. static int ioapic_resume(struct sys_device *dev)
  1546. {
  1547. struct IO_APIC_route_entry *entry;
  1548. struct sysfs_ioapic_data *data;
  1549. unsigned long flags;
  1550. union IO_APIC_reg_00 reg_00;
  1551. int i;
  1552. data = container_of(dev, struct sysfs_ioapic_data, dev);
  1553. entry = data->entry;
  1554. spin_lock_irqsave(&ioapic_lock, flags);
  1555. reg_00.raw = io_apic_read(dev->id, 0);
  1556. if (reg_00.bits.ID != mp_ioapics[dev->id].mpc_apicid) {
  1557. reg_00.bits.ID = mp_ioapics[dev->id].mpc_apicid;
  1558. io_apic_write(dev->id, 0, reg_00.raw);
  1559. }
  1560. spin_unlock_irqrestore(&ioapic_lock, flags);
  1561. for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
  1562. ioapic_write_entry(dev->id, i, entry[i]);
  1563. return 0;
  1564. }
  1565. static struct sysdev_class ioapic_sysdev_class = {
  1566. set_kset_name("ioapic"),
  1567. .suspend = ioapic_suspend,
  1568. .resume = ioapic_resume,
  1569. };
  1570. static int __init ioapic_init_sysfs(void)
  1571. {
  1572. struct sys_device * dev;
  1573. int i, size, error = 0;
  1574. error = sysdev_class_register(&ioapic_sysdev_class);
  1575. if (error)
  1576. return error;
  1577. for (i = 0; i < nr_ioapics; i++ ) {
  1578. size = sizeof(struct sys_device) + nr_ioapic_registers[i]
  1579. * sizeof(struct IO_APIC_route_entry);
  1580. mp_ioapic_data[i] = kmalloc(size, GFP_KERNEL);
  1581. if (!mp_ioapic_data[i]) {
  1582. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  1583. continue;
  1584. }
  1585. memset(mp_ioapic_data[i], 0, size);
  1586. dev = &mp_ioapic_data[i]->dev;
  1587. dev->id = i;
  1588. dev->cls = &ioapic_sysdev_class;
  1589. error = sysdev_register(dev);
  1590. if (error) {
  1591. kfree(mp_ioapic_data[i]);
  1592. mp_ioapic_data[i] = NULL;
  1593. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  1594. continue;
  1595. }
  1596. }
  1597. return 0;
  1598. }
  1599. device_initcall(ioapic_init_sysfs);
  1600. /*
  1601. * Dynamic irq allocate and deallocation
  1602. */
  1603. int create_irq(void)
  1604. {
  1605. /* Allocate an unused irq */
  1606. int irq;
  1607. int new;
  1608. unsigned long flags;
  1609. irq = -ENOSPC;
  1610. spin_lock_irqsave(&vector_lock, flags);
  1611. for (new = (NR_IRQS - 1); new >= 0; new--) {
  1612. if (platform_legacy_irq(new))
  1613. continue;
  1614. if (irq_cfg[new].vector != 0)
  1615. continue;
  1616. if (__assign_irq_vector(new, TARGET_CPUS) == 0)
  1617. irq = new;
  1618. break;
  1619. }
  1620. spin_unlock_irqrestore(&vector_lock, flags);
  1621. if (irq >= 0) {
  1622. dynamic_irq_init(irq);
  1623. }
  1624. return irq;
  1625. }
  1626. void destroy_irq(unsigned int irq)
  1627. {
  1628. unsigned long flags;
  1629. dynamic_irq_cleanup(irq);
  1630. spin_lock_irqsave(&vector_lock, flags);
  1631. __clear_irq_vector(irq);
  1632. spin_unlock_irqrestore(&vector_lock, flags);
  1633. }
  1634. /*
  1635. * MSI mesage composition
  1636. */
  1637. #ifdef CONFIG_PCI_MSI
  1638. static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
  1639. {
  1640. struct irq_cfg *cfg = irq_cfg + irq;
  1641. int err;
  1642. unsigned dest;
  1643. cpumask_t tmp;
  1644. tmp = TARGET_CPUS;
  1645. err = assign_irq_vector(irq, tmp);
  1646. if (!err) {
  1647. cpus_and(tmp, cfg->domain, tmp);
  1648. dest = cpu_mask_to_apicid(tmp);
  1649. msg->address_hi = MSI_ADDR_BASE_HI;
  1650. msg->address_lo =
  1651. MSI_ADDR_BASE_LO |
  1652. ((INT_DEST_MODE == 0) ?
  1653. MSI_ADDR_DEST_MODE_PHYSICAL:
  1654. MSI_ADDR_DEST_MODE_LOGICAL) |
  1655. ((INT_DELIVERY_MODE != dest_LowestPrio) ?
  1656. MSI_ADDR_REDIRECTION_CPU:
  1657. MSI_ADDR_REDIRECTION_LOWPRI) |
  1658. MSI_ADDR_DEST_ID(dest);
  1659. msg->data =
  1660. MSI_DATA_TRIGGER_EDGE |
  1661. MSI_DATA_LEVEL_ASSERT |
  1662. ((INT_DELIVERY_MODE != dest_LowestPrio) ?
  1663. MSI_DATA_DELIVERY_FIXED:
  1664. MSI_DATA_DELIVERY_LOWPRI) |
  1665. MSI_DATA_VECTOR(cfg->vector);
  1666. }
  1667. return err;
  1668. }
  1669. #ifdef CONFIG_SMP
  1670. static void set_msi_irq_affinity(unsigned int irq, cpumask_t mask)
  1671. {
  1672. struct irq_cfg *cfg = irq_cfg + irq;
  1673. struct msi_msg msg;
  1674. unsigned int dest;
  1675. cpumask_t tmp;
  1676. cpus_and(tmp, mask, cpu_online_map);
  1677. if (cpus_empty(tmp))
  1678. return;
  1679. if (assign_irq_vector(irq, mask))
  1680. return;
  1681. cpus_and(tmp, cfg->domain, mask);
  1682. dest = cpu_mask_to_apicid(tmp);
  1683. read_msi_msg(irq, &msg);
  1684. msg.data &= ~MSI_DATA_VECTOR_MASK;
  1685. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  1686. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  1687. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  1688. write_msi_msg(irq, &msg);
  1689. irq_desc[irq].affinity = mask;
  1690. }
  1691. #endif /* CONFIG_SMP */
  1692. /*
  1693. * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
  1694. * which implement the MSI or MSI-X Capability Structure.
  1695. */
  1696. static struct irq_chip msi_chip = {
  1697. .name = "PCI-MSI",
  1698. .unmask = unmask_msi_irq,
  1699. .mask = mask_msi_irq,
  1700. .ack = ack_apic_edge,
  1701. #ifdef CONFIG_SMP
  1702. .set_affinity = set_msi_irq_affinity,
  1703. #endif
  1704. .retrigger = ioapic_retrigger_irq,
  1705. };
  1706. int arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)
  1707. {
  1708. struct msi_msg msg;
  1709. int irq, ret;
  1710. irq = create_irq();
  1711. if (irq < 0)
  1712. return irq;
  1713. ret = msi_compose_msg(dev, irq, &msg);
  1714. if (ret < 0) {
  1715. destroy_irq(irq);
  1716. return ret;
  1717. }
  1718. set_irq_msi(irq, desc);
  1719. write_msi_msg(irq, &msg);
  1720. set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
  1721. return 0;
  1722. }
  1723. void arch_teardown_msi_irq(unsigned int irq)
  1724. {
  1725. destroy_irq(irq);
  1726. }
  1727. #endif /* CONFIG_PCI_MSI */
  1728. /*
  1729. * Hypertransport interrupt support
  1730. */
  1731. #ifdef CONFIG_HT_IRQ
  1732. #ifdef CONFIG_SMP
  1733. static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
  1734. {
  1735. struct ht_irq_msg msg;
  1736. fetch_ht_irq_msg(irq, &msg);
  1737. msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
  1738. msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
  1739. msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
  1740. msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
  1741. write_ht_irq_msg(irq, &msg);
  1742. }
  1743. static void set_ht_irq_affinity(unsigned int irq, cpumask_t mask)
  1744. {
  1745. struct irq_cfg *cfg = irq_cfg + irq;
  1746. unsigned int dest;
  1747. cpumask_t tmp;
  1748. cpus_and(tmp, mask, cpu_online_map);
  1749. if (cpus_empty(tmp))
  1750. return;
  1751. if (assign_irq_vector(irq, mask))
  1752. return;
  1753. cpus_and(tmp, cfg->domain, mask);
  1754. dest = cpu_mask_to_apicid(tmp);
  1755. target_ht_irq(irq, dest, cfg->vector);
  1756. irq_desc[irq].affinity = mask;
  1757. }
  1758. #endif
  1759. static struct irq_chip ht_irq_chip = {
  1760. .name = "PCI-HT",
  1761. .mask = mask_ht_irq,
  1762. .unmask = unmask_ht_irq,
  1763. .ack = ack_apic_edge,
  1764. #ifdef CONFIG_SMP
  1765. .set_affinity = set_ht_irq_affinity,
  1766. #endif
  1767. .retrigger = ioapic_retrigger_irq,
  1768. };
  1769. int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
  1770. {
  1771. struct irq_cfg *cfg = irq_cfg + irq;
  1772. int err;
  1773. cpumask_t tmp;
  1774. tmp = TARGET_CPUS;
  1775. err = assign_irq_vector(irq, tmp);
  1776. if (!err) {
  1777. struct ht_irq_msg msg;
  1778. unsigned dest;
  1779. cpus_and(tmp, cfg->domain, tmp);
  1780. dest = cpu_mask_to_apicid(tmp);
  1781. msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
  1782. msg.address_lo =
  1783. HT_IRQ_LOW_BASE |
  1784. HT_IRQ_LOW_DEST_ID(dest) |
  1785. HT_IRQ_LOW_VECTOR(cfg->vector) |
  1786. ((INT_DEST_MODE == 0) ?
  1787. HT_IRQ_LOW_DM_PHYSICAL :
  1788. HT_IRQ_LOW_DM_LOGICAL) |
  1789. HT_IRQ_LOW_RQEOI_EDGE |
  1790. ((INT_DELIVERY_MODE != dest_LowestPrio) ?
  1791. HT_IRQ_LOW_MT_FIXED :
  1792. HT_IRQ_LOW_MT_ARBITRATED) |
  1793. HT_IRQ_LOW_IRQ_MASKED;
  1794. write_ht_irq_msg(irq, &msg);
  1795. set_irq_chip_and_handler_name(irq, &ht_irq_chip,
  1796. handle_edge_irq, "edge");
  1797. }
  1798. return err;
  1799. }
  1800. #endif /* CONFIG_HT_IRQ */
  1801. /* --------------------------------------------------------------------------
  1802. ACPI-based IOAPIC Configuration
  1803. -------------------------------------------------------------------------- */
  1804. #ifdef CONFIG_ACPI
  1805. #define IO_APIC_MAX_ID 0xFE
  1806. int __init io_apic_get_redir_entries (int ioapic)
  1807. {
  1808. union IO_APIC_reg_01 reg_01;
  1809. unsigned long flags;
  1810. spin_lock_irqsave(&ioapic_lock, flags);
  1811. reg_01.raw = io_apic_read(ioapic, 1);
  1812. spin_unlock_irqrestore(&ioapic_lock, flags);
  1813. return reg_01.bits.entries;
  1814. }
  1815. int io_apic_set_pci_routing (int ioapic, int pin, int irq, int triggering, int polarity)
  1816. {
  1817. if (!IO_APIC_IRQ(irq)) {
  1818. apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
  1819. ioapic);
  1820. return -EINVAL;
  1821. }
  1822. /*
  1823. * IRQs < 16 are already in the irq_2_pin[] map
  1824. */
  1825. if (irq >= 16)
  1826. add_pin_to_irq(irq, ioapic, pin);
  1827. setup_IO_APIC_irq(ioapic, pin, irq, triggering, polarity);
  1828. return 0;
  1829. }
  1830. #endif /* CONFIG_ACPI */
  1831. /*
  1832. * This function currently is only a helper for the i386 smp boot process where
  1833. * we need to reprogram the ioredtbls to cater for the cpus which have come online
  1834. * so mask in all cases should simply be TARGET_CPUS
  1835. */
  1836. #ifdef CONFIG_SMP
  1837. void __init setup_ioapic_dest(void)
  1838. {
  1839. int pin, ioapic, irq, irq_entry;
  1840. if (skip_ioapic_setup == 1)
  1841. return;
  1842. for (ioapic = 0; ioapic < nr_ioapics; ioapic++) {
  1843. for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
  1844. irq_entry = find_irq_entry(ioapic, pin, mp_INT);
  1845. if (irq_entry == -1)
  1846. continue;
  1847. irq = pin_2_irq(irq_entry, ioapic, pin);
  1848. /* setup_IO_APIC_irqs could fail to get vector for some device
  1849. * when you have too many devices, because at that time only boot
  1850. * cpu is online.
  1851. */
  1852. if (!irq_cfg[irq].vector)
  1853. setup_IO_APIC_irq(ioapic, pin, irq,
  1854. irq_trigger(irq_entry),
  1855. irq_polarity(irq_entry));
  1856. else
  1857. set_ioapic_affinity_irq(irq, TARGET_CPUS);
  1858. }
  1859. }
  1860. }
  1861. #endif