io_apic_32.c 69 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847
  1. /*
  2. * Intel IO-APIC support for multi-Pentium hosts.
  3. *
  4. * Copyright (C) 1997, 1998, 1999, 2000 Ingo Molnar, Hajnalka Szabo
  5. *
  6. * Many thanks to Stig Venaas for trying out countless experimental
  7. * patches and reporting/debugging problems patiently!
  8. *
  9. * (c) 1999, Multiple IO-APIC support, developed by
  10. * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
  11. * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
  12. * further tested and cleaned up by Zach Brown <zab@redhat.com>
  13. * and Ingo Molnar <mingo@redhat.com>
  14. *
  15. * Fixes
  16. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  17. * thanks to Eric Gilmore
  18. * and Rolf G. Tews
  19. * for testing these extensively
  20. * Paul Diefenbaugh : Added full ACPI support
  21. */
  22. #include <linux/mm.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/init.h>
  25. #include <linux/delay.h>
  26. #include <linux/sched.h>
  27. #include <linux/mc146818rtc.h>
  28. #include <linux/compiler.h>
  29. #include <linux/acpi.h>
  30. #include <linux/module.h>
  31. #include <linux/sysdev.h>
  32. #include <linux/pci.h>
  33. #include <linux/msi.h>
  34. #include <linux/htirq.h>
  35. #include <linux/freezer.h>
  36. #include <linux/kthread.h>
  37. #include <asm/io.h>
  38. #include <asm/smp.h>
  39. #include <asm/desc.h>
  40. #include <asm/timer.h>
  41. #include <asm/i8259.h>
  42. #include <asm/nmi.h>
  43. #include <asm/msidef.h>
  44. #include <asm/hypertransport.h>
  45. #include <mach_apic.h>
  46. #include <mach_apicdef.h>
  47. #include "io_ports.h"
  48. int (*ioapic_renumber_irq)(int ioapic, int irq);
  49. atomic_t irq_mis_count;
  50. /* Where if anywhere is the i8259 connect in external int mode */
  51. static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
  52. static DEFINE_SPINLOCK(ioapic_lock);
  53. static DEFINE_SPINLOCK(vector_lock);
  54. int timer_over_8254 __initdata = 1;
  55. /*
  56. * Is the SiS APIC rmw bug present ?
  57. * -1 = don't know, 0 = no, 1 = yes
  58. */
  59. int sis_apic_bug = -1;
  60. /*
  61. * # of IRQ routing registers
  62. */
  63. int nr_ioapic_registers[MAX_IO_APICS];
  64. static int disable_timer_pin_1 __initdata;
  65. /*
  66. * Rough estimation of how many shared IRQs there are, can
  67. * be changed anytime.
  68. */
  69. #define MAX_PLUS_SHARED_IRQS NR_IRQS
  70. #define PIN_MAP_SIZE (MAX_PLUS_SHARED_IRQS + NR_IRQS)
  71. /*
  72. * This is performance-critical, we want to do it O(1)
  73. *
  74. * the indexing order of this array favors 1:1 mappings
  75. * between pins and IRQs.
  76. */
  77. static struct irq_pin_list {
  78. int apic, pin, next;
  79. } irq_2_pin[PIN_MAP_SIZE];
  80. struct io_apic {
  81. unsigned int index;
  82. unsigned int unused[3];
  83. unsigned int data;
  84. };
  85. static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
  86. {
  87. return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
  88. + (mp_ioapics[idx].mpc_apicaddr & ~PAGE_MASK);
  89. }
  90. static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
  91. {
  92. struct io_apic __iomem *io_apic = io_apic_base(apic);
  93. writel(reg, &io_apic->index);
  94. return readl(&io_apic->data);
  95. }
  96. static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
  97. {
  98. struct io_apic __iomem *io_apic = io_apic_base(apic);
  99. writel(reg, &io_apic->index);
  100. writel(value, &io_apic->data);
  101. }
  102. /*
  103. * Re-write a value: to be used for read-modify-write
  104. * cycles where the read already set up the index register.
  105. *
  106. * Older SiS APIC requires we rewrite the index register
  107. */
  108. static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
  109. {
  110. volatile struct io_apic __iomem *io_apic = io_apic_base(apic);
  111. if (sis_apic_bug)
  112. writel(reg, &io_apic->index);
  113. writel(value, &io_apic->data);
  114. }
  115. union entry_union {
  116. struct { u32 w1, w2; };
  117. struct IO_APIC_route_entry entry;
  118. };
  119. static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
  120. {
  121. union entry_union eu;
  122. unsigned long flags;
  123. spin_lock_irqsave(&ioapic_lock, flags);
  124. eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
  125. eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
  126. spin_unlock_irqrestore(&ioapic_lock, flags);
  127. return eu.entry;
  128. }
  129. /*
  130. * When we write a new IO APIC routing entry, we need to write the high
  131. * word first! If the mask bit in the low word is clear, we will enable
  132. * the interrupt, and we need to make sure the entry is fully populated
  133. * before that happens.
  134. */
  135. static void
  136. __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  137. {
  138. union entry_union eu;
  139. eu.entry = e;
  140. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  141. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  142. }
  143. static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  144. {
  145. unsigned long flags;
  146. spin_lock_irqsave(&ioapic_lock, flags);
  147. __ioapic_write_entry(apic, pin, e);
  148. spin_unlock_irqrestore(&ioapic_lock, flags);
  149. }
  150. /*
  151. * When we mask an IO APIC routing entry, we need to write the low
  152. * word first, in order to set the mask bit before we change the
  153. * high bits!
  154. */
  155. static void ioapic_mask_entry(int apic, int pin)
  156. {
  157. unsigned long flags;
  158. union entry_union eu = { .entry.mask = 1 };
  159. spin_lock_irqsave(&ioapic_lock, flags);
  160. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  161. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  162. spin_unlock_irqrestore(&ioapic_lock, flags);
  163. }
  164. /*
  165. * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
  166. * shared ISA-space IRQs, so we have to support them. We are super
  167. * fast in the common case, and fast for shared ISA-space IRQs.
  168. */
  169. static void add_pin_to_irq(unsigned int irq, int apic, int pin)
  170. {
  171. static int first_free_entry = NR_IRQS;
  172. struct irq_pin_list *entry = irq_2_pin + irq;
  173. while (entry->next)
  174. entry = irq_2_pin + entry->next;
  175. if (entry->pin != -1) {
  176. entry->next = first_free_entry;
  177. entry = irq_2_pin + entry->next;
  178. if (++first_free_entry >= PIN_MAP_SIZE)
  179. panic("io_apic.c: whoops");
  180. }
  181. entry->apic = apic;
  182. entry->pin = pin;
  183. }
  184. /*
  185. * Reroute an IRQ to a different pin.
  186. */
  187. static void __init replace_pin_at_irq(unsigned int irq,
  188. int oldapic, int oldpin,
  189. int newapic, int newpin)
  190. {
  191. struct irq_pin_list *entry = irq_2_pin + irq;
  192. while (1) {
  193. if (entry->apic == oldapic && entry->pin == oldpin) {
  194. entry->apic = newapic;
  195. entry->pin = newpin;
  196. }
  197. if (!entry->next)
  198. break;
  199. entry = irq_2_pin + entry->next;
  200. }
  201. }
  202. static void __modify_IO_APIC_irq (unsigned int irq, unsigned long enable, unsigned long disable)
  203. {
  204. struct irq_pin_list *entry = irq_2_pin + irq;
  205. unsigned int pin, reg;
  206. for (;;) {
  207. pin = entry->pin;
  208. if (pin == -1)
  209. break;
  210. reg = io_apic_read(entry->apic, 0x10 + pin*2);
  211. reg &= ~disable;
  212. reg |= enable;
  213. io_apic_modify(entry->apic, 0x10 + pin*2, reg);
  214. if (!entry->next)
  215. break;
  216. entry = irq_2_pin + entry->next;
  217. }
  218. }
  219. /* mask = 1 */
  220. static void __mask_IO_APIC_irq (unsigned int irq)
  221. {
  222. __modify_IO_APIC_irq(irq, 0x00010000, 0);
  223. }
  224. /* mask = 0 */
  225. static void __unmask_IO_APIC_irq (unsigned int irq)
  226. {
  227. __modify_IO_APIC_irq(irq, 0, 0x00010000);
  228. }
  229. /* mask = 1, trigger = 0 */
  230. static void __mask_and_edge_IO_APIC_irq (unsigned int irq)
  231. {
  232. __modify_IO_APIC_irq(irq, 0x00010000, 0x00008000);
  233. }
  234. /* mask = 0, trigger = 1 */
  235. static void __unmask_and_level_IO_APIC_irq (unsigned int irq)
  236. {
  237. __modify_IO_APIC_irq(irq, 0x00008000, 0x00010000);
  238. }
  239. static void mask_IO_APIC_irq (unsigned int irq)
  240. {
  241. unsigned long flags;
  242. spin_lock_irqsave(&ioapic_lock, flags);
  243. __mask_IO_APIC_irq(irq);
  244. spin_unlock_irqrestore(&ioapic_lock, flags);
  245. }
  246. static void unmask_IO_APIC_irq (unsigned int irq)
  247. {
  248. unsigned long flags;
  249. spin_lock_irqsave(&ioapic_lock, flags);
  250. __unmask_IO_APIC_irq(irq);
  251. spin_unlock_irqrestore(&ioapic_lock, flags);
  252. }
  253. static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
  254. {
  255. struct IO_APIC_route_entry entry;
  256. /* Check delivery_mode to be sure we're not clearing an SMI pin */
  257. entry = ioapic_read_entry(apic, pin);
  258. if (entry.delivery_mode == dest_SMI)
  259. return;
  260. /*
  261. * Disable it in the IO-APIC irq-routing table:
  262. */
  263. ioapic_mask_entry(apic, pin);
  264. }
  265. static void clear_IO_APIC (void)
  266. {
  267. int apic, pin;
  268. for (apic = 0; apic < nr_ioapics; apic++)
  269. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  270. clear_IO_APIC_pin(apic, pin);
  271. }
  272. #ifdef CONFIG_SMP
  273. static void set_ioapic_affinity_irq(unsigned int irq, cpumask_t cpumask)
  274. {
  275. unsigned long flags;
  276. int pin;
  277. struct irq_pin_list *entry = irq_2_pin + irq;
  278. unsigned int apicid_value;
  279. cpumask_t tmp;
  280. cpus_and(tmp, cpumask, cpu_online_map);
  281. if (cpus_empty(tmp))
  282. tmp = TARGET_CPUS;
  283. cpus_and(cpumask, tmp, CPU_MASK_ALL);
  284. apicid_value = cpu_mask_to_apicid(cpumask);
  285. /* Prepare to do the io_apic_write */
  286. apicid_value = apicid_value << 24;
  287. spin_lock_irqsave(&ioapic_lock, flags);
  288. for (;;) {
  289. pin = entry->pin;
  290. if (pin == -1)
  291. break;
  292. io_apic_write(entry->apic, 0x10 + 1 + pin*2, apicid_value);
  293. if (!entry->next)
  294. break;
  295. entry = irq_2_pin + entry->next;
  296. }
  297. irq_desc[irq].affinity = cpumask;
  298. spin_unlock_irqrestore(&ioapic_lock, flags);
  299. }
  300. #if defined(CONFIG_IRQBALANCE)
  301. # include <asm/processor.h> /* kernel_thread() */
  302. # include <linux/kernel_stat.h> /* kstat */
  303. # include <linux/slab.h> /* kmalloc() */
  304. # include <linux/timer.h> /* time_after() */
  305. #define IRQBALANCE_CHECK_ARCH -999
  306. #define MAX_BALANCED_IRQ_INTERVAL (5*HZ)
  307. #define MIN_BALANCED_IRQ_INTERVAL (HZ/2)
  308. #define BALANCED_IRQ_MORE_DELTA (HZ/10)
  309. #define BALANCED_IRQ_LESS_DELTA (HZ)
  310. static int irqbalance_disabled __read_mostly = IRQBALANCE_CHECK_ARCH;
  311. static int physical_balance __read_mostly;
  312. static long balanced_irq_interval __read_mostly = MAX_BALANCED_IRQ_INTERVAL;
  313. static struct irq_cpu_info {
  314. unsigned long * last_irq;
  315. unsigned long * irq_delta;
  316. unsigned long irq;
  317. } irq_cpu_data[NR_CPUS];
  318. #define CPU_IRQ(cpu) (irq_cpu_data[cpu].irq)
  319. #define LAST_CPU_IRQ(cpu,irq) (irq_cpu_data[cpu].last_irq[irq])
  320. #define IRQ_DELTA(cpu,irq) (irq_cpu_data[cpu].irq_delta[irq])
  321. #define IDLE_ENOUGH(cpu,now) \
  322. (idle_cpu(cpu) && ((now) - per_cpu(irq_stat, (cpu)).idle_timestamp > 1))
  323. #define IRQ_ALLOWED(cpu, allowed_mask) cpu_isset(cpu, allowed_mask)
  324. #define CPU_TO_PACKAGEINDEX(i) (first_cpu(cpu_sibling_map[i]))
  325. static cpumask_t balance_irq_affinity[NR_IRQS] = {
  326. [0 ... NR_IRQS-1] = CPU_MASK_ALL
  327. };
  328. void set_balance_irq_affinity(unsigned int irq, cpumask_t mask)
  329. {
  330. balance_irq_affinity[irq] = mask;
  331. }
  332. static unsigned long move(int curr_cpu, cpumask_t allowed_mask,
  333. unsigned long now, int direction)
  334. {
  335. int search_idle = 1;
  336. int cpu = curr_cpu;
  337. goto inside;
  338. do {
  339. if (unlikely(cpu == curr_cpu))
  340. search_idle = 0;
  341. inside:
  342. if (direction == 1) {
  343. cpu++;
  344. if (cpu >= NR_CPUS)
  345. cpu = 0;
  346. } else {
  347. cpu--;
  348. if (cpu == -1)
  349. cpu = NR_CPUS-1;
  350. }
  351. } while (!cpu_online(cpu) || !IRQ_ALLOWED(cpu,allowed_mask) ||
  352. (search_idle && !IDLE_ENOUGH(cpu,now)));
  353. return cpu;
  354. }
  355. static inline void balance_irq(int cpu, int irq)
  356. {
  357. unsigned long now = jiffies;
  358. cpumask_t allowed_mask;
  359. unsigned int new_cpu;
  360. if (irqbalance_disabled)
  361. return;
  362. cpus_and(allowed_mask, cpu_online_map, balance_irq_affinity[irq]);
  363. new_cpu = move(cpu, allowed_mask, now, 1);
  364. if (cpu != new_cpu) {
  365. set_pending_irq(irq, cpumask_of_cpu(new_cpu));
  366. }
  367. }
  368. static inline void rotate_irqs_among_cpus(unsigned long useful_load_threshold)
  369. {
  370. int i, j;
  371. for_each_online_cpu(i) {
  372. for (j = 0; j < NR_IRQS; j++) {
  373. if (!irq_desc[j].action)
  374. continue;
  375. /* Is it a significant load ? */
  376. if (IRQ_DELTA(CPU_TO_PACKAGEINDEX(i),j) <
  377. useful_load_threshold)
  378. continue;
  379. balance_irq(i, j);
  380. }
  381. }
  382. balanced_irq_interval = max((long)MIN_BALANCED_IRQ_INTERVAL,
  383. balanced_irq_interval - BALANCED_IRQ_LESS_DELTA);
  384. return;
  385. }
  386. static void do_irq_balance(void)
  387. {
  388. int i, j;
  389. unsigned long max_cpu_irq = 0, min_cpu_irq = (~0);
  390. unsigned long move_this_load = 0;
  391. int max_loaded = 0, min_loaded = 0;
  392. int load;
  393. unsigned long useful_load_threshold = balanced_irq_interval + 10;
  394. int selected_irq;
  395. int tmp_loaded, first_attempt = 1;
  396. unsigned long tmp_cpu_irq;
  397. unsigned long imbalance = 0;
  398. cpumask_t allowed_mask, target_cpu_mask, tmp;
  399. for_each_possible_cpu(i) {
  400. int package_index;
  401. CPU_IRQ(i) = 0;
  402. if (!cpu_online(i))
  403. continue;
  404. package_index = CPU_TO_PACKAGEINDEX(i);
  405. for (j = 0; j < NR_IRQS; j++) {
  406. unsigned long value_now, delta;
  407. /* Is this an active IRQ or balancing disabled ? */
  408. if (!irq_desc[j].action || irq_balancing_disabled(j))
  409. continue;
  410. if ( package_index == i )
  411. IRQ_DELTA(package_index,j) = 0;
  412. /* Determine the total count per processor per IRQ */
  413. value_now = (unsigned long) kstat_cpu(i).irqs[j];
  414. /* Determine the activity per processor per IRQ */
  415. delta = value_now - LAST_CPU_IRQ(i,j);
  416. /* Update last_cpu_irq[][] for the next time */
  417. LAST_CPU_IRQ(i,j) = value_now;
  418. /* Ignore IRQs whose rate is less than the clock */
  419. if (delta < useful_load_threshold)
  420. continue;
  421. /* update the load for the processor or package total */
  422. IRQ_DELTA(package_index,j) += delta;
  423. /* Keep track of the higher numbered sibling as well */
  424. if (i != package_index)
  425. CPU_IRQ(i) += delta;
  426. /*
  427. * We have sibling A and sibling B in the package
  428. *
  429. * cpu_irq[A] = load for cpu A + load for cpu B
  430. * cpu_irq[B] = load for cpu B
  431. */
  432. CPU_IRQ(package_index) += delta;
  433. }
  434. }
  435. /* Find the least loaded processor package */
  436. for_each_online_cpu(i) {
  437. if (i != CPU_TO_PACKAGEINDEX(i))
  438. continue;
  439. if (min_cpu_irq > CPU_IRQ(i)) {
  440. min_cpu_irq = CPU_IRQ(i);
  441. min_loaded = i;
  442. }
  443. }
  444. max_cpu_irq = ULONG_MAX;
  445. tryanothercpu:
  446. /* Look for heaviest loaded processor.
  447. * We may come back to get the next heaviest loaded processor.
  448. * Skip processors with trivial loads.
  449. */
  450. tmp_cpu_irq = 0;
  451. tmp_loaded = -1;
  452. for_each_online_cpu(i) {
  453. if (i != CPU_TO_PACKAGEINDEX(i))
  454. continue;
  455. if (max_cpu_irq <= CPU_IRQ(i))
  456. continue;
  457. if (tmp_cpu_irq < CPU_IRQ(i)) {
  458. tmp_cpu_irq = CPU_IRQ(i);
  459. tmp_loaded = i;
  460. }
  461. }
  462. if (tmp_loaded == -1) {
  463. /* In the case of small number of heavy interrupt sources,
  464. * loading some of the cpus too much. We use Ingo's original
  465. * approach to rotate them around.
  466. */
  467. if (!first_attempt && imbalance >= useful_load_threshold) {
  468. rotate_irqs_among_cpus(useful_load_threshold);
  469. return;
  470. }
  471. goto not_worth_the_effort;
  472. }
  473. first_attempt = 0; /* heaviest search */
  474. max_cpu_irq = tmp_cpu_irq; /* load */
  475. max_loaded = tmp_loaded; /* processor */
  476. imbalance = (max_cpu_irq - min_cpu_irq) / 2;
  477. /* if imbalance is less than approx 10% of max load, then
  478. * observe diminishing returns action. - quit
  479. */
  480. if (imbalance < (max_cpu_irq >> 3))
  481. goto not_worth_the_effort;
  482. tryanotherirq:
  483. /* if we select an IRQ to move that can't go where we want, then
  484. * see if there is another one to try.
  485. */
  486. move_this_load = 0;
  487. selected_irq = -1;
  488. for (j = 0; j < NR_IRQS; j++) {
  489. /* Is this an active IRQ? */
  490. if (!irq_desc[j].action)
  491. continue;
  492. if (imbalance <= IRQ_DELTA(max_loaded,j))
  493. continue;
  494. /* Try to find the IRQ that is closest to the imbalance
  495. * without going over.
  496. */
  497. if (move_this_load < IRQ_DELTA(max_loaded,j)) {
  498. move_this_load = IRQ_DELTA(max_loaded,j);
  499. selected_irq = j;
  500. }
  501. }
  502. if (selected_irq == -1) {
  503. goto tryanothercpu;
  504. }
  505. imbalance = move_this_load;
  506. /* For physical_balance case, we accumlated both load
  507. * values in the one of the siblings cpu_irq[],
  508. * to use the same code for physical and logical processors
  509. * as much as possible.
  510. *
  511. * NOTE: the cpu_irq[] array holds the sum of the load for
  512. * sibling A and sibling B in the slot for the lowest numbered
  513. * sibling (A), _AND_ the load for sibling B in the slot for
  514. * the higher numbered sibling.
  515. *
  516. * We seek the least loaded sibling by making the comparison
  517. * (A+B)/2 vs B
  518. */
  519. load = CPU_IRQ(min_loaded) >> 1;
  520. for_each_cpu_mask(j, cpu_sibling_map[min_loaded]) {
  521. if (load > CPU_IRQ(j)) {
  522. /* This won't change cpu_sibling_map[min_loaded] */
  523. load = CPU_IRQ(j);
  524. min_loaded = j;
  525. }
  526. }
  527. cpus_and(allowed_mask,
  528. cpu_online_map,
  529. balance_irq_affinity[selected_irq]);
  530. target_cpu_mask = cpumask_of_cpu(min_loaded);
  531. cpus_and(tmp, target_cpu_mask, allowed_mask);
  532. if (!cpus_empty(tmp)) {
  533. /* mark for change destination */
  534. set_pending_irq(selected_irq, cpumask_of_cpu(min_loaded));
  535. /* Since we made a change, come back sooner to
  536. * check for more variation.
  537. */
  538. balanced_irq_interval = max((long)MIN_BALANCED_IRQ_INTERVAL,
  539. balanced_irq_interval - BALANCED_IRQ_LESS_DELTA);
  540. return;
  541. }
  542. goto tryanotherirq;
  543. not_worth_the_effort:
  544. /*
  545. * if we did not find an IRQ to move, then adjust the time interval
  546. * upward
  547. */
  548. balanced_irq_interval = min((long)MAX_BALANCED_IRQ_INTERVAL,
  549. balanced_irq_interval + BALANCED_IRQ_MORE_DELTA);
  550. return;
  551. }
  552. static int balanced_irq(void *unused)
  553. {
  554. int i;
  555. unsigned long prev_balance_time = jiffies;
  556. long time_remaining = balanced_irq_interval;
  557. /* push everything to CPU 0 to give us a starting point. */
  558. for (i = 0 ; i < NR_IRQS ; i++) {
  559. irq_desc[i].pending_mask = cpumask_of_cpu(0);
  560. set_pending_irq(i, cpumask_of_cpu(0));
  561. }
  562. set_freezable();
  563. for ( ; ; ) {
  564. time_remaining = schedule_timeout_interruptible(time_remaining);
  565. try_to_freeze();
  566. if (time_after(jiffies,
  567. prev_balance_time+balanced_irq_interval)) {
  568. preempt_disable();
  569. do_irq_balance();
  570. prev_balance_time = jiffies;
  571. time_remaining = balanced_irq_interval;
  572. preempt_enable();
  573. }
  574. }
  575. return 0;
  576. }
  577. static int __init balanced_irq_init(void)
  578. {
  579. int i;
  580. struct cpuinfo_x86 *c;
  581. cpumask_t tmp;
  582. cpus_shift_right(tmp, cpu_online_map, 2);
  583. c = &boot_cpu_data;
  584. /* When not overwritten by the command line ask subarchitecture. */
  585. if (irqbalance_disabled == IRQBALANCE_CHECK_ARCH)
  586. irqbalance_disabled = NO_BALANCE_IRQ;
  587. if (irqbalance_disabled)
  588. return 0;
  589. /* disable irqbalance completely if there is only one processor online */
  590. if (num_online_cpus() < 2) {
  591. irqbalance_disabled = 1;
  592. return 0;
  593. }
  594. /*
  595. * Enable physical balance only if more than 1 physical processor
  596. * is present
  597. */
  598. if (smp_num_siblings > 1 && !cpus_empty(tmp))
  599. physical_balance = 1;
  600. for_each_online_cpu(i) {
  601. irq_cpu_data[i].irq_delta = kmalloc(sizeof(unsigned long) * NR_IRQS, GFP_KERNEL);
  602. irq_cpu_data[i].last_irq = kmalloc(sizeof(unsigned long) * NR_IRQS, GFP_KERNEL);
  603. if (irq_cpu_data[i].irq_delta == NULL || irq_cpu_data[i].last_irq == NULL) {
  604. printk(KERN_ERR "balanced_irq_init: out of memory");
  605. goto failed;
  606. }
  607. memset(irq_cpu_data[i].irq_delta,0,sizeof(unsigned long) * NR_IRQS);
  608. memset(irq_cpu_data[i].last_irq,0,sizeof(unsigned long) * NR_IRQS);
  609. }
  610. printk(KERN_INFO "Starting balanced_irq\n");
  611. if (!IS_ERR(kthread_run(balanced_irq, NULL, "kirqd")))
  612. return 0;
  613. printk(KERN_ERR "balanced_irq_init: failed to spawn balanced_irq");
  614. failed:
  615. for_each_possible_cpu(i) {
  616. kfree(irq_cpu_data[i].irq_delta);
  617. irq_cpu_data[i].irq_delta = NULL;
  618. kfree(irq_cpu_data[i].last_irq);
  619. irq_cpu_data[i].last_irq = NULL;
  620. }
  621. return 0;
  622. }
  623. int __devinit irqbalance_disable(char *str)
  624. {
  625. irqbalance_disabled = 1;
  626. return 1;
  627. }
  628. __setup("noirqbalance", irqbalance_disable);
  629. late_initcall(balanced_irq_init);
  630. #endif /* CONFIG_IRQBALANCE */
  631. #endif /* CONFIG_SMP */
  632. #ifndef CONFIG_SMP
  633. void fastcall send_IPI_self(int vector)
  634. {
  635. unsigned int cfg;
  636. /*
  637. * Wait for idle.
  638. */
  639. apic_wait_icr_idle();
  640. cfg = APIC_DM_FIXED | APIC_DEST_SELF | vector | APIC_DEST_LOGICAL;
  641. /*
  642. * Send the IPI. The write to APIC_ICR fires this off.
  643. */
  644. apic_write_around(APIC_ICR, cfg);
  645. }
  646. #endif /* !CONFIG_SMP */
  647. /*
  648. * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
  649. * specific CPU-side IRQs.
  650. */
  651. #define MAX_PIRQS 8
  652. static int pirq_entries [MAX_PIRQS];
  653. static int pirqs_enabled;
  654. int skip_ioapic_setup;
  655. static int __init ioapic_pirq_setup(char *str)
  656. {
  657. int i, max;
  658. int ints[MAX_PIRQS+1];
  659. get_options(str, ARRAY_SIZE(ints), ints);
  660. for (i = 0; i < MAX_PIRQS; i++)
  661. pirq_entries[i] = -1;
  662. pirqs_enabled = 1;
  663. apic_printk(APIC_VERBOSE, KERN_INFO
  664. "PIRQ redirection, working around broken MP-BIOS.\n");
  665. max = MAX_PIRQS;
  666. if (ints[0] < MAX_PIRQS)
  667. max = ints[0];
  668. for (i = 0; i < max; i++) {
  669. apic_printk(APIC_VERBOSE, KERN_DEBUG
  670. "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
  671. /*
  672. * PIRQs are mapped upside down, usually.
  673. */
  674. pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
  675. }
  676. return 1;
  677. }
  678. __setup("pirq=", ioapic_pirq_setup);
  679. /*
  680. * Find the IRQ entry number of a certain pin.
  681. */
  682. static int find_irq_entry(int apic, int pin, int type)
  683. {
  684. int i;
  685. for (i = 0; i < mp_irq_entries; i++)
  686. if (mp_irqs[i].mpc_irqtype == type &&
  687. (mp_irqs[i].mpc_dstapic == mp_ioapics[apic].mpc_apicid ||
  688. mp_irqs[i].mpc_dstapic == MP_APIC_ALL) &&
  689. mp_irqs[i].mpc_dstirq == pin)
  690. return i;
  691. return -1;
  692. }
  693. /*
  694. * Find the pin to which IRQ[irq] (ISA) is connected
  695. */
  696. static int __init find_isa_irq_pin(int irq, int type)
  697. {
  698. int i;
  699. for (i = 0; i < mp_irq_entries; i++) {
  700. int lbus = mp_irqs[i].mpc_srcbus;
  701. if ((mp_bus_id_to_type[lbus] == MP_BUS_ISA ||
  702. mp_bus_id_to_type[lbus] == MP_BUS_EISA ||
  703. mp_bus_id_to_type[lbus] == MP_BUS_MCA
  704. ) &&
  705. (mp_irqs[i].mpc_irqtype == type) &&
  706. (mp_irqs[i].mpc_srcbusirq == irq))
  707. return mp_irqs[i].mpc_dstirq;
  708. }
  709. return -1;
  710. }
  711. static int __init find_isa_irq_apic(int irq, int type)
  712. {
  713. int i;
  714. for (i = 0; i < mp_irq_entries; i++) {
  715. int lbus = mp_irqs[i].mpc_srcbus;
  716. if ((mp_bus_id_to_type[lbus] == MP_BUS_ISA ||
  717. mp_bus_id_to_type[lbus] == MP_BUS_EISA ||
  718. mp_bus_id_to_type[lbus] == MP_BUS_MCA
  719. ) &&
  720. (mp_irqs[i].mpc_irqtype == type) &&
  721. (mp_irqs[i].mpc_srcbusirq == irq))
  722. break;
  723. }
  724. if (i < mp_irq_entries) {
  725. int apic;
  726. for(apic = 0; apic < nr_ioapics; apic++) {
  727. if (mp_ioapics[apic].mpc_apicid == mp_irqs[i].mpc_dstapic)
  728. return apic;
  729. }
  730. }
  731. return -1;
  732. }
  733. /*
  734. * Find a specific PCI IRQ entry.
  735. * Not an __init, possibly needed by modules
  736. */
  737. static int pin_2_irq(int idx, int apic, int pin);
  738. int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
  739. {
  740. int apic, i, best_guess = -1;
  741. apic_printk(APIC_DEBUG, "querying PCI -> IRQ mapping bus:%d, "
  742. "slot:%d, pin:%d.\n", bus, slot, pin);
  743. if (mp_bus_id_to_pci_bus[bus] == -1) {
  744. printk(KERN_WARNING "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
  745. return -1;
  746. }
  747. for (i = 0; i < mp_irq_entries; i++) {
  748. int lbus = mp_irqs[i].mpc_srcbus;
  749. for (apic = 0; apic < nr_ioapics; apic++)
  750. if (mp_ioapics[apic].mpc_apicid == mp_irqs[i].mpc_dstapic ||
  751. mp_irqs[i].mpc_dstapic == MP_APIC_ALL)
  752. break;
  753. if ((mp_bus_id_to_type[lbus] == MP_BUS_PCI) &&
  754. !mp_irqs[i].mpc_irqtype &&
  755. (bus == lbus) &&
  756. (slot == ((mp_irqs[i].mpc_srcbusirq >> 2) & 0x1f))) {
  757. int irq = pin_2_irq(i,apic,mp_irqs[i].mpc_dstirq);
  758. if (!(apic || IO_APIC_IRQ(irq)))
  759. continue;
  760. if (pin == (mp_irqs[i].mpc_srcbusirq & 3))
  761. return irq;
  762. /*
  763. * Use the first all-but-pin matching entry as a
  764. * best-guess fuzzy result for broken mptables.
  765. */
  766. if (best_guess < 0)
  767. best_guess = irq;
  768. }
  769. }
  770. return best_guess;
  771. }
  772. EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
  773. /*
  774. * This function currently is only a helper for the i386 smp boot process where
  775. * we need to reprogram the ioredtbls to cater for the cpus which have come online
  776. * so mask in all cases should simply be TARGET_CPUS
  777. */
  778. #ifdef CONFIG_SMP
  779. void __init setup_ioapic_dest(void)
  780. {
  781. int pin, ioapic, irq, irq_entry;
  782. if (skip_ioapic_setup == 1)
  783. return;
  784. for (ioapic = 0; ioapic < nr_ioapics; ioapic++) {
  785. for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
  786. irq_entry = find_irq_entry(ioapic, pin, mp_INT);
  787. if (irq_entry == -1)
  788. continue;
  789. irq = pin_2_irq(irq_entry, ioapic, pin);
  790. set_ioapic_affinity_irq(irq, TARGET_CPUS);
  791. }
  792. }
  793. }
  794. #endif
  795. /*
  796. * EISA Edge/Level control register, ELCR
  797. */
  798. static int EISA_ELCR(unsigned int irq)
  799. {
  800. if (irq < 16) {
  801. unsigned int port = 0x4d0 + (irq >> 3);
  802. return (inb(port) >> (irq & 7)) & 1;
  803. }
  804. apic_printk(APIC_VERBOSE, KERN_INFO
  805. "Broken MPtable reports ISA irq %d\n", irq);
  806. return 0;
  807. }
  808. /* EISA interrupts are always polarity zero and can be edge or level
  809. * trigger depending on the ELCR value. If an interrupt is listed as
  810. * EISA conforming in the MP table, that means its trigger type must
  811. * be read in from the ELCR */
  812. #define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].mpc_srcbusirq))
  813. #define default_EISA_polarity(idx) (0)
  814. /* ISA interrupts are always polarity zero edge triggered,
  815. * when listed as conforming in the MP table. */
  816. #define default_ISA_trigger(idx) (0)
  817. #define default_ISA_polarity(idx) (0)
  818. /* PCI interrupts are always polarity one level triggered,
  819. * when listed as conforming in the MP table. */
  820. #define default_PCI_trigger(idx) (1)
  821. #define default_PCI_polarity(idx) (1)
  822. /* MCA interrupts are always polarity zero level triggered,
  823. * when listed as conforming in the MP table. */
  824. #define default_MCA_trigger(idx) (1)
  825. #define default_MCA_polarity(idx) (0)
  826. static int __init MPBIOS_polarity(int idx)
  827. {
  828. int bus = mp_irqs[idx].mpc_srcbus;
  829. int polarity;
  830. /*
  831. * Determine IRQ line polarity (high active or low active):
  832. */
  833. switch (mp_irqs[idx].mpc_irqflag & 3)
  834. {
  835. case 0: /* conforms, ie. bus-type dependent polarity */
  836. {
  837. switch (mp_bus_id_to_type[bus])
  838. {
  839. case MP_BUS_ISA: /* ISA pin */
  840. {
  841. polarity = default_ISA_polarity(idx);
  842. break;
  843. }
  844. case MP_BUS_EISA: /* EISA pin */
  845. {
  846. polarity = default_EISA_polarity(idx);
  847. break;
  848. }
  849. case MP_BUS_PCI: /* PCI pin */
  850. {
  851. polarity = default_PCI_polarity(idx);
  852. break;
  853. }
  854. case MP_BUS_MCA: /* MCA pin */
  855. {
  856. polarity = default_MCA_polarity(idx);
  857. break;
  858. }
  859. default:
  860. {
  861. printk(KERN_WARNING "broken BIOS!!\n");
  862. polarity = 1;
  863. break;
  864. }
  865. }
  866. break;
  867. }
  868. case 1: /* high active */
  869. {
  870. polarity = 0;
  871. break;
  872. }
  873. case 2: /* reserved */
  874. {
  875. printk(KERN_WARNING "broken BIOS!!\n");
  876. polarity = 1;
  877. break;
  878. }
  879. case 3: /* low active */
  880. {
  881. polarity = 1;
  882. break;
  883. }
  884. default: /* invalid */
  885. {
  886. printk(KERN_WARNING "broken BIOS!!\n");
  887. polarity = 1;
  888. break;
  889. }
  890. }
  891. return polarity;
  892. }
  893. static int MPBIOS_trigger(int idx)
  894. {
  895. int bus = mp_irqs[idx].mpc_srcbus;
  896. int trigger;
  897. /*
  898. * Determine IRQ trigger mode (edge or level sensitive):
  899. */
  900. switch ((mp_irqs[idx].mpc_irqflag>>2) & 3)
  901. {
  902. case 0: /* conforms, ie. bus-type dependent */
  903. {
  904. switch (mp_bus_id_to_type[bus])
  905. {
  906. case MP_BUS_ISA: /* ISA pin */
  907. {
  908. trigger = default_ISA_trigger(idx);
  909. break;
  910. }
  911. case MP_BUS_EISA: /* EISA pin */
  912. {
  913. trigger = default_EISA_trigger(idx);
  914. break;
  915. }
  916. case MP_BUS_PCI: /* PCI pin */
  917. {
  918. trigger = default_PCI_trigger(idx);
  919. break;
  920. }
  921. case MP_BUS_MCA: /* MCA pin */
  922. {
  923. trigger = default_MCA_trigger(idx);
  924. break;
  925. }
  926. default:
  927. {
  928. printk(KERN_WARNING "broken BIOS!!\n");
  929. trigger = 1;
  930. break;
  931. }
  932. }
  933. break;
  934. }
  935. case 1: /* edge */
  936. {
  937. trigger = 0;
  938. break;
  939. }
  940. case 2: /* reserved */
  941. {
  942. printk(KERN_WARNING "broken BIOS!!\n");
  943. trigger = 1;
  944. break;
  945. }
  946. case 3: /* level */
  947. {
  948. trigger = 1;
  949. break;
  950. }
  951. default: /* invalid */
  952. {
  953. printk(KERN_WARNING "broken BIOS!!\n");
  954. trigger = 0;
  955. break;
  956. }
  957. }
  958. return trigger;
  959. }
  960. static inline int irq_polarity(int idx)
  961. {
  962. return MPBIOS_polarity(idx);
  963. }
  964. static inline int irq_trigger(int idx)
  965. {
  966. return MPBIOS_trigger(idx);
  967. }
  968. static int pin_2_irq(int idx, int apic, int pin)
  969. {
  970. int irq, i;
  971. int bus = mp_irqs[idx].mpc_srcbus;
  972. /*
  973. * Debugging check, we are in big trouble if this message pops up!
  974. */
  975. if (mp_irqs[idx].mpc_dstirq != pin)
  976. printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
  977. switch (mp_bus_id_to_type[bus])
  978. {
  979. case MP_BUS_ISA: /* ISA pin */
  980. case MP_BUS_EISA:
  981. case MP_BUS_MCA:
  982. {
  983. irq = mp_irqs[idx].mpc_srcbusirq;
  984. break;
  985. }
  986. case MP_BUS_PCI: /* PCI pin */
  987. {
  988. /*
  989. * PCI IRQs are mapped in order
  990. */
  991. i = irq = 0;
  992. while (i < apic)
  993. irq += nr_ioapic_registers[i++];
  994. irq += pin;
  995. /*
  996. * For MPS mode, so far only needed by ES7000 platform
  997. */
  998. if (ioapic_renumber_irq)
  999. irq = ioapic_renumber_irq(apic, irq);
  1000. break;
  1001. }
  1002. default:
  1003. {
  1004. printk(KERN_ERR "unknown bus type %d.\n",bus);
  1005. irq = 0;
  1006. break;
  1007. }
  1008. }
  1009. /*
  1010. * PCI IRQ command line redirection. Yes, limits are hardcoded.
  1011. */
  1012. if ((pin >= 16) && (pin <= 23)) {
  1013. if (pirq_entries[pin-16] != -1) {
  1014. if (!pirq_entries[pin-16]) {
  1015. apic_printk(APIC_VERBOSE, KERN_DEBUG
  1016. "disabling PIRQ%d\n", pin-16);
  1017. } else {
  1018. irq = pirq_entries[pin-16];
  1019. apic_printk(APIC_VERBOSE, KERN_DEBUG
  1020. "using PIRQ%d -> IRQ %d\n",
  1021. pin-16, irq);
  1022. }
  1023. }
  1024. }
  1025. return irq;
  1026. }
  1027. static inline int IO_APIC_irq_trigger(int irq)
  1028. {
  1029. int apic, idx, pin;
  1030. for (apic = 0; apic < nr_ioapics; apic++) {
  1031. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1032. idx = find_irq_entry(apic,pin,mp_INT);
  1033. if ((idx != -1) && (irq == pin_2_irq(idx,apic,pin)))
  1034. return irq_trigger(idx);
  1035. }
  1036. }
  1037. /*
  1038. * nonexistent IRQs are edge default
  1039. */
  1040. return 0;
  1041. }
  1042. /* irq_vectors is indexed by the sum of all RTEs in all I/O APICs. */
  1043. static u8 irq_vector[NR_IRQ_VECTORS] __read_mostly = { FIRST_DEVICE_VECTOR , 0 };
  1044. static int __assign_irq_vector(int irq)
  1045. {
  1046. static int current_vector = FIRST_DEVICE_VECTOR, current_offset = 0;
  1047. int vector, offset, i;
  1048. BUG_ON((unsigned)irq >= NR_IRQ_VECTORS);
  1049. if (irq_vector[irq] > 0)
  1050. return irq_vector[irq];
  1051. vector = current_vector;
  1052. offset = current_offset;
  1053. next:
  1054. vector += 8;
  1055. if (vector >= FIRST_SYSTEM_VECTOR) {
  1056. offset = (offset + 1) % 8;
  1057. vector = FIRST_DEVICE_VECTOR + offset;
  1058. }
  1059. if (vector == current_vector)
  1060. return -ENOSPC;
  1061. if (vector == SYSCALL_VECTOR)
  1062. goto next;
  1063. for (i = 0; i < NR_IRQ_VECTORS; i++)
  1064. if (irq_vector[i] == vector)
  1065. goto next;
  1066. current_vector = vector;
  1067. current_offset = offset;
  1068. irq_vector[irq] = vector;
  1069. return vector;
  1070. }
  1071. static int assign_irq_vector(int irq)
  1072. {
  1073. unsigned long flags;
  1074. int vector;
  1075. spin_lock_irqsave(&vector_lock, flags);
  1076. vector = __assign_irq_vector(irq);
  1077. spin_unlock_irqrestore(&vector_lock, flags);
  1078. return vector;
  1079. }
  1080. static struct irq_chip ioapic_chip;
  1081. #define IOAPIC_AUTO -1
  1082. #define IOAPIC_EDGE 0
  1083. #define IOAPIC_LEVEL 1
  1084. static void ioapic_register_intr(int irq, int vector, unsigned long trigger)
  1085. {
  1086. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1087. trigger == IOAPIC_LEVEL) {
  1088. irq_desc[irq].status |= IRQ_LEVEL;
  1089. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1090. handle_fasteoi_irq, "fasteoi");
  1091. } else {
  1092. irq_desc[irq].status &= ~IRQ_LEVEL;
  1093. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1094. handle_edge_irq, "edge");
  1095. }
  1096. set_intr_gate(vector, interrupt[irq]);
  1097. }
  1098. static void __init setup_IO_APIC_irqs(void)
  1099. {
  1100. struct IO_APIC_route_entry entry;
  1101. int apic, pin, idx, irq, first_notcon = 1, vector;
  1102. unsigned long flags;
  1103. apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
  1104. for (apic = 0; apic < nr_ioapics; apic++) {
  1105. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1106. /*
  1107. * add it to the IO-APIC irq-routing table:
  1108. */
  1109. memset(&entry,0,sizeof(entry));
  1110. entry.delivery_mode = INT_DELIVERY_MODE;
  1111. entry.dest_mode = INT_DEST_MODE;
  1112. entry.mask = 0; /* enable IRQ */
  1113. entry.dest.logical.logical_dest =
  1114. cpu_mask_to_apicid(TARGET_CPUS);
  1115. idx = find_irq_entry(apic,pin,mp_INT);
  1116. if (idx == -1) {
  1117. if (first_notcon) {
  1118. apic_printk(APIC_VERBOSE, KERN_DEBUG
  1119. " IO-APIC (apicid-pin) %d-%d",
  1120. mp_ioapics[apic].mpc_apicid,
  1121. pin);
  1122. first_notcon = 0;
  1123. } else
  1124. apic_printk(APIC_VERBOSE, ", %d-%d",
  1125. mp_ioapics[apic].mpc_apicid, pin);
  1126. continue;
  1127. }
  1128. entry.trigger = irq_trigger(idx);
  1129. entry.polarity = irq_polarity(idx);
  1130. if (irq_trigger(idx)) {
  1131. entry.trigger = 1;
  1132. entry.mask = 1;
  1133. }
  1134. irq = pin_2_irq(idx, apic, pin);
  1135. /*
  1136. * skip adding the timer int on secondary nodes, which causes
  1137. * a small but painful rift in the time-space continuum
  1138. */
  1139. if (multi_timer_check(apic, irq))
  1140. continue;
  1141. else
  1142. add_pin_to_irq(irq, apic, pin);
  1143. if (!apic && !IO_APIC_IRQ(irq))
  1144. continue;
  1145. if (IO_APIC_IRQ(irq)) {
  1146. vector = assign_irq_vector(irq);
  1147. entry.vector = vector;
  1148. ioapic_register_intr(irq, vector, IOAPIC_AUTO);
  1149. if (!apic && (irq < 16))
  1150. disable_8259A_irq(irq);
  1151. }
  1152. spin_lock_irqsave(&ioapic_lock, flags);
  1153. __ioapic_write_entry(apic, pin, entry);
  1154. spin_unlock_irqrestore(&ioapic_lock, flags);
  1155. }
  1156. }
  1157. if (!first_notcon)
  1158. apic_printk(APIC_VERBOSE, " not connected.\n");
  1159. }
  1160. /*
  1161. * Set up the 8259A-master output pin:
  1162. */
  1163. static void __init setup_ExtINT_IRQ0_pin(unsigned int apic, unsigned int pin, int vector)
  1164. {
  1165. struct IO_APIC_route_entry entry;
  1166. memset(&entry,0,sizeof(entry));
  1167. disable_8259A_irq(0);
  1168. /* mask LVT0 */
  1169. apic_write_around(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
  1170. /*
  1171. * We use logical delivery to get the timer IRQ
  1172. * to the first CPU.
  1173. */
  1174. entry.dest_mode = INT_DEST_MODE;
  1175. entry.mask = 0; /* unmask IRQ now */
  1176. entry.dest.logical.logical_dest = cpu_mask_to_apicid(TARGET_CPUS);
  1177. entry.delivery_mode = INT_DELIVERY_MODE;
  1178. entry.polarity = 0;
  1179. entry.trigger = 0;
  1180. entry.vector = vector;
  1181. /*
  1182. * The timer IRQ doesn't have to know that behind the
  1183. * scene we have a 8259A-master in AEOI mode ...
  1184. */
  1185. irq_desc[0].chip = &ioapic_chip;
  1186. set_irq_handler(0, handle_edge_irq);
  1187. /*
  1188. * Add it to the IO-APIC irq-routing table:
  1189. */
  1190. ioapic_write_entry(apic, pin, entry);
  1191. enable_8259A_irq(0);
  1192. }
  1193. void __init print_IO_APIC(void)
  1194. {
  1195. int apic, i;
  1196. union IO_APIC_reg_00 reg_00;
  1197. union IO_APIC_reg_01 reg_01;
  1198. union IO_APIC_reg_02 reg_02;
  1199. union IO_APIC_reg_03 reg_03;
  1200. unsigned long flags;
  1201. if (apic_verbosity == APIC_QUIET)
  1202. return;
  1203. printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
  1204. for (i = 0; i < nr_ioapics; i++)
  1205. printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
  1206. mp_ioapics[i].mpc_apicid, nr_ioapic_registers[i]);
  1207. /*
  1208. * We are a bit conservative about what we expect. We have to
  1209. * know about every hardware change ASAP.
  1210. */
  1211. printk(KERN_INFO "testing the IO APIC.......................\n");
  1212. for (apic = 0; apic < nr_ioapics; apic++) {
  1213. spin_lock_irqsave(&ioapic_lock, flags);
  1214. reg_00.raw = io_apic_read(apic, 0);
  1215. reg_01.raw = io_apic_read(apic, 1);
  1216. if (reg_01.bits.version >= 0x10)
  1217. reg_02.raw = io_apic_read(apic, 2);
  1218. if (reg_01.bits.version >= 0x20)
  1219. reg_03.raw = io_apic_read(apic, 3);
  1220. spin_unlock_irqrestore(&ioapic_lock, flags);
  1221. printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].mpc_apicid);
  1222. printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
  1223. printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
  1224. printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
  1225. printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
  1226. printk(KERN_DEBUG ".... register #01: %08X\n", reg_01.raw);
  1227. printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
  1228. printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
  1229. printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
  1230. /*
  1231. * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
  1232. * but the value of reg_02 is read as the previous read register
  1233. * value, so ignore it if reg_02 == reg_01.
  1234. */
  1235. if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
  1236. printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
  1237. printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
  1238. }
  1239. /*
  1240. * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
  1241. * or reg_03, but the value of reg_0[23] is read as the previous read
  1242. * register value, so ignore it if reg_03 == reg_0[12].
  1243. */
  1244. if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
  1245. reg_03.raw != reg_01.raw) {
  1246. printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
  1247. printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
  1248. }
  1249. printk(KERN_DEBUG ".... IRQ redirection table:\n");
  1250. printk(KERN_DEBUG " NR Log Phy Mask Trig IRR Pol"
  1251. " Stat Dest Deli Vect: \n");
  1252. for (i = 0; i <= reg_01.bits.entries; i++) {
  1253. struct IO_APIC_route_entry entry;
  1254. entry = ioapic_read_entry(apic, i);
  1255. printk(KERN_DEBUG " %02x %03X %02X ",
  1256. i,
  1257. entry.dest.logical.logical_dest,
  1258. entry.dest.physical.physical_dest
  1259. );
  1260. printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
  1261. entry.mask,
  1262. entry.trigger,
  1263. entry.irr,
  1264. entry.polarity,
  1265. entry.delivery_status,
  1266. entry.dest_mode,
  1267. entry.delivery_mode,
  1268. entry.vector
  1269. );
  1270. }
  1271. }
  1272. printk(KERN_DEBUG "IRQ to pin mappings:\n");
  1273. for (i = 0; i < NR_IRQS; i++) {
  1274. struct irq_pin_list *entry = irq_2_pin + i;
  1275. if (entry->pin < 0)
  1276. continue;
  1277. printk(KERN_DEBUG "IRQ%d ", i);
  1278. for (;;) {
  1279. printk("-> %d:%d", entry->apic, entry->pin);
  1280. if (!entry->next)
  1281. break;
  1282. entry = irq_2_pin + entry->next;
  1283. }
  1284. printk("\n");
  1285. }
  1286. printk(KERN_INFO ".................................... done.\n");
  1287. return;
  1288. }
  1289. #if 0
  1290. static void print_APIC_bitfield (int base)
  1291. {
  1292. unsigned int v;
  1293. int i, j;
  1294. if (apic_verbosity == APIC_QUIET)
  1295. return;
  1296. printk(KERN_DEBUG "0123456789abcdef0123456789abcdef\n" KERN_DEBUG);
  1297. for (i = 0; i < 8; i++) {
  1298. v = apic_read(base + i*0x10);
  1299. for (j = 0; j < 32; j++) {
  1300. if (v & (1<<j))
  1301. printk("1");
  1302. else
  1303. printk("0");
  1304. }
  1305. printk("\n");
  1306. }
  1307. }
  1308. void /*__init*/ print_local_APIC(void * dummy)
  1309. {
  1310. unsigned int v, ver, maxlvt;
  1311. if (apic_verbosity == APIC_QUIET)
  1312. return;
  1313. printk("\n" KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
  1314. smp_processor_id(), hard_smp_processor_id());
  1315. v = apic_read(APIC_ID);
  1316. printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, GET_APIC_ID(v));
  1317. v = apic_read(APIC_LVR);
  1318. printk(KERN_INFO "... APIC VERSION: %08x\n", v);
  1319. ver = GET_APIC_VERSION(v);
  1320. maxlvt = lapic_get_maxlvt();
  1321. v = apic_read(APIC_TASKPRI);
  1322. printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
  1323. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1324. v = apic_read(APIC_ARBPRI);
  1325. printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
  1326. v & APIC_ARBPRI_MASK);
  1327. v = apic_read(APIC_PROCPRI);
  1328. printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
  1329. }
  1330. v = apic_read(APIC_EOI);
  1331. printk(KERN_DEBUG "... APIC EOI: %08x\n", v);
  1332. v = apic_read(APIC_RRR);
  1333. printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
  1334. v = apic_read(APIC_LDR);
  1335. printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
  1336. v = apic_read(APIC_DFR);
  1337. printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
  1338. v = apic_read(APIC_SPIV);
  1339. printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
  1340. printk(KERN_DEBUG "... APIC ISR field:\n");
  1341. print_APIC_bitfield(APIC_ISR);
  1342. printk(KERN_DEBUG "... APIC TMR field:\n");
  1343. print_APIC_bitfield(APIC_TMR);
  1344. printk(KERN_DEBUG "... APIC IRR field:\n");
  1345. print_APIC_bitfield(APIC_IRR);
  1346. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1347. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  1348. apic_write(APIC_ESR, 0);
  1349. v = apic_read(APIC_ESR);
  1350. printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
  1351. }
  1352. v = apic_read(APIC_ICR);
  1353. printk(KERN_DEBUG "... APIC ICR: %08x\n", v);
  1354. v = apic_read(APIC_ICR2);
  1355. printk(KERN_DEBUG "... APIC ICR2: %08x\n", v);
  1356. v = apic_read(APIC_LVTT);
  1357. printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
  1358. if (maxlvt > 3) { /* PC is LVT#4. */
  1359. v = apic_read(APIC_LVTPC);
  1360. printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
  1361. }
  1362. v = apic_read(APIC_LVT0);
  1363. printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
  1364. v = apic_read(APIC_LVT1);
  1365. printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
  1366. if (maxlvt > 2) { /* ERR is LVT#3. */
  1367. v = apic_read(APIC_LVTERR);
  1368. printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
  1369. }
  1370. v = apic_read(APIC_TMICT);
  1371. printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
  1372. v = apic_read(APIC_TMCCT);
  1373. printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
  1374. v = apic_read(APIC_TDCR);
  1375. printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
  1376. printk("\n");
  1377. }
  1378. void print_all_local_APICs (void)
  1379. {
  1380. on_each_cpu(print_local_APIC, NULL, 1, 1);
  1381. }
  1382. void /*__init*/ print_PIC(void)
  1383. {
  1384. unsigned int v;
  1385. unsigned long flags;
  1386. if (apic_verbosity == APIC_QUIET)
  1387. return;
  1388. printk(KERN_DEBUG "\nprinting PIC contents\n");
  1389. spin_lock_irqsave(&i8259A_lock, flags);
  1390. v = inb(0xa1) << 8 | inb(0x21);
  1391. printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
  1392. v = inb(0xa0) << 8 | inb(0x20);
  1393. printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
  1394. outb(0x0b,0xa0);
  1395. outb(0x0b,0x20);
  1396. v = inb(0xa0) << 8 | inb(0x20);
  1397. outb(0x0a,0xa0);
  1398. outb(0x0a,0x20);
  1399. spin_unlock_irqrestore(&i8259A_lock, flags);
  1400. printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
  1401. v = inb(0x4d1) << 8 | inb(0x4d0);
  1402. printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
  1403. }
  1404. #endif /* 0 */
  1405. static void __init enable_IO_APIC(void)
  1406. {
  1407. union IO_APIC_reg_01 reg_01;
  1408. int i8259_apic, i8259_pin;
  1409. int i, apic;
  1410. unsigned long flags;
  1411. for (i = 0; i < PIN_MAP_SIZE; i++) {
  1412. irq_2_pin[i].pin = -1;
  1413. irq_2_pin[i].next = 0;
  1414. }
  1415. if (!pirqs_enabled)
  1416. for (i = 0; i < MAX_PIRQS; i++)
  1417. pirq_entries[i] = -1;
  1418. /*
  1419. * The number of IO-APIC IRQ registers (== #pins):
  1420. */
  1421. for (apic = 0; apic < nr_ioapics; apic++) {
  1422. spin_lock_irqsave(&ioapic_lock, flags);
  1423. reg_01.raw = io_apic_read(apic, 1);
  1424. spin_unlock_irqrestore(&ioapic_lock, flags);
  1425. nr_ioapic_registers[apic] = reg_01.bits.entries+1;
  1426. }
  1427. for(apic = 0; apic < nr_ioapics; apic++) {
  1428. int pin;
  1429. /* See if any of the pins is in ExtINT mode */
  1430. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1431. struct IO_APIC_route_entry entry;
  1432. entry = ioapic_read_entry(apic, pin);
  1433. /* If the interrupt line is enabled and in ExtInt mode
  1434. * I have found the pin where the i8259 is connected.
  1435. */
  1436. if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
  1437. ioapic_i8259.apic = apic;
  1438. ioapic_i8259.pin = pin;
  1439. goto found_i8259;
  1440. }
  1441. }
  1442. }
  1443. found_i8259:
  1444. /* Look to see what if the MP table has reported the ExtINT */
  1445. /* If we could not find the appropriate pin by looking at the ioapic
  1446. * the i8259 probably is not connected the ioapic but give the
  1447. * mptable a chance anyway.
  1448. */
  1449. i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
  1450. i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
  1451. /* Trust the MP table if nothing is setup in the hardware */
  1452. if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
  1453. printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
  1454. ioapic_i8259.pin = i8259_pin;
  1455. ioapic_i8259.apic = i8259_apic;
  1456. }
  1457. /* Complain if the MP table and the hardware disagree */
  1458. if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
  1459. (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
  1460. {
  1461. printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
  1462. }
  1463. /*
  1464. * Do not trust the IO-APIC being empty at bootup
  1465. */
  1466. clear_IO_APIC();
  1467. }
  1468. /*
  1469. * Not an __init, needed by the reboot code
  1470. */
  1471. void disable_IO_APIC(void)
  1472. {
  1473. /*
  1474. * Clear the IO-APIC before rebooting:
  1475. */
  1476. clear_IO_APIC();
  1477. /*
  1478. * If the i8259 is routed through an IOAPIC
  1479. * Put that IOAPIC in virtual wire mode
  1480. * so legacy interrupts can be delivered.
  1481. */
  1482. if (ioapic_i8259.pin != -1) {
  1483. struct IO_APIC_route_entry entry;
  1484. memset(&entry, 0, sizeof(entry));
  1485. entry.mask = 0; /* Enabled */
  1486. entry.trigger = 0; /* Edge */
  1487. entry.irr = 0;
  1488. entry.polarity = 0; /* High */
  1489. entry.delivery_status = 0;
  1490. entry.dest_mode = 0; /* Physical */
  1491. entry.delivery_mode = dest_ExtINT; /* ExtInt */
  1492. entry.vector = 0;
  1493. entry.dest.physical.physical_dest =
  1494. GET_APIC_ID(apic_read(APIC_ID));
  1495. /*
  1496. * Add it to the IO-APIC irq-routing table:
  1497. */
  1498. ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
  1499. }
  1500. disconnect_bsp_APIC(ioapic_i8259.pin != -1);
  1501. }
  1502. /*
  1503. * function to set the IO-APIC physical IDs based on the
  1504. * values stored in the MPC table.
  1505. *
  1506. * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
  1507. */
  1508. #ifndef CONFIG_X86_NUMAQ
  1509. static void __init setup_ioapic_ids_from_mpc(void)
  1510. {
  1511. union IO_APIC_reg_00 reg_00;
  1512. physid_mask_t phys_id_present_map;
  1513. int apic;
  1514. int i;
  1515. unsigned char old_id;
  1516. unsigned long flags;
  1517. /*
  1518. * Don't check I/O APIC IDs for xAPIC systems. They have
  1519. * no meaning without the serial APIC bus.
  1520. */
  1521. if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
  1522. || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  1523. return;
  1524. /*
  1525. * This is broken; anything with a real cpu count has to
  1526. * circumvent this idiocy regardless.
  1527. */
  1528. phys_id_present_map = ioapic_phys_id_map(phys_cpu_present_map);
  1529. /*
  1530. * Set the IOAPIC ID to the value stored in the MPC table.
  1531. */
  1532. for (apic = 0; apic < nr_ioapics; apic++) {
  1533. /* Read the register 0 value */
  1534. spin_lock_irqsave(&ioapic_lock, flags);
  1535. reg_00.raw = io_apic_read(apic, 0);
  1536. spin_unlock_irqrestore(&ioapic_lock, flags);
  1537. old_id = mp_ioapics[apic].mpc_apicid;
  1538. if (mp_ioapics[apic].mpc_apicid >= get_physical_broadcast()) {
  1539. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
  1540. apic, mp_ioapics[apic].mpc_apicid);
  1541. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1542. reg_00.bits.ID);
  1543. mp_ioapics[apic].mpc_apicid = reg_00.bits.ID;
  1544. }
  1545. /*
  1546. * Sanity check, is the ID really free? Every APIC in a
  1547. * system must have a unique ID or we get lots of nice
  1548. * 'stuck on smp_invalidate_needed IPI wait' messages.
  1549. */
  1550. if (check_apicid_used(phys_id_present_map,
  1551. mp_ioapics[apic].mpc_apicid)) {
  1552. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
  1553. apic, mp_ioapics[apic].mpc_apicid);
  1554. for (i = 0; i < get_physical_broadcast(); i++)
  1555. if (!physid_isset(i, phys_id_present_map))
  1556. break;
  1557. if (i >= get_physical_broadcast())
  1558. panic("Max APIC ID exceeded!\n");
  1559. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1560. i);
  1561. physid_set(i, phys_id_present_map);
  1562. mp_ioapics[apic].mpc_apicid = i;
  1563. } else {
  1564. physid_mask_t tmp;
  1565. tmp = apicid_to_cpu_present(mp_ioapics[apic].mpc_apicid);
  1566. apic_printk(APIC_VERBOSE, "Setting %d in the "
  1567. "phys_id_present_map\n",
  1568. mp_ioapics[apic].mpc_apicid);
  1569. physids_or(phys_id_present_map, phys_id_present_map, tmp);
  1570. }
  1571. /*
  1572. * We need to adjust the IRQ routing table
  1573. * if the ID changed.
  1574. */
  1575. if (old_id != mp_ioapics[apic].mpc_apicid)
  1576. for (i = 0; i < mp_irq_entries; i++)
  1577. if (mp_irqs[i].mpc_dstapic == old_id)
  1578. mp_irqs[i].mpc_dstapic
  1579. = mp_ioapics[apic].mpc_apicid;
  1580. /*
  1581. * Read the right value from the MPC table and
  1582. * write it into the ID register.
  1583. */
  1584. apic_printk(APIC_VERBOSE, KERN_INFO
  1585. "...changing IO-APIC physical APIC ID to %d ...",
  1586. mp_ioapics[apic].mpc_apicid);
  1587. reg_00.bits.ID = mp_ioapics[apic].mpc_apicid;
  1588. spin_lock_irqsave(&ioapic_lock, flags);
  1589. io_apic_write(apic, 0, reg_00.raw);
  1590. spin_unlock_irqrestore(&ioapic_lock, flags);
  1591. /*
  1592. * Sanity check
  1593. */
  1594. spin_lock_irqsave(&ioapic_lock, flags);
  1595. reg_00.raw = io_apic_read(apic, 0);
  1596. spin_unlock_irqrestore(&ioapic_lock, flags);
  1597. if (reg_00.bits.ID != mp_ioapics[apic].mpc_apicid)
  1598. printk("could not set ID!\n");
  1599. else
  1600. apic_printk(APIC_VERBOSE, " ok.\n");
  1601. }
  1602. }
  1603. #else
  1604. static void __init setup_ioapic_ids_from_mpc(void) { }
  1605. #endif
  1606. int no_timer_check __initdata;
  1607. static int __init notimercheck(char *s)
  1608. {
  1609. no_timer_check = 1;
  1610. return 1;
  1611. }
  1612. __setup("no_timer_check", notimercheck);
  1613. /*
  1614. * There is a nasty bug in some older SMP boards, their mptable lies
  1615. * about the timer IRQ. We do the following to work around the situation:
  1616. *
  1617. * - timer IRQ defaults to IO-APIC IRQ
  1618. * - if this function detects that timer IRQs are defunct, then we fall
  1619. * back to ISA timer IRQs
  1620. */
  1621. static int __init timer_irq_works(void)
  1622. {
  1623. unsigned long t1 = jiffies;
  1624. if (no_timer_check)
  1625. return 1;
  1626. local_irq_enable();
  1627. /* Let ten ticks pass... */
  1628. mdelay((10 * 1000) / HZ);
  1629. /*
  1630. * Expect a few ticks at least, to be sure some possible
  1631. * glue logic does not lock up after one or two first
  1632. * ticks in a non-ExtINT mode. Also the local APIC
  1633. * might have cached one ExtINT interrupt. Finally, at
  1634. * least one tick may be lost due to delays.
  1635. */
  1636. if (jiffies - t1 > 4)
  1637. return 1;
  1638. return 0;
  1639. }
  1640. /*
  1641. * In the SMP+IOAPIC case it might happen that there are an unspecified
  1642. * number of pending IRQ events unhandled. These cases are very rare,
  1643. * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
  1644. * better to do it this way as thus we do not have to be aware of
  1645. * 'pending' interrupts in the IRQ path, except at this point.
  1646. */
  1647. /*
  1648. * Edge triggered needs to resend any interrupt
  1649. * that was delayed but this is now handled in the device
  1650. * independent code.
  1651. */
  1652. /*
  1653. * Startup quirk:
  1654. *
  1655. * Starting up a edge-triggered IO-APIC interrupt is
  1656. * nasty - we need to make sure that we get the edge.
  1657. * If it is already asserted for some reason, we need
  1658. * return 1 to indicate that is was pending.
  1659. *
  1660. * This is not complete - we should be able to fake
  1661. * an edge even if it isn't on the 8259A...
  1662. *
  1663. * (We do this for level-triggered IRQs too - it cannot hurt.)
  1664. */
  1665. static unsigned int startup_ioapic_irq(unsigned int irq)
  1666. {
  1667. int was_pending = 0;
  1668. unsigned long flags;
  1669. spin_lock_irqsave(&ioapic_lock, flags);
  1670. if (irq < 16) {
  1671. disable_8259A_irq(irq);
  1672. if (i8259A_irq_pending(irq))
  1673. was_pending = 1;
  1674. }
  1675. __unmask_IO_APIC_irq(irq);
  1676. spin_unlock_irqrestore(&ioapic_lock, flags);
  1677. return was_pending;
  1678. }
  1679. static void ack_ioapic_irq(unsigned int irq)
  1680. {
  1681. move_native_irq(irq);
  1682. ack_APIC_irq();
  1683. }
  1684. static void ack_ioapic_quirk_irq(unsigned int irq)
  1685. {
  1686. unsigned long v;
  1687. int i;
  1688. move_native_irq(irq);
  1689. /*
  1690. * It appears there is an erratum which affects at least version 0x11
  1691. * of I/O APIC (that's the 82093AA and cores integrated into various
  1692. * chipsets). Under certain conditions a level-triggered interrupt is
  1693. * erroneously delivered as edge-triggered one but the respective IRR
  1694. * bit gets set nevertheless. As a result the I/O unit expects an EOI
  1695. * message but it will never arrive and further interrupts are blocked
  1696. * from the source. The exact reason is so far unknown, but the
  1697. * phenomenon was observed when two consecutive interrupt requests
  1698. * from a given source get delivered to the same CPU and the source is
  1699. * temporarily disabled in between.
  1700. *
  1701. * A workaround is to simulate an EOI message manually. We achieve it
  1702. * by setting the trigger mode to edge and then to level when the edge
  1703. * trigger mode gets detected in the TMR of a local APIC for a
  1704. * level-triggered interrupt. We mask the source for the time of the
  1705. * operation to prevent an edge-triggered interrupt escaping meanwhile.
  1706. * The idea is from Manfred Spraul. --macro
  1707. */
  1708. i = irq_vector[irq];
  1709. v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
  1710. ack_APIC_irq();
  1711. if (!(v & (1 << (i & 0x1f)))) {
  1712. atomic_inc(&irq_mis_count);
  1713. spin_lock(&ioapic_lock);
  1714. __mask_and_edge_IO_APIC_irq(irq);
  1715. __unmask_and_level_IO_APIC_irq(irq);
  1716. spin_unlock(&ioapic_lock);
  1717. }
  1718. }
  1719. static int ioapic_retrigger_irq(unsigned int irq)
  1720. {
  1721. send_IPI_self(irq_vector[irq]);
  1722. return 1;
  1723. }
  1724. static struct irq_chip ioapic_chip __read_mostly = {
  1725. .name = "IO-APIC",
  1726. .startup = startup_ioapic_irq,
  1727. .mask = mask_IO_APIC_irq,
  1728. .unmask = unmask_IO_APIC_irq,
  1729. .ack = ack_ioapic_irq,
  1730. .eoi = ack_ioapic_quirk_irq,
  1731. #ifdef CONFIG_SMP
  1732. .set_affinity = set_ioapic_affinity_irq,
  1733. #endif
  1734. .retrigger = ioapic_retrigger_irq,
  1735. };
  1736. static inline void init_IO_APIC_traps(void)
  1737. {
  1738. int irq;
  1739. /*
  1740. * NOTE! The local APIC isn't very good at handling
  1741. * multiple interrupts at the same interrupt level.
  1742. * As the interrupt level is determined by taking the
  1743. * vector number and shifting that right by 4, we
  1744. * want to spread these out a bit so that they don't
  1745. * all fall in the same interrupt level.
  1746. *
  1747. * Also, we've got to be careful not to trash gate
  1748. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  1749. */
  1750. for (irq = 0; irq < NR_IRQS ; irq++) {
  1751. int tmp = irq;
  1752. if (IO_APIC_IRQ(tmp) && !irq_vector[tmp]) {
  1753. /*
  1754. * Hmm.. We don't have an entry for this,
  1755. * so default to an old-fashioned 8259
  1756. * interrupt if we can..
  1757. */
  1758. if (irq < 16)
  1759. make_8259A_irq(irq);
  1760. else
  1761. /* Strange. Oh, well.. */
  1762. irq_desc[irq].chip = &no_irq_chip;
  1763. }
  1764. }
  1765. }
  1766. /*
  1767. * The local APIC irq-chip implementation:
  1768. */
  1769. static void ack_apic(unsigned int irq)
  1770. {
  1771. ack_APIC_irq();
  1772. }
  1773. static void mask_lapic_irq (unsigned int irq)
  1774. {
  1775. unsigned long v;
  1776. v = apic_read(APIC_LVT0);
  1777. apic_write_around(APIC_LVT0, v | APIC_LVT_MASKED);
  1778. }
  1779. static void unmask_lapic_irq (unsigned int irq)
  1780. {
  1781. unsigned long v;
  1782. v = apic_read(APIC_LVT0);
  1783. apic_write_around(APIC_LVT0, v & ~APIC_LVT_MASKED);
  1784. }
  1785. static struct irq_chip lapic_chip __read_mostly = {
  1786. .name = "local-APIC-edge",
  1787. .mask = mask_lapic_irq,
  1788. .unmask = unmask_lapic_irq,
  1789. .eoi = ack_apic,
  1790. };
  1791. static void setup_nmi (void)
  1792. {
  1793. /*
  1794. * Dirty trick to enable the NMI watchdog ...
  1795. * We put the 8259A master into AEOI mode and
  1796. * unmask on all local APICs LVT0 as NMI.
  1797. *
  1798. * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
  1799. * is from Maciej W. Rozycki - so we do not have to EOI from
  1800. * the NMI handler or the timer interrupt.
  1801. */
  1802. apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");
  1803. on_each_cpu(enable_NMI_through_LVT0, NULL, 1, 1);
  1804. apic_printk(APIC_VERBOSE, " done.\n");
  1805. }
  1806. /*
  1807. * This looks a bit hackish but it's about the only one way of sending
  1808. * a few INTA cycles to 8259As and any associated glue logic. ICR does
  1809. * not support the ExtINT mode, unfortunately. We need to send these
  1810. * cycles as some i82489DX-based boards have glue logic that keeps the
  1811. * 8259A interrupt line asserted until INTA. --macro
  1812. */
  1813. static inline void unlock_ExtINT_logic(void)
  1814. {
  1815. int apic, pin, i;
  1816. struct IO_APIC_route_entry entry0, entry1;
  1817. unsigned char save_control, save_freq_select;
  1818. pin = find_isa_irq_pin(8, mp_INT);
  1819. if (pin == -1) {
  1820. WARN_ON_ONCE(1);
  1821. return;
  1822. }
  1823. apic = find_isa_irq_apic(8, mp_INT);
  1824. if (apic == -1) {
  1825. WARN_ON_ONCE(1);
  1826. return;
  1827. }
  1828. entry0 = ioapic_read_entry(apic, pin);
  1829. clear_IO_APIC_pin(apic, pin);
  1830. memset(&entry1, 0, sizeof(entry1));
  1831. entry1.dest_mode = 0; /* physical delivery */
  1832. entry1.mask = 0; /* unmask IRQ now */
  1833. entry1.dest.physical.physical_dest = hard_smp_processor_id();
  1834. entry1.delivery_mode = dest_ExtINT;
  1835. entry1.polarity = entry0.polarity;
  1836. entry1.trigger = 0;
  1837. entry1.vector = 0;
  1838. ioapic_write_entry(apic, pin, entry1);
  1839. save_control = CMOS_READ(RTC_CONTROL);
  1840. save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
  1841. CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
  1842. RTC_FREQ_SELECT);
  1843. CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
  1844. i = 100;
  1845. while (i-- > 0) {
  1846. mdelay(10);
  1847. if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
  1848. i -= 10;
  1849. }
  1850. CMOS_WRITE(save_control, RTC_CONTROL);
  1851. CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
  1852. clear_IO_APIC_pin(apic, pin);
  1853. ioapic_write_entry(apic, pin, entry0);
  1854. }
  1855. int timer_uses_ioapic_pin_0;
  1856. /*
  1857. * This code may look a bit paranoid, but it's supposed to cooperate with
  1858. * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
  1859. * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
  1860. * fanatically on his truly buggy board.
  1861. */
  1862. static inline void __init check_timer(void)
  1863. {
  1864. int apic1, pin1, apic2, pin2;
  1865. int vector;
  1866. /*
  1867. * get/set the timer IRQ vector:
  1868. */
  1869. disable_8259A_irq(0);
  1870. vector = assign_irq_vector(0);
  1871. set_intr_gate(vector, interrupt[0]);
  1872. /*
  1873. * Subtle, code in do_timer_interrupt() expects an AEOI
  1874. * mode for the 8259A whenever interrupts are routed
  1875. * through I/O APICs. Also IRQ0 has to be enabled in
  1876. * the 8259A which implies the virtual wire has to be
  1877. * disabled in the local APIC.
  1878. */
  1879. apic_write_around(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
  1880. init_8259A(1);
  1881. timer_ack = 1;
  1882. if (timer_over_8254 > 0)
  1883. enable_8259A_irq(0);
  1884. pin1 = find_isa_irq_pin(0, mp_INT);
  1885. apic1 = find_isa_irq_apic(0, mp_INT);
  1886. pin2 = ioapic_i8259.pin;
  1887. apic2 = ioapic_i8259.apic;
  1888. if (pin1 == 0)
  1889. timer_uses_ioapic_pin_0 = 1;
  1890. printk(KERN_INFO "..TIMER: vector=0x%02X apic1=%d pin1=%d apic2=%d pin2=%d\n",
  1891. vector, apic1, pin1, apic2, pin2);
  1892. if (pin1 != -1) {
  1893. /*
  1894. * Ok, does IRQ0 through the IOAPIC work?
  1895. */
  1896. unmask_IO_APIC_irq(0);
  1897. if (timer_irq_works()) {
  1898. if (nmi_watchdog == NMI_IO_APIC) {
  1899. disable_8259A_irq(0);
  1900. setup_nmi();
  1901. enable_8259A_irq(0);
  1902. }
  1903. if (disable_timer_pin_1 > 0)
  1904. clear_IO_APIC_pin(0, pin1);
  1905. return;
  1906. }
  1907. clear_IO_APIC_pin(apic1, pin1);
  1908. printk(KERN_ERR "..MP-BIOS bug: 8254 timer not connected to "
  1909. "IO-APIC\n");
  1910. }
  1911. printk(KERN_INFO "...trying to set up timer (IRQ0) through the 8259A ... ");
  1912. if (pin2 != -1) {
  1913. printk("\n..... (found pin %d) ...", pin2);
  1914. /*
  1915. * legacy devices should be connected to IO APIC #0
  1916. */
  1917. setup_ExtINT_IRQ0_pin(apic2, pin2, vector);
  1918. if (timer_irq_works()) {
  1919. printk("works.\n");
  1920. if (pin1 != -1)
  1921. replace_pin_at_irq(0, apic1, pin1, apic2, pin2);
  1922. else
  1923. add_pin_to_irq(0, apic2, pin2);
  1924. if (nmi_watchdog == NMI_IO_APIC) {
  1925. setup_nmi();
  1926. }
  1927. return;
  1928. }
  1929. /*
  1930. * Cleanup, just in case ...
  1931. */
  1932. clear_IO_APIC_pin(apic2, pin2);
  1933. }
  1934. printk(" failed.\n");
  1935. if (nmi_watchdog == NMI_IO_APIC) {
  1936. printk(KERN_WARNING "timer doesn't work through the IO-APIC - disabling NMI Watchdog!\n");
  1937. nmi_watchdog = 0;
  1938. }
  1939. printk(KERN_INFO "...trying to set up timer as Virtual Wire IRQ...");
  1940. disable_8259A_irq(0);
  1941. set_irq_chip_and_handler_name(0, &lapic_chip, handle_fasteoi_irq,
  1942. "fasteoi");
  1943. apic_write_around(APIC_LVT0, APIC_DM_FIXED | vector); /* Fixed mode */
  1944. enable_8259A_irq(0);
  1945. if (timer_irq_works()) {
  1946. printk(" works.\n");
  1947. return;
  1948. }
  1949. apic_write_around(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | vector);
  1950. printk(" failed.\n");
  1951. printk(KERN_INFO "...trying to set up timer as ExtINT IRQ...");
  1952. timer_ack = 0;
  1953. init_8259A(0);
  1954. make_8259A_irq(0);
  1955. apic_write_around(APIC_LVT0, APIC_DM_EXTINT);
  1956. unlock_ExtINT_logic();
  1957. if (timer_irq_works()) {
  1958. printk(" works.\n");
  1959. return;
  1960. }
  1961. printk(" failed :(.\n");
  1962. panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
  1963. "report. Then try booting with the 'noapic' option");
  1964. }
  1965. /*
  1966. *
  1967. * IRQ's that are handled by the PIC in the MPS IOAPIC case.
  1968. * - IRQ2 is the cascade IRQ, and cannot be a io-apic IRQ.
  1969. * Linux doesn't really care, as it's not actually used
  1970. * for any interrupt handling anyway.
  1971. */
  1972. #define PIC_IRQS (1 << PIC_CASCADE_IR)
  1973. void __init setup_IO_APIC(void)
  1974. {
  1975. enable_IO_APIC();
  1976. if (acpi_ioapic)
  1977. io_apic_irqs = ~0; /* all IRQs go through IOAPIC */
  1978. else
  1979. io_apic_irqs = ~PIC_IRQS;
  1980. printk("ENABLING IO-APIC IRQs\n");
  1981. /*
  1982. * Set up IO-APIC IRQ routing.
  1983. */
  1984. if (!acpi_ioapic)
  1985. setup_ioapic_ids_from_mpc();
  1986. sync_Arb_IDs();
  1987. setup_IO_APIC_irqs();
  1988. init_IO_APIC_traps();
  1989. check_timer();
  1990. if (!acpi_ioapic)
  1991. print_IO_APIC();
  1992. }
  1993. static int __init setup_disable_8254_timer(char *s)
  1994. {
  1995. timer_over_8254 = -1;
  1996. return 1;
  1997. }
  1998. static int __init setup_enable_8254_timer(char *s)
  1999. {
  2000. timer_over_8254 = 2;
  2001. return 1;
  2002. }
  2003. __setup("disable_8254_timer", setup_disable_8254_timer);
  2004. __setup("enable_8254_timer", setup_enable_8254_timer);
  2005. /*
  2006. * Called after all the initialization is done. If we didnt find any
  2007. * APIC bugs then we can allow the modify fast path
  2008. */
  2009. static int __init io_apic_bug_finalize(void)
  2010. {
  2011. if(sis_apic_bug == -1)
  2012. sis_apic_bug = 0;
  2013. return 0;
  2014. }
  2015. late_initcall(io_apic_bug_finalize);
  2016. struct sysfs_ioapic_data {
  2017. struct sys_device dev;
  2018. struct IO_APIC_route_entry entry[0];
  2019. };
  2020. static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
  2021. static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
  2022. {
  2023. struct IO_APIC_route_entry *entry;
  2024. struct sysfs_ioapic_data *data;
  2025. int i;
  2026. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2027. entry = data->entry;
  2028. for (i = 0; i < nr_ioapic_registers[dev->id]; i ++)
  2029. entry[i] = ioapic_read_entry(dev->id, i);
  2030. return 0;
  2031. }
  2032. static int ioapic_resume(struct sys_device *dev)
  2033. {
  2034. struct IO_APIC_route_entry *entry;
  2035. struct sysfs_ioapic_data *data;
  2036. unsigned long flags;
  2037. union IO_APIC_reg_00 reg_00;
  2038. int i;
  2039. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2040. entry = data->entry;
  2041. spin_lock_irqsave(&ioapic_lock, flags);
  2042. reg_00.raw = io_apic_read(dev->id, 0);
  2043. if (reg_00.bits.ID != mp_ioapics[dev->id].mpc_apicid) {
  2044. reg_00.bits.ID = mp_ioapics[dev->id].mpc_apicid;
  2045. io_apic_write(dev->id, 0, reg_00.raw);
  2046. }
  2047. spin_unlock_irqrestore(&ioapic_lock, flags);
  2048. for (i = 0; i < nr_ioapic_registers[dev->id]; i ++)
  2049. ioapic_write_entry(dev->id, i, entry[i]);
  2050. return 0;
  2051. }
  2052. static struct sysdev_class ioapic_sysdev_class = {
  2053. set_kset_name("ioapic"),
  2054. .suspend = ioapic_suspend,
  2055. .resume = ioapic_resume,
  2056. };
  2057. static int __init ioapic_init_sysfs(void)
  2058. {
  2059. struct sys_device * dev;
  2060. int i, size, error = 0;
  2061. error = sysdev_class_register(&ioapic_sysdev_class);
  2062. if (error)
  2063. return error;
  2064. for (i = 0; i < nr_ioapics; i++ ) {
  2065. size = sizeof(struct sys_device) + nr_ioapic_registers[i]
  2066. * sizeof(struct IO_APIC_route_entry);
  2067. mp_ioapic_data[i] = kmalloc(size, GFP_KERNEL);
  2068. if (!mp_ioapic_data[i]) {
  2069. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2070. continue;
  2071. }
  2072. memset(mp_ioapic_data[i], 0, size);
  2073. dev = &mp_ioapic_data[i]->dev;
  2074. dev->id = i;
  2075. dev->cls = &ioapic_sysdev_class;
  2076. error = sysdev_register(dev);
  2077. if (error) {
  2078. kfree(mp_ioapic_data[i]);
  2079. mp_ioapic_data[i] = NULL;
  2080. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2081. continue;
  2082. }
  2083. }
  2084. return 0;
  2085. }
  2086. device_initcall(ioapic_init_sysfs);
  2087. /*
  2088. * Dynamic irq allocate and deallocation
  2089. */
  2090. int create_irq(void)
  2091. {
  2092. /* Allocate an unused irq */
  2093. int irq, new, vector = 0;
  2094. unsigned long flags;
  2095. irq = -ENOSPC;
  2096. spin_lock_irqsave(&vector_lock, flags);
  2097. for (new = (NR_IRQS - 1); new >= 0; new--) {
  2098. if (platform_legacy_irq(new))
  2099. continue;
  2100. if (irq_vector[new] != 0)
  2101. continue;
  2102. vector = __assign_irq_vector(new);
  2103. if (likely(vector > 0))
  2104. irq = new;
  2105. break;
  2106. }
  2107. spin_unlock_irqrestore(&vector_lock, flags);
  2108. if (irq >= 0) {
  2109. set_intr_gate(vector, interrupt[irq]);
  2110. dynamic_irq_init(irq);
  2111. }
  2112. return irq;
  2113. }
  2114. void destroy_irq(unsigned int irq)
  2115. {
  2116. unsigned long flags;
  2117. dynamic_irq_cleanup(irq);
  2118. spin_lock_irqsave(&vector_lock, flags);
  2119. irq_vector[irq] = 0;
  2120. spin_unlock_irqrestore(&vector_lock, flags);
  2121. }
  2122. /*
  2123. * MSI mesage composition
  2124. */
  2125. #ifdef CONFIG_PCI_MSI
  2126. static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
  2127. {
  2128. int vector;
  2129. unsigned dest;
  2130. vector = assign_irq_vector(irq);
  2131. if (vector >= 0) {
  2132. dest = cpu_mask_to_apicid(TARGET_CPUS);
  2133. msg->address_hi = MSI_ADDR_BASE_HI;
  2134. msg->address_lo =
  2135. MSI_ADDR_BASE_LO |
  2136. ((INT_DEST_MODE == 0) ?
  2137. MSI_ADDR_DEST_MODE_PHYSICAL:
  2138. MSI_ADDR_DEST_MODE_LOGICAL) |
  2139. ((INT_DELIVERY_MODE != dest_LowestPrio) ?
  2140. MSI_ADDR_REDIRECTION_CPU:
  2141. MSI_ADDR_REDIRECTION_LOWPRI) |
  2142. MSI_ADDR_DEST_ID(dest);
  2143. msg->data =
  2144. MSI_DATA_TRIGGER_EDGE |
  2145. MSI_DATA_LEVEL_ASSERT |
  2146. ((INT_DELIVERY_MODE != dest_LowestPrio) ?
  2147. MSI_DATA_DELIVERY_FIXED:
  2148. MSI_DATA_DELIVERY_LOWPRI) |
  2149. MSI_DATA_VECTOR(vector);
  2150. }
  2151. return vector;
  2152. }
  2153. #ifdef CONFIG_SMP
  2154. static void set_msi_irq_affinity(unsigned int irq, cpumask_t mask)
  2155. {
  2156. struct msi_msg msg;
  2157. unsigned int dest;
  2158. cpumask_t tmp;
  2159. int vector;
  2160. cpus_and(tmp, mask, cpu_online_map);
  2161. if (cpus_empty(tmp))
  2162. tmp = TARGET_CPUS;
  2163. vector = assign_irq_vector(irq);
  2164. if (vector < 0)
  2165. return;
  2166. dest = cpu_mask_to_apicid(mask);
  2167. read_msi_msg(irq, &msg);
  2168. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2169. msg.data |= MSI_DATA_VECTOR(vector);
  2170. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2171. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2172. write_msi_msg(irq, &msg);
  2173. irq_desc[irq].affinity = mask;
  2174. }
  2175. #endif /* CONFIG_SMP */
  2176. /*
  2177. * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
  2178. * which implement the MSI or MSI-X Capability Structure.
  2179. */
  2180. static struct irq_chip msi_chip = {
  2181. .name = "PCI-MSI",
  2182. .unmask = unmask_msi_irq,
  2183. .mask = mask_msi_irq,
  2184. .ack = ack_ioapic_irq,
  2185. #ifdef CONFIG_SMP
  2186. .set_affinity = set_msi_irq_affinity,
  2187. #endif
  2188. .retrigger = ioapic_retrigger_irq,
  2189. };
  2190. int arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)
  2191. {
  2192. struct msi_msg msg;
  2193. int irq, ret;
  2194. irq = create_irq();
  2195. if (irq < 0)
  2196. return irq;
  2197. ret = msi_compose_msg(dev, irq, &msg);
  2198. if (ret < 0) {
  2199. destroy_irq(irq);
  2200. return ret;
  2201. }
  2202. set_irq_msi(irq, desc);
  2203. write_msi_msg(irq, &msg);
  2204. set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq,
  2205. "edge");
  2206. return 0;
  2207. }
  2208. void arch_teardown_msi_irq(unsigned int irq)
  2209. {
  2210. destroy_irq(irq);
  2211. }
  2212. #endif /* CONFIG_PCI_MSI */
  2213. /*
  2214. * Hypertransport interrupt support
  2215. */
  2216. #ifdef CONFIG_HT_IRQ
  2217. #ifdef CONFIG_SMP
  2218. static void target_ht_irq(unsigned int irq, unsigned int dest)
  2219. {
  2220. struct ht_irq_msg msg;
  2221. fetch_ht_irq_msg(irq, &msg);
  2222. msg.address_lo &= ~(HT_IRQ_LOW_DEST_ID_MASK);
  2223. msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
  2224. msg.address_lo |= HT_IRQ_LOW_DEST_ID(dest);
  2225. msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
  2226. write_ht_irq_msg(irq, &msg);
  2227. }
  2228. static void set_ht_irq_affinity(unsigned int irq, cpumask_t mask)
  2229. {
  2230. unsigned int dest;
  2231. cpumask_t tmp;
  2232. cpus_and(tmp, mask, cpu_online_map);
  2233. if (cpus_empty(tmp))
  2234. tmp = TARGET_CPUS;
  2235. cpus_and(mask, tmp, CPU_MASK_ALL);
  2236. dest = cpu_mask_to_apicid(mask);
  2237. target_ht_irq(irq, dest);
  2238. irq_desc[irq].affinity = mask;
  2239. }
  2240. #endif
  2241. static struct irq_chip ht_irq_chip = {
  2242. .name = "PCI-HT",
  2243. .mask = mask_ht_irq,
  2244. .unmask = unmask_ht_irq,
  2245. .ack = ack_ioapic_irq,
  2246. #ifdef CONFIG_SMP
  2247. .set_affinity = set_ht_irq_affinity,
  2248. #endif
  2249. .retrigger = ioapic_retrigger_irq,
  2250. };
  2251. int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
  2252. {
  2253. int vector;
  2254. vector = assign_irq_vector(irq);
  2255. if (vector >= 0) {
  2256. struct ht_irq_msg msg;
  2257. unsigned dest;
  2258. cpumask_t tmp;
  2259. cpus_clear(tmp);
  2260. cpu_set(vector >> 8, tmp);
  2261. dest = cpu_mask_to_apicid(tmp);
  2262. msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
  2263. msg.address_lo =
  2264. HT_IRQ_LOW_BASE |
  2265. HT_IRQ_LOW_DEST_ID(dest) |
  2266. HT_IRQ_LOW_VECTOR(vector) |
  2267. ((INT_DEST_MODE == 0) ?
  2268. HT_IRQ_LOW_DM_PHYSICAL :
  2269. HT_IRQ_LOW_DM_LOGICAL) |
  2270. HT_IRQ_LOW_RQEOI_EDGE |
  2271. ((INT_DELIVERY_MODE != dest_LowestPrio) ?
  2272. HT_IRQ_LOW_MT_FIXED :
  2273. HT_IRQ_LOW_MT_ARBITRATED) |
  2274. HT_IRQ_LOW_IRQ_MASKED;
  2275. write_ht_irq_msg(irq, &msg);
  2276. set_irq_chip_and_handler_name(irq, &ht_irq_chip,
  2277. handle_edge_irq, "edge");
  2278. }
  2279. return vector;
  2280. }
  2281. #endif /* CONFIG_HT_IRQ */
  2282. /* --------------------------------------------------------------------------
  2283. ACPI-based IOAPIC Configuration
  2284. -------------------------------------------------------------------------- */
  2285. #ifdef CONFIG_ACPI
  2286. int __init io_apic_get_unique_id (int ioapic, int apic_id)
  2287. {
  2288. union IO_APIC_reg_00 reg_00;
  2289. static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
  2290. physid_mask_t tmp;
  2291. unsigned long flags;
  2292. int i = 0;
  2293. /*
  2294. * The P4 platform supports up to 256 APIC IDs on two separate APIC
  2295. * buses (one for LAPICs, one for IOAPICs), where predecessors only
  2296. * supports up to 16 on one shared APIC bus.
  2297. *
  2298. * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
  2299. * advantage of new APIC bus architecture.
  2300. */
  2301. if (physids_empty(apic_id_map))
  2302. apic_id_map = ioapic_phys_id_map(phys_cpu_present_map);
  2303. spin_lock_irqsave(&ioapic_lock, flags);
  2304. reg_00.raw = io_apic_read(ioapic, 0);
  2305. spin_unlock_irqrestore(&ioapic_lock, flags);
  2306. if (apic_id >= get_physical_broadcast()) {
  2307. printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
  2308. "%d\n", ioapic, apic_id, reg_00.bits.ID);
  2309. apic_id = reg_00.bits.ID;
  2310. }
  2311. /*
  2312. * Every APIC in a system must have a unique ID or we get lots of nice
  2313. * 'stuck on smp_invalidate_needed IPI wait' messages.
  2314. */
  2315. if (check_apicid_used(apic_id_map, apic_id)) {
  2316. for (i = 0; i < get_physical_broadcast(); i++) {
  2317. if (!check_apicid_used(apic_id_map, i))
  2318. break;
  2319. }
  2320. if (i == get_physical_broadcast())
  2321. panic("Max apic_id exceeded!\n");
  2322. printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
  2323. "trying %d\n", ioapic, apic_id, i);
  2324. apic_id = i;
  2325. }
  2326. tmp = apicid_to_cpu_present(apic_id);
  2327. physids_or(apic_id_map, apic_id_map, tmp);
  2328. if (reg_00.bits.ID != apic_id) {
  2329. reg_00.bits.ID = apic_id;
  2330. spin_lock_irqsave(&ioapic_lock, flags);
  2331. io_apic_write(ioapic, 0, reg_00.raw);
  2332. reg_00.raw = io_apic_read(ioapic, 0);
  2333. spin_unlock_irqrestore(&ioapic_lock, flags);
  2334. /* Sanity check */
  2335. if (reg_00.bits.ID != apic_id) {
  2336. printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
  2337. return -1;
  2338. }
  2339. }
  2340. apic_printk(APIC_VERBOSE, KERN_INFO
  2341. "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
  2342. return apic_id;
  2343. }
  2344. int __init io_apic_get_version (int ioapic)
  2345. {
  2346. union IO_APIC_reg_01 reg_01;
  2347. unsigned long flags;
  2348. spin_lock_irqsave(&ioapic_lock, flags);
  2349. reg_01.raw = io_apic_read(ioapic, 1);
  2350. spin_unlock_irqrestore(&ioapic_lock, flags);
  2351. return reg_01.bits.version;
  2352. }
  2353. int __init io_apic_get_redir_entries (int ioapic)
  2354. {
  2355. union IO_APIC_reg_01 reg_01;
  2356. unsigned long flags;
  2357. spin_lock_irqsave(&ioapic_lock, flags);
  2358. reg_01.raw = io_apic_read(ioapic, 1);
  2359. spin_unlock_irqrestore(&ioapic_lock, flags);
  2360. return reg_01.bits.entries;
  2361. }
  2362. int io_apic_set_pci_routing (int ioapic, int pin, int irq, int edge_level, int active_high_low)
  2363. {
  2364. struct IO_APIC_route_entry entry;
  2365. unsigned long flags;
  2366. if (!IO_APIC_IRQ(irq)) {
  2367. printk(KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
  2368. ioapic);
  2369. return -EINVAL;
  2370. }
  2371. /*
  2372. * Generate a PCI IRQ routing entry and program the IOAPIC accordingly.
  2373. * Note that we mask (disable) IRQs now -- these get enabled when the
  2374. * corresponding device driver registers for this IRQ.
  2375. */
  2376. memset(&entry,0,sizeof(entry));
  2377. entry.delivery_mode = INT_DELIVERY_MODE;
  2378. entry.dest_mode = INT_DEST_MODE;
  2379. entry.dest.logical.logical_dest = cpu_mask_to_apicid(TARGET_CPUS);
  2380. entry.trigger = edge_level;
  2381. entry.polarity = active_high_low;
  2382. entry.mask = 1;
  2383. /*
  2384. * IRQs < 16 are already in the irq_2_pin[] map
  2385. */
  2386. if (irq >= 16)
  2387. add_pin_to_irq(irq, ioapic, pin);
  2388. entry.vector = assign_irq_vector(irq);
  2389. apic_printk(APIC_DEBUG, KERN_DEBUG "IOAPIC[%d]: Set PCI routing entry "
  2390. "(%d-%d -> 0x%x -> IRQ %d Mode:%i Active:%i)\n", ioapic,
  2391. mp_ioapics[ioapic].mpc_apicid, pin, entry.vector, irq,
  2392. edge_level, active_high_low);
  2393. ioapic_register_intr(irq, entry.vector, edge_level);
  2394. if (!ioapic && (irq < 16))
  2395. disable_8259A_irq(irq);
  2396. spin_lock_irqsave(&ioapic_lock, flags);
  2397. __ioapic_write_entry(ioapic, pin, entry);
  2398. spin_unlock_irqrestore(&ioapic_lock, flags);
  2399. return 0;
  2400. }
  2401. #endif /* CONFIG_ACPI */
  2402. static int __init parse_disable_timer_pin_1(char *arg)
  2403. {
  2404. disable_timer_pin_1 = 1;
  2405. return 0;
  2406. }
  2407. early_param("disable_timer_pin_1", parse_disable_timer_pin_1);
  2408. static int __init parse_enable_timer_pin_1(char *arg)
  2409. {
  2410. disable_timer_pin_1 = -1;
  2411. return 0;
  2412. }
  2413. early_param("enable_timer_pin_1", parse_enable_timer_pin_1);
  2414. static int __init parse_noapic(char *arg)
  2415. {
  2416. /* disable IO-APIC */
  2417. disable_ioapic_setup();
  2418. return 0;
  2419. }
  2420. early_param("noapic", parse_noapic);