p6.c 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119
  1. /*
  2. * P6 specific Machine Check Exception Reporting
  3. * (C) Copyright 2002 Alan Cox <alan@redhat.com>
  4. */
  5. #include <linux/init.h>
  6. #include <linux/types.h>
  7. #include <linux/kernel.h>
  8. #include <linux/interrupt.h>
  9. #include <linux/smp.h>
  10. #include <asm/processor.h>
  11. #include <asm/system.h>
  12. #include <asm/msr.h>
  13. #include "mce.h"
  14. /* Machine Check Handler For PII/PIII */
  15. static fastcall void intel_machine_check(struct pt_regs * regs, long error_code)
  16. {
  17. int recover=1;
  18. u32 alow, ahigh, high, low;
  19. u32 mcgstl, mcgsth;
  20. int i;
  21. rdmsr (MSR_IA32_MCG_STATUS, mcgstl, mcgsth);
  22. if (mcgstl & (1<<0)) /* Recoverable ? */
  23. recover=0;
  24. printk (KERN_EMERG "CPU %d: Machine Check Exception: %08x%08x\n",
  25. smp_processor_id(), mcgsth, mcgstl);
  26. for (i=0; i<nr_mce_banks; i++) {
  27. rdmsr (MSR_IA32_MC0_STATUS+i*4,low, high);
  28. if (high & (1<<31)) {
  29. if (high & (1<<29))
  30. recover |= 1;
  31. if (high & (1<<25))
  32. recover |= 2;
  33. printk (KERN_EMERG "Bank %d: %08x%08x", i, high, low);
  34. high &= ~(1<<31);
  35. if (high & (1<<27)) {
  36. rdmsr (MSR_IA32_MC0_MISC+i*4, alow, ahigh);
  37. printk ("[%08x%08x]", ahigh, alow);
  38. }
  39. if (high & (1<<26)) {
  40. rdmsr (MSR_IA32_MC0_ADDR+i*4, alow, ahigh);
  41. printk (" at %08x%08x", ahigh, alow);
  42. }
  43. printk ("\n");
  44. }
  45. }
  46. if (recover & 2)
  47. panic ("CPU context corrupt");
  48. if (recover & 1)
  49. panic ("Unable to continue");
  50. printk (KERN_EMERG "Attempting to continue.\n");
  51. /*
  52. * Do not clear the MSR_IA32_MCi_STATUS if the error is not
  53. * recoverable/continuable.This will allow BIOS to look at the MSRs
  54. * for errors if the OS could not log the error.
  55. */
  56. for (i=0; i<nr_mce_banks; i++) {
  57. unsigned int msr;
  58. msr = MSR_IA32_MC0_STATUS+i*4;
  59. rdmsr (msr,low, high);
  60. if (high & (1<<31)) {
  61. /* Clear it */
  62. wrmsr (msr, 0UL, 0UL);
  63. /* Serialize */
  64. wmb();
  65. add_taint(TAINT_MACHINE_CHECK);
  66. }
  67. }
  68. mcgstl &= ~(1<<2);
  69. wrmsr (MSR_IA32_MCG_STATUS,mcgstl, mcgsth);
  70. }
  71. /* Set up machine check reporting for processors with Intel style MCE */
  72. void intel_p6_mcheck_init(struct cpuinfo_x86 *c)
  73. {
  74. u32 l, h;
  75. int i;
  76. /* Check for MCE support */
  77. if (!cpu_has(c, X86_FEATURE_MCE))
  78. return;
  79. /* Check for PPro style MCA */
  80. if (!cpu_has(c, X86_FEATURE_MCA))
  81. return;
  82. /* Ok machine check is available */
  83. machine_check_vector = intel_machine_check;
  84. wmb();
  85. printk (KERN_INFO "Intel machine check architecture supported.\n");
  86. rdmsr (MSR_IA32_MCG_CAP, l, h);
  87. if (l & (1<<8)) /* Control register present ? */
  88. wrmsr(MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);
  89. nr_mce_banks = l & 0xff;
  90. /*
  91. * Following the example in IA-32 SDM Vol 3:
  92. * - MC0_CTL should not be written
  93. * - Status registers on all banks should be cleared on reset
  94. */
  95. for (i=1; i<nr_mce_banks; i++)
  96. wrmsr (MSR_IA32_MC0_CTL+4*i, 0xffffffff, 0xffffffff);
  97. for (i=0; i<nr_mce_banks; i++)
  98. wrmsr (MSR_IA32_MC0_STATUS+4*i, 0x0, 0x0);
  99. set_in_cr4 (X86_CR4_MCE);
  100. printk (KERN_INFO "Intel machine check reporting enabled on CPU#%d.\n",
  101. smp_processor_id());
  102. }