cpufreq-nforce2.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440
  1. /*
  2. * (C) 2004-2006 Sebastian Witt <se.witt@gmx.net>
  3. *
  4. * Licensed under the terms of the GNU GPL License version 2.
  5. * Based upon reverse engineered information
  6. *
  7. * BIG FAT DISCLAIMER: Work in progress code. Possibly *dangerous*
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/moduleparam.h>
  12. #include <linux/init.h>
  13. #include <linux/cpufreq.h>
  14. #include <linux/pci.h>
  15. #include <linux/delay.h>
  16. #define NFORCE2_XTAL 25
  17. #define NFORCE2_BOOTFSB 0x48
  18. #define NFORCE2_PLLENABLE 0xa8
  19. #define NFORCE2_PLLREG 0xa4
  20. #define NFORCE2_PLLADR 0xa0
  21. #define NFORCE2_PLL(mul, div) (0x100000 | (mul << 8) | div)
  22. #define NFORCE2_MIN_FSB 50
  23. #define NFORCE2_SAFE_DISTANCE 50
  24. /* Delay in ms between FSB changes */
  25. //#define NFORCE2_DELAY 10
  26. /* nforce2_chipset:
  27. * FSB is changed using the chipset
  28. */
  29. static struct pci_dev *nforce2_chipset_dev;
  30. /* fid:
  31. * multiplier * 10
  32. */
  33. static int fid = 0;
  34. /* min_fsb, max_fsb:
  35. * minimum and maximum FSB (= FSB at boot time)
  36. */
  37. static int min_fsb = 0;
  38. static int max_fsb = 0;
  39. MODULE_AUTHOR("Sebastian Witt <se.witt@gmx.net>");
  40. MODULE_DESCRIPTION("nForce2 FSB changing cpufreq driver");
  41. MODULE_LICENSE("GPL");
  42. module_param(fid, int, 0444);
  43. module_param(min_fsb, int, 0444);
  44. MODULE_PARM_DESC(fid, "CPU multiplier to use (11.5 = 115)");
  45. MODULE_PARM_DESC(min_fsb,
  46. "Minimum FSB to use, if not defined: current FSB - 50");
  47. #define dprintk(msg...) cpufreq_debug_printk(CPUFREQ_DEBUG_DRIVER, "cpufreq-nforce2", msg)
  48. /**
  49. * nforce2_calc_fsb - calculate FSB
  50. * @pll: PLL value
  51. *
  52. * Calculates FSB from PLL value
  53. */
  54. static int nforce2_calc_fsb(int pll)
  55. {
  56. unsigned char mul, div;
  57. mul = (pll >> 8) & 0xff;
  58. div = pll & 0xff;
  59. if (div > 0)
  60. return NFORCE2_XTAL * mul / div;
  61. return 0;
  62. }
  63. /**
  64. * nforce2_calc_pll - calculate PLL value
  65. * @fsb: FSB
  66. *
  67. * Calculate PLL value for given FSB
  68. */
  69. static int nforce2_calc_pll(unsigned int fsb)
  70. {
  71. unsigned char xmul, xdiv;
  72. unsigned char mul = 0, div = 0;
  73. int tried = 0;
  74. /* Try to calculate multiplier and divider up to 4 times */
  75. while (((mul == 0) || (div == 0)) && (tried <= 3)) {
  76. for (xdiv = 2; xdiv <= 0x80; xdiv++)
  77. for (xmul = 1; xmul <= 0xfe; xmul++)
  78. if (nforce2_calc_fsb(NFORCE2_PLL(xmul, xdiv)) ==
  79. fsb + tried) {
  80. mul = xmul;
  81. div = xdiv;
  82. }
  83. tried++;
  84. }
  85. if ((mul == 0) || (div == 0))
  86. return -1;
  87. return NFORCE2_PLL(mul, div);
  88. }
  89. /**
  90. * nforce2_write_pll - write PLL value to chipset
  91. * @pll: PLL value
  92. *
  93. * Writes new FSB PLL value to chipset
  94. */
  95. static void nforce2_write_pll(int pll)
  96. {
  97. int temp;
  98. /* Set the pll addr. to 0x00 */
  99. pci_write_config_dword(nforce2_chipset_dev, NFORCE2_PLLADR, 0);
  100. /* Now write the value in all 64 registers */
  101. for (temp = 0; temp <= 0x3f; temp++)
  102. pci_write_config_dword(nforce2_chipset_dev, NFORCE2_PLLREG, pll);
  103. return;
  104. }
  105. /**
  106. * nforce2_fsb_read - Read FSB
  107. *
  108. * Read FSB from chipset
  109. * If bootfsb != 0, return FSB at boot-time
  110. */
  111. static unsigned int nforce2_fsb_read(int bootfsb)
  112. {
  113. struct pci_dev *nforce2_sub5;
  114. u32 fsb, temp = 0;
  115. /* Get chipset boot FSB from subdevice 5 (FSB at boot-time) */
  116. nforce2_sub5 = pci_get_subsys(PCI_VENDOR_ID_NVIDIA,
  117. 0x01EF,PCI_ANY_ID,PCI_ANY_ID,NULL);
  118. if (!nforce2_sub5)
  119. return 0;
  120. pci_read_config_dword(nforce2_sub5, NFORCE2_BOOTFSB, &fsb);
  121. fsb /= 1000000;
  122. /* Check if PLL register is already set */
  123. pci_read_config_byte(nforce2_chipset_dev,NFORCE2_PLLENABLE, (u8 *)&temp);
  124. if(bootfsb || !temp)
  125. return fsb;
  126. /* Use PLL register FSB value */
  127. pci_read_config_dword(nforce2_chipset_dev,NFORCE2_PLLREG, &temp);
  128. fsb = nforce2_calc_fsb(temp);
  129. return fsb;
  130. }
  131. /**
  132. * nforce2_set_fsb - set new FSB
  133. * @fsb: New FSB
  134. *
  135. * Sets new FSB
  136. */
  137. static int nforce2_set_fsb(unsigned int fsb)
  138. {
  139. u32 temp = 0;
  140. unsigned int tfsb;
  141. int diff;
  142. int pll = 0;
  143. if ((fsb > max_fsb) || (fsb < NFORCE2_MIN_FSB)) {
  144. printk(KERN_ERR "cpufreq: FSB %d is out of range!\n", fsb);
  145. return -EINVAL;
  146. }
  147. tfsb = nforce2_fsb_read(0);
  148. if (!tfsb) {
  149. printk(KERN_ERR "cpufreq: Error while reading the FSB\n");
  150. return -EINVAL;
  151. }
  152. /* First write? Then set actual value */
  153. pci_read_config_byte(nforce2_chipset_dev,NFORCE2_PLLENABLE, (u8 *)&temp);
  154. if (!temp) {
  155. pll = nforce2_calc_pll(tfsb);
  156. if (pll < 0)
  157. return -EINVAL;
  158. nforce2_write_pll(pll);
  159. }
  160. /* Enable write access */
  161. temp = 0x01;
  162. pci_write_config_byte(nforce2_chipset_dev, NFORCE2_PLLENABLE, (u8)temp);
  163. diff = tfsb - fsb;
  164. if (!diff)
  165. return 0;
  166. while ((tfsb != fsb) && (tfsb <= max_fsb) && (tfsb >= min_fsb)) {
  167. if (diff < 0)
  168. tfsb++;
  169. else
  170. tfsb--;
  171. /* Calculate the PLL reg. value */
  172. if ((pll = nforce2_calc_pll(tfsb)) == -1)
  173. return -EINVAL;
  174. nforce2_write_pll(pll);
  175. #ifdef NFORCE2_DELAY
  176. mdelay(NFORCE2_DELAY);
  177. #endif
  178. }
  179. temp = 0x40;
  180. pci_write_config_byte(nforce2_chipset_dev, NFORCE2_PLLADR, (u8)temp);
  181. return 0;
  182. }
  183. /**
  184. * nforce2_get - get the CPU frequency
  185. * @cpu: CPU number
  186. *
  187. * Returns the CPU frequency
  188. */
  189. static unsigned int nforce2_get(unsigned int cpu)
  190. {
  191. if (cpu)
  192. return 0;
  193. return nforce2_fsb_read(0) * fid * 100;
  194. }
  195. /**
  196. * nforce2_target - set a new CPUFreq policy
  197. * @policy: new policy
  198. * @target_freq: the target frequency
  199. * @relation: how that frequency relates to achieved frequency (CPUFREQ_RELATION_L or CPUFREQ_RELATION_H)
  200. *
  201. * Sets a new CPUFreq policy.
  202. */
  203. static int nforce2_target(struct cpufreq_policy *policy,
  204. unsigned int target_freq, unsigned int relation)
  205. {
  206. // unsigned long flags;
  207. struct cpufreq_freqs freqs;
  208. unsigned int target_fsb;
  209. if ((target_freq > policy->max) || (target_freq < policy->min))
  210. return -EINVAL;
  211. target_fsb = target_freq / (fid * 100);
  212. freqs.old = nforce2_get(policy->cpu);
  213. freqs.new = target_fsb * fid * 100;
  214. freqs.cpu = 0; /* Only one CPU on nForce2 plattforms */
  215. if (freqs.old == freqs.new)
  216. return 0;
  217. dprintk("Old CPU frequency %d kHz, new %d kHz\n",
  218. freqs.old, freqs.new);
  219. cpufreq_notify_transition(&freqs, CPUFREQ_PRECHANGE);
  220. /* Disable IRQs */
  221. //local_irq_save(flags);
  222. if (nforce2_set_fsb(target_fsb) < 0)
  223. printk(KERN_ERR "cpufreq: Changing FSB to %d failed\n",
  224. target_fsb);
  225. else
  226. dprintk("Changed FSB successfully to %d\n",
  227. target_fsb);
  228. /* Enable IRQs */
  229. //local_irq_restore(flags);
  230. cpufreq_notify_transition(&freqs, CPUFREQ_POSTCHANGE);
  231. return 0;
  232. }
  233. /**
  234. * nforce2_verify - verifies a new CPUFreq policy
  235. * @policy: new policy
  236. */
  237. static int nforce2_verify(struct cpufreq_policy *policy)
  238. {
  239. unsigned int fsb_pol_max;
  240. fsb_pol_max = policy->max / (fid * 100);
  241. if (policy->min < (fsb_pol_max * fid * 100))
  242. policy->max = (fsb_pol_max + 1) * fid * 100;
  243. cpufreq_verify_within_limits(policy,
  244. policy->cpuinfo.min_freq,
  245. policy->cpuinfo.max_freq);
  246. return 0;
  247. }
  248. static int nforce2_cpu_init(struct cpufreq_policy *policy)
  249. {
  250. unsigned int fsb;
  251. unsigned int rfid;
  252. /* capability check */
  253. if (policy->cpu != 0)
  254. return -ENODEV;
  255. /* Get current FSB */
  256. fsb = nforce2_fsb_read(0);
  257. if (!fsb)
  258. return -EIO;
  259. /* FIX: Get FID from CPU */
  260. if (!fid) {
  261. if (!cpu_khz) {
  262. printk(KERN_WARNING
  263. "cpufreq: cpu_khz not set, can't calculate multiplier!\n");
  264. return -ENODEV;
  265. }
  266. fid = cpu_khz / (fsb * 100);
  267. rfid = fid % 5;
  268. if (rfid) {
  269. if (rfid > 2)
  270. fid += 5 - rfid;
  271. else
  272. fid -= rfid;
  273. }
  274. }
  275. printk(KERN_INFO "cpufreq: FSB currently at %i MHz, FID %d.%d\n", fsb,
  276. fid / 10, fid % 10);
  277. /* Set maximum FSB to FSB at boot time */
  278. max_fsb = nforce2_fsb_read(1);
  279. if(!max_fsb)
  280. return -EIO;
  281. if (!min_fsb)
  282. min_fsb = max_fsb - NFORCE2_SAFE_DISTANCE;
  283. if (min_fsb < NFORCE2_MIN_FSB)
  284. min_fsb = NFORCE2_MIN_FSB;
  285. /* cpuinfo and default policy values */
  286. policy->cpuinfo.min_freq = min_fsb * fid * 100;
  287. policy->cpuinfo.max_freq = max_fsb * fid * 100;
  288. policy->cpuinfo.transition_latency = CPUFREQ_ETERNAL;
  289. policy->cur = nforce2_get(policy->cpu);
  290. policy->min = policy->cpuinfo.min_freq;
  291. policy->max = policy->cpuinfo.max_freq;
  292. return 0;
  293. }
  294. static int nforce2_cpu_exit(struct cpufreq_policy *policy)
  295. {
  296. return 0;
  297. }
  298. static struct cpufreq_driver nforce2_driver = {
  299. .name = "nforce2",
  300. .verify = nforce2_verify,
  301. .target = nforce2_target,
  302. .get = nforce2_get,
  303. .init = nforce2_cpu_init,
  304. .exit = nforce2_cpu_exit,
  305. .owner = THIS_MODULE,
  306. };
  307. /**
  308. * nforce2_detect_chipset - detect the Southbridge which contains FSB PLL logic
  309. *
  310. * Detects nForce2 A2 and C1 stepping
  311. *
  312. */
  313. static unsigned int nforce2_detect_chipset(void)
  314. {
  315. nforce2_chipset_dev = pci_get_subsys(PCI_VENDOR_ID_NVIDIA,
  316. PCI_DEVICE_ID_NVIDIA_NFORCE2,
  317. PCI_ANY_ID, PCI_ANY_ID, NULL);
  318. if (nforce2_chipset_dev == NULL)
  319. return -ENODEV;
  320. printk(KERN_INFO "cpufreq: Detected nForce2 chipset revision %X\n",
  321. nforce2_chipset_dev->revision);
  322. printk(KERN_INFO
  323. "cpufreq: FSB changing is maybe unstable and can lead to crashes and data loss.\n");
  324. return 0;
  325. }
  326. /**
  327. * nforce2_init - initializes the nForce2 CPUFreq driver
  328. *
  329. * Initializes the nForce2 FSB support. Returns -ENODEV on unsupported
  330. * devices, -EINVAL on problems during initiatization, and zero on
  331. * success.
  332. */
  333. static int __init nforce2_init(void)
  334. {
  335. /* TODO: do we need to detect the processor? */
  336. /* detect chipset */
  337. if (nforce2_detect_chipset()) {
  338. printk(KERN_ERR "cpufreq: No nForce2 chipset.\n");
  339. return -ENODEV;
  340. }
  341. return cpufreq_register_driver(&nforce2_driver);
  342. }
  343. /**
  344. * nforce2_exit - unregisters cpufreq module
  345. *
  346. * Unregisters nForce2 FSB change support.
  347. */
  348. static void __exit nforce2_exit(void)
  349. {
  350. cpufreq_unregister_driver(&nforce2_driver);
  351. }
  352. module_init(nforce2_init);
  353. module_exit(nforce2_exit);