setup-sh7785.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355
  1. /*
  2. * SH7785 Setup
  3. *
  4. * Copyright (C) 2007 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/serial.h>
  13. #include <linux/io.h>
  14. #include <linux/mm.h>
  15. #include <asm/mmzone.h>
  16. #include <asm/sci.h>
  17. static struct plat_sci_port sci_platform_data[] = {
  18. {
  19. .mapbase = 0xffea0000,
  20. .flags = UPF_BOOT_AUTOCONF,
  21. .type = PORT_SCIF,
  22. .irqs = { 40, 41, 43, 42 },
  23. }, {
  24. .mapbase = 0xffeb0000,
  25. .flags = UPF_BOOT_AUTOCONF,
  26. .type = PORT_SCIF,
  27. .irqs = { 44, 45, 47, 46 },
  28. },
  29. /*
  30. * The rest of these all have multiplexed IRQs
  31. */
  32. {
  33. .mapbase = 0xffec0000,
  34. .flags = UPF_BOOT_AUTOCONF,
  35. .type = PORT_SCIF,
  36. .irqs = { 60, 60, 60, 60 },
  37. }, {
  38. .mapbase = 0xffed0000,
  39. .flags = UPF_BOOT_AUTOCONF,
  40. .type = PORT_SCIF,
  41. .irqs = { 61, 61, 61, 61 },
  42. }, {
  43. .mapbase = 0xffee0000,
  44. .flags = UPF_BOOT_AUTOCONF,
  45. .type = PORT_SCIF,
  46. .irqs = { 62, 62, 62, 62 },
  47. }, {
  48. .mapbase = 0xffef0000,
  49. .flags = UPF_BOOT_AUTOCONF,
  50. .type = PORT_SCIF,
  51. .irqs = { 63, 63, 63, 63 },
  52. }, {
  53. .flags = 0,
  54. }
  55. };
  56. static struct platform_device sci_device = {
  57. .name = "sh-sci",
  58. .id = -1,
  59. .dev = {
  60. .platform_data = sci_platform_data,
  61. },
  62. };
  63. static struct platform_device *sh7785_devices[] __initdata = {
  64. &sci_device,
  65. };
  66. static int __init sh7785_devices_setup(void)
  67. {
  68. return platform_add_devices(sh7785_devices,
  69. ARRAY_SIZE(sh7785_devices));
  70. }
  71. __initcall(sh7785_devices_setup);
  72. enum {
  73. UNUSED = 0,
  74. /* interrupt sources */
  75. IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,
  76. IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,
  77. IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,
  78. IRL0_HHLL, IRL0_HHLH, IRL0_HHHL,
  79. IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,
  80. IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,
  81. IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,
  82. IRL4_HHLL, IRL4_HHLH, IRL4_HHHL,
  83. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  84. WDT,
  85. TMU0, TMU1, TMU2, TMU2_TICPI,
  86. HUDI,
  87. DMAC0_DMINT0, DMAC0_DMINT1, DMAC0_DMINT2, DMAC0_DMINT3,
  88. DMAC0_DMINT4, DMAC0_DMINT5, DMAC0_DMAE,
  89. SCIF0_ERI, SCIF0_RXI, SCIF0_BRI, SCIF0_TXI,
  90. SCIF1_ERI, SCIF1_RXI, SCIF1_BRI, SCIF1_TXI,
  91. DMAC1_DMINT6, DMAC1_DMINT7, DMAC1_DMINT8, DMAC1_DMINT9,
  92. DMAC1_DMINT10, DMAC1_DMINT11, DMAC1_DMAE,
  93. HSPI,
  94. SCIF2, SCIF3, SCIF4, SCIF5,
  95. PCISERR, PCIINTA, PCIINTB, PCIINTC, PCIINTD,
  96. PCIERR, PCIPWD3, PCIPWD2, PCIPWD1, PCIPWD0,
  97. SIOF,
  98. MMCIF_FSTAT, MMCIF_TRAN, MMCIF_ERR, MMCIF_FRDY,
  99. DU,
  100. GDTA_GACLI, GDTA_GAMCI, GDTA_GAERI,
  101. TMU3, TMU4, TMU5,
  102. SSI0, SSI1,
  103. HAC0, HAC1,
  104. FLCTL_FLSTE, FLCTL_FLEND, FLCTL_FLTRQ0, FLCTL_FLTRQ1,
  105. GPIOI0, GPIOI1, GPIOI2, GPIOI3,
  106. /* interrupt groups */
  107. TMU012, DMAC0, SCIF0, SCIF1, DMAC1,
  108. PCIC5, MMCIF, GDTA, TMU345, FLCTL, GPIO
  109. };
  110. static struct intc_vect vectors[] __initdata = {
  111. INTC_VECT(WDT, 0x560),
  112. INTC_VECT(TMU0, 0x580), INTC_VECT(TMU1, 0x5a0),
  113. INTC_VECT(TMU2, 0x5c0), INTC_VECT(TMU2_TICPI, 0x5e0),
  114. INTC_VECT(HUDI, 0x600),
  115. INTC_VECT(DMAC0_DMINT0, 0x620), INTC_VECT(DMAC0_DMINT1, 0x640),
  116. INTC_VECT(DMAC0_DMINT2, 0x660), INTC_VECT(DMAC0_DMINT3, 0x680),
  117. INTC_VECT(DMAC0_DMINT4, 0x6a0), INTC_VECT(DMAC0_DMINT5, 0x6c0),
  118. INTC_VECT(DMAC0_DMAE, 0x6e0),
  119. INTC_VECT(SCIF0_ERI, 0x700), INTC_VECT(SCIF0_RXI, 0x720),
  120. INTC_VECT(SCIF0_BRI, 0x740), INTC_VECT(SCIF0_TXI, 0x760),
  121. INTC_VECT(SCIF1_ERI, 0x780), INTC_VECT(SCIF1_RXI, 0x7a0),
  122. INTC_VECT(SCIF1_BRI, 0x7c0), INTC_VECT(SCIF1_TXI, 0x7e0),
  123. INTC_VECT(DMAC1_DMINT6, 0x880), INTC_VECT(DMAC1_DMINT7, 0x8a0),
  124. INTC_VECT(DMAC1_DMINT8, 0x8c0), INTC_VECT(DMAC1_DMINT9, 0x8e0),
  125. INTC_VECT(DMAC1_DMINT10, 0x900), INTC_VECT(DMAC1_DMINT11, 0x920),
  126. INTC_VECT(DMAC1_DMAE, 0x940),
  127. INTC_VECT(HSPI, 0x960),
  128. INTC_VECT(SCIF2, 0x980), INTC_VECT(SCIF3, 0x9a0),
  129. INTC_VECT(SCIF4, 0x9c0), INTC_VECT(SCIF5, 0x9e0),
  130. INTC_VECT(PCISERR, 0xa00), INTC_VECT(PCIINTA, 0xa20),
  131. INTC_VECT(PCIINTB, 0xa40), INTC_VECT(PCIINTC, 0xa60),
  132. INTC_VECT(PCIINTD, 0xa80), INTC_VECT(PCIERR, 0xaa0),
  133. INTC_VECT(PCIPWD3, 0xac0), INTC_VECT(PCIPWD2, 0xae0),
  134. INTC_VECT(PCIPWD1, 0xb00), INTC_VECT(PCIPWD0, 0xb20),
  135. INTC_VECT(SIOF, 0xc00),
  136. INTC_VECT(MMCIF_FSTAT, 0xd00), INTC_VECT(MMCIF_TRAN, 0xd20),
  137. INTC_VECT(MMCIF_ERR, 0xd40), INTC_VECT(MMCIF_FRDY, 0xd60),
  138. INTC_VECT(DU, 0xd80),
  139. INTC_VECT(GDTA_GACLI, 0xda0), INTC_VECT(GDTA_GAMCI, 0xdc0),
  140. INTC_VECT(GDTA_GAERI, 0xde0),
  141. INTC_VECT(TMU3, 0xe00), INTC_VECT(TMU4, 0xe20),
  142. INTC_VECT(TMU5, 0xe40),
  143. INTC_VECT(SSI0, 0xe80), INTC_VECT(SSI1, 0xea0),
  144. INTC_VECT(HAC0, 0xec0), INTC_VECT(HAC1, 0xee0),
  145. INTC_VECT(FLCTL_FLSTE, 0xf00), INTC_VECT(FLCTL_FLEND, 0xf20),
  146. INTC_VECT(FLCTL_FLTRQ0, 0xf40), INTC_VECT(FLCTL_FLTRQ1, 0xf60),
  147. INTC_VECT(GPIOI0, 0xf80), INTC_VECT(GPIOI1, 0xfa0),
  148. INTC_VECT(GPIOI2, 0xfc0), INTC_VECT(GPIOI3, 0xfe0),
  149. };
  150. static struct intc_group groups[] __initdata = {
  151. INTC_GROUP(TMU012, TMU0, TMU1, TMU2, TMU2_TICPI),
  152. INTC_GROUP(DMAC0, DMAC0_DMINT0, DMAC0_DMINT1, DMAC0_DMINT2,
  153. DMAC0_DMINT3, DMAC0_DMINT4, DMAC0_DMINT5, DMAC0_DMAE),
  154. INTC_GROUP(SCIF0, SCIF0_ERI, SCIF0_RXI, SCIF0_BRI, SCIF0_TXI),
  155. INTC_GROUP(SCIF1, SCIF1_ERI, SCIF1_RXI, SCIF1_BRI, SCIF1_TXI),
  156. INTC_GROUP(DMAC1, DMAC1_DMINT6, DMAC1_DMINT7, DMAC1_DMINT8,
  157. DMAC1_DMINT9, DMAC1_DMINT10, DMAC1_DMINT11, DMAC1_DMAE),
  158. INTC_GROUP(PCIC5, PCIERR, PCIPWD3, PCIPWD2, PCIPWD1, PCIPWD0),
  159. INTC_GROUP(MMCIF, MMCIF_FSTAT, MMCIF_TRAN, MMCIF_ERR, MMCIF_FRDY),
  160. INTC_GROUP(GDTA, GDTA_GACLI, GDTA_GAMCI, GDTA_GAERI),
  161. INTC_GROUP(TMU345, TMU3, TMU4, TMU5),
  162. INTC_GROUP(FLCTL, FLCTL_FLSTE, FLCTL_FLEND,
  163. FLCTL_FLTRQ0, FLCTL_FLTRQ1),
  164. INTC_GROUP(GPIO, GPIOI0, GPIOI1, GPIOI2, GPIOI3),
  165. };
  166. static struct intc_prio priorities[] __initdata = {
  167. INTC_PRIO(SCIF0, 3),
  168. INTC_PRIO(SCIF1, 3),
  169. INTC_PRIO(SCIF2, 3),
  170. INTC_PRIO(SCIF3, 3),
  171. INTC_PRIO(SCIF4, 3),
  172. INTC_PRIO(SCIF5, 3),
  173. };
  174. static struct intc_mask_reg mask_registers[] __initdata = {
  175. { 0xffd00044, 0xffd00064, 32, /* INTMSK0 / INTMSKCLR0 */
  176. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  177. { 0xffd40080, 0xffd40084, 32, /* INTMSK2 / INTMSKCLR2 */
  178. { IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,
  179. IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,
  180. IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,
  181. IRL0_HHLL, IRL0_HHLH, IRL0_HHHL, 0,
  182. IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,
  183. IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,
  184. IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,
  185. IRL4_HHLL, IRL4_HHLH, IRL4_HHHL, 0, } },
  186. { 0xffd40038, 0xffd4003c, 32, /* INT2MSKR / INT2MSKCR */
  187. { 0, 0, 0, GDTA, DU, SSI0, SSI1, GPIO,
  188. FLCTL, MMCIF, HSPI, SIOF, PCIC5, PCIINTD, PCIINTC, PCIINTB,
  189. PCIINTA, PCISERR, HAC1, HAC0, DMAC1, DMAC0, HUDI, WDT,
  190. SCIF5, SCIF4, SCIF3, SCIF2, SCIF1, SCIF0, TMU345, TMU012 } },
  191. };
  192. static struct intc_prio_reg prio_registers[] __initdata = {
  193. { 0xffd00010, 0, 32, 4, /* INTPRI */ { IRQ0, IRQ1, IRQ2, IRQ3,
  194. IRQ4, IRQ5, IRQ6, IRQ7 } },
  195. { 0xffd40000, 0, 32, 8, /* INT2PRI0 */ { TMU0, TMU1,
  196. TMU2, TMU2_TICPI } },
  197. { 0xffd40004, 0, 32, 8, /* INT2PRI1 */ { TMU3, TMU4, TMU5, } },
  198. { 0xffd40008, 0, 32, 8, /* INT2PRI2 */ { SCIF0, SCIF1,
  199. SCIF2, SCIF3 } },
  200. { 0xffd4000c, 0, 32, 8, /* INT2PRI3 */ { SCIF4, SCIF5, WDT, } },
  201. { 0xffd40010, 0, 32, 8, /* INT2PRI4 */ { HUDI, DMAC0, DMAC1, } },
  202. { 0xffd40014, 0, 32, 8, /* INT2PRI5 */ { HAC0, HAC1,
  203. PCISERR, PCIINTA } },
  204. { 0xffd40018, 0, 32, 8, /* INT2PRI6 */ { PCIINTB, PCIINTC,
  205. PCIINTD, PCIC5 } },
  206. { 0xffd4001c, 0, 32, 8, /* INT2PRI7 */ { SIOF, HSPI, MMCIF, } },
  207. { 0xffd40020, 0, 32, 8, /* INT2PRI8 */ { FLCTL, GPIO, SSI0, SSI1, } },
  208. { 0xffd40024, 0, 32, 8, /* INT2PRI9 */ { DU, GDTA, } },
  209. };
  210. static DECLARE_INTC_DESC(intc_desc, "sh7785", vectors, groups, priorities,
  211. mask_registers, prio_registers, NULL);
  212. /* Support for external interrupt pins in IRQ mode */
  213. static struct intc_vect vectors_irq0123[] __initdata = {
  214. INTC_VECT(IRQ0, 0x240), INTC_VECT(IRQ1, 0x280),
  215. INTC_VECT(IRQ2, 0x2c0), INTC_VECT(IRQ3, 0x300),
  216. };
  217. static struct intc_vect vectors_irq4567[] __initdata = {
  218. INTC_VECT(IRQ4, 0x340), INTC_VECT(IRQ5, 0x380),
  219. INTC_VECT(IRQ6, 0x3c0), INTC_VECT(IRQ7, 0x200),
  220. };
  221. static struct intc_sense_reg sense_registers[] __initdata = {
  222. { 0xffd0001c, 32, 2, /* ICR1 */ { IRQ0, IRQ1, IRQ2, IRQ3,
  223. IRQ4, IRQ5, IRQ6, IRQ7 } },
  224. };
  225. static DECLARE_INTC_DESC(intc_desc_irq0123, "sh7785-irq0123", vectors_irq0123,
  226. NULL, NULL, mask_registers, prio_registers,
  227. sense_registers);
  228. static DECLARE_INTC_DESC(intc_desc_irq4567, "sh7785-irq4567", vectors_irq4567,
  229. NULL, NULL, mask_registers, prio_registers,
  230. sense_registers);
  231. /* External interrupt pins in IRL mode */
  232. static struct intc_vect vectors_irl0123[] __initdata = {
  233. INTC_VECT(IRL0_LLLL, 0x200), INTC_VECT(IRL0_LLLH, 0x220),
  234. INTC_VECT(IRL0_LLHL, 0x240), INTC_VECT(IRL0_LLHH, 0x260),
  235. INTC_VECT(IRL0_LHLL, 0x280), INTC_VECT(IRL0_LHLH, 0x2a0),
  236. INTC_VECT(IRL0_LHHL, 0x2c0), INTC_VECT(IRL0_LHHH, 0x2e0),
  237. INTC_VECT(IRL0_HLLL, 0x300), INTC_VECT(IRL0_HLLH, 0x320),
  238. INTC_VECT(IRL0_HLHL, 0x340), INTC_VECT(IRL0_HLHH, 0x360),
  239. INTC_VECT(IRL0_HHLL, 0x380), INTC_VECT(IRL0_HHLH, 0x3a0),
  240. INTC_VECT(IRL0_HHHL, 0x3c0),
  241. };
  242. static struct intc_vect vectors_irl4567[] __initdata = {
  243. INTC_VECT(IRL4_LLLL, 0xb00), INTC_VECT(IRL4_LLLH, 0xb20),
  244. INTC_VECT(IRL4_LLHL, 0xb40), INTC_VECT(IRL4_LLHH, 0xb60),
  245. INTC_VECT(IRL4_LHLL, 0xb80), INTC_VECT(IRL4_LHLH, 0xba0),
  246. INTC_VECT(IRL4_LHHL, 0xbc0), INTC_VECT(IRL4_LHHH, 0xbe0),
  247. INTC_VECT(IRL4_HLLL, 0xc00), INTC_VECT(IRL4_HLLH, 0xc20),
  248. INTC_VECT(IRL4_HLHL, 0xc40), INTC_VECT(IRL4_HLHH, 0xc60),
  249. INTC_VECT(IRL4_HHLL, 0xc80), INTC_VECT(IRL4_HHLH, 0xca0),
  250. INTC_VECT(IRL4_HHHL, 0xcc0),
  251. };
  252. static DECLARE_INTC_DESC(intc_desc_irl0123, "sh7785-irl0123", vectors_irl0123,
  253. NULL, NULL, mask_registers, NULL, NULL);
  254. static DECLARE_INTC_DESC(intc_desc_irl4567, "sh7785-irl4567", vectors_irl4567,
  255. NULL, NULL, mask_registers, NULL, NULL);
  256. #define INTC_ICR0 0xffd00000
  257. #define INTC_INTMSK0 0xffd00044
  258. #define INTC_INTMSK1 0xffd00048
  259. #define INTC_INTMSK2 0xffd40080
  260. #define INTC_INTMSKCLR1 0xffd00068
  261. #define INTC_INTMSKCLR2 0xffd40084
  262. void __init plat_irq_setup(void)
  263. {
  264. /* disable IRQ3-0 + IRQ7-4 */
  265. ctrl_outl(0xff000000, INTC_INTMSK0);
  266. /* disable IRL3-0 + IRL7-4 */
  267. ctrl_outl(0xc0000000, INTC_INTMSK1);
  268. ctrl_outl(0xfffefffe, INTC_INTMSK2);
  269. /* select IRL mode for IRL3-0 + IRL7-4 */
  270. ctrl_outl(ctrl_inl(INTC_ICR0) & ~0x00c00000, INTC_ICR0);
  271. /* disable holding function, ie enable "SH-4 Mode" */
  272. ctrl_outl(ctrl_inl(INTC_ICR0) | 0x00200000, INTC_ICR0);
  273. register_intc_controller(&intc_desc);
  274. }
  275. void __init plat_irq_setup_pins(int mode)
  276. {
  277. switch (mode) {
  278. case IRQ_MODE_IRQ7654:
  279. /* select IRQ mode for IRL7-4 */
  280. ctrl_outl(ctrl_inl(INTC_ICR0) | 0x00400000, INTC_ICR0);
  281. register_intc_controller(&intc_desc_irq4567);
  282. break;
  283. case IRQ_MODE_IRQ3210:
  284. /* select IRQ mode for IRL3-0 */
  285. ctrl_outl(ctrl_inl(INTC_ICR0) | 0x00800000, INTC_ICR0);
  286. register_intc_controller(&intc_desc_irq0123);
  287. break;
  288. case IRQ_MODE_IRL7654:
  289. /* enable IRL7-4 but don't provide any masking */
  290. ctrl_outl(0x40000000, INTC_INTMSKCLR1);
  291. ctrl_outl(0x0000fffe, INTC_INTMSKCLR2);
  292. break;
  293. case IRQ_MODE_IRL3210:
  294. /* enable IRL0-3 but don't provide any masking */
  295. ctrl_outl(0x80000000, INTC_INTMSKCLR1);
  296. ctrl_outl(0xfffe0000, INTC_INTMSKCLR2);
  297. break;
  298. case IRQ_MODE_IRL7654_MASK:
  299. /* enable IRL7-4 and mask using cpu intc controller */
  300. ctrl_outl(0x40000000, INTC_INTMSKCLR1);
  301. register_intc_controller(&intc_desc_irl4567);
  302. break;
  303. case IRQ_MODE_IRL3210_MASK:
  304. /* enable IRL0-3 and mask using cpu intc controller */
  305. ctrl_outl(0x80000000, INTC_INTMSKCLR1);
  306. register_intc_controller(&intc_desc_irl0123);
  307. break;
  308. default:
  309. BUG();
  310. }
  311. }
  312. void __init plat_mem_setup(void)
  313. {
  314. /* Register the URAM space as Node 1 */
  315. setup_bootmem_node(1, 0xe55f0000, 0xe5610000);
  316. }