setup.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394
  1. /*
  2. * linux/arch/sh/boards/magicpanel/setup.c
  3. *
  4. * Copyright (C) 2007 Markus Brunner, Mark Jonas
  5. *
  6. * Magic Panel Release 2 board setup
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/irq.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/delay.h>
  16. #include <linux/mtd/mtd.h>
  17. #include <linux/mtd/partitions.h>
  18. #include <linux/mtd/physmap.h>
  19. #include <linux/mtd/map.h>
  20. #include <asm/magicpanelr2.h>
  21. #include <asm/heartbeat.h>
  22. #define LAN9115_READY (ctrl_inl(0xA8000084UL) & 0x00000001UL)
  23. /* Prefer cmdline over RedBoot */
  24. static const char *probes[] = { "cmdlinepart", "RedBoot", NULL };
  25. /* Wait until reset finished. Timeout is 100ms. */
  26. static int __init ethernet_reset_finished(void)
  27. {
  28. int i;
  29. if (LAN9115_READY)
  30. return 1;
  31. for (i = 0; i < 10; ++i) {
  32. mdelay(10);
  33. if (LAN9115_READY)
  34. return 1;
  35. }
  36. return 0;
  37. }
  38. static void __init reset_ethernet(void)
  39. {
  40. /* PMDR: LAN_RESET=on */
  41. CLRBITS_OUTB(0x10, PORT_PMDR);
  42. udelay(200);
  43. /* PMDR: LAN_RESET=off */
  44. SETBITS_OUTB(0x10, PORT_PMDR);
  45. }
  46. static void __init setup_chip_select(void)
  47. {
  48. /* CS2: LAN (0x08000000 - 0x0bffffff) */
  49. /* no idle cycles, normal space, 8 bit data bus */
  50. ctrl_outl(0x36db0400, CS2BCR);
  51. /* (SW:1.5 WR:3 HW:1.5), ext. wait */
  52. ctrl_outl(0x000003c0, CS2WCR);
  53. /* CS4: CAN1 (0xb0000000 - 0xb3ffffff) */
  54. /* no idle cycles, normal space, 8 bit data bus */
  55. ctrl_outl(0x00000200, CS4BCR);
  56. /* (SW:1.5 WR:3 HW:1.5), ext. wait */
  57. ctrl_outl(0x00100981, CS4WCR);
  58. /* CS5a: CAN2 (0xb4000000 - 0xb5ffffff) */
  59. /* no idle cycles, normal space, 8 bit data bus */
  60. ctrl_outl(0x00000200, CS5ABCR);
  61. /* (SW:1.5 WR:3 HW:1.5), ext. wait */
  62. ctrl_outl(0x00100981, CS5AWCR);
  63. /* CS5b: CAN3 (0xb6000000 - 0xb7ffffff) */
  64. /* no idle cycles, normal space, 8 bit data bus */
  65. ctrl_outl(0x00000200, CS5BBCR);
  66. /* (SW:1.5 WR:3 HW:1.5), ext. wait */
  67. ctrl_outl(0x00100981, CS5BWCR);
  68. /* CS6a: Rotary (0xb8000000 - 0xb9ffffff) */
  69. /* no idle cycles, normal space, 8 bit data bus */
  70. ctrl_outl(0x00000200, CS6ABCR);
  71. /* (SW:1.5 WR:3 HW:1.5), no ext. wait */
  72. ctrl_outl(0x001009C1, CS6AWCR);
  73. }
  74. static void __init setup_port_multiplexing(void)
  75. {
  76. /* A7 GPO(LED8); A6 GPO(LED7); A5 GPO(LED6); A4 GPO(LED5);
  77. * A3 GPO(LED4); A2 GPO(LED3); A1 GPO(LED2); A0 GPO(LED1);
  78. */
  79. ctrl_outw(0x5555, PORT_PACR); /* 01 01 01 01 01 01 01 01 */
  80. /* B7 GPO(RST4); B6 GPO(RST3); B5 GPO(RST2); B4 GPO(RST1);
  81. * B3 GPO(PB3); B2 GPO(PB2); B1 GPO(PB1); B0 GPO(PB0);
  82. */
  83. ctrl_outw(0x5555, PORT_PBCR); /* 01 01 01 01 01 01 01 01 */
  84. /* C7 GPO(PC7); C6 GPO(PC6); C5 GPO(PC5); C4 GPO(PC4);
  85. * C3 LCD_DATA3; C2 LCD_DATA2; C1 LCD_DATA1; C0 LCD_DATA0;
  86. */
  87. ctrl_outw(0x5500, PORT_PCCR); /* 01 01 01 01 00 00 00 00 */
  88. /* D7 GPO(PD7); D6 GPO(PD6); D5 GPO(PD5); D4 GPO(PD4);
  89. * D3 GPO(PD3); D2 GPO(PD2); D1 GPO(PD1); D0 GPO(PD0);
  90. */
  91. ctrl_outw(0x5555, PORT_PDCR); /* 01 01 01 01 01 01 01 01 */
  92. /* E7 (x); E6 GPI(nu); E5 GPI(nu); E4 LCD_M_DISP;
  93. * E3 LCD_CL1; E2 LCD_CL2; E1 LCD_DON; E0 LCD_FLM;
  94. */
  95. ctrl_outw(0x3C00, PORT_PECR); /* 00 11 11 00 00 00 00 00 */
  96. /* F7 (x); F6 DA1(VLCD); F5 DA0(nc); F4 AN3;
  97. * F3 AN2(MID_AD); F2 AN1(EARTH_AD); F1 AN0(TEMP); F0 GPI+(nc);
  98. */
  99. ctrl_outw(0x0002, PORT_PFCR); /* 00 00 00 00 00 00 00 10 */
  100. /* G7 (x); G6 IRQ5(TOUCH_BUSY); G5 IRQ4(TOUCH_IRQ); G4 GPI(KEY2);
  101. * G3 GPI(KEY1); G2 GPO(LED11); G1 GPO(LED10); G0 GPO(LED9);
  102. */
  103. ctrl_outw(0x03D5, PORT_PGCR); /* 00 00 00 11 11 01 01 01 */
  104. /* H7 (x); H6 /RAS(BRAS); H5 /CAS(BCAS); H4 CKE(BCKE);
  105. * H3 GPO(EARTH_OFF); H2 GPO(EARTH_TEST); H1 USB2_PWR; H0 USB1_PWR;
  106. */
  107. ctrl_outw(0x0050, PORT_PHCR); /* 00 00 00 00 01 01 00 00 */
  108. /* J7 (x); J6 AUDCK; J5 ASEBRKAK; J4 AUDATA3;
  109. * J3 AUDATA2; J2 AUDATA1; J1 AUDATA0; J0 AUDSYNC;
  110. */
  111. ctrl_outw(0x0000, PORT_PJCR); /* 00 00 00 00 00 00 00 00 */
  112. /* K7 (x); K6 (x); K5 (x); K4 (x);
  113. * K3 PINT7(/PWR2); K2 PINT6(/PWR1); K1 PINT5(nu); K0 PINT4(FLASH_READY)
  114. */
  115. ctrl_outw(0x00FF, PORT_PKCR); /* 00 00 00 00 11 11 11 11 */
  116. /* L7 TRST; L6 TMS; L5 TDO; L4 TDI;
  117. * L3 TCK; L2 (x); L1 (x); L0 (x);
  118. */
  119. ctrl_outw(0x0000, PORT_PLCR); /* 00 00 00 00 00 00 00 00 */
  120. /* M7 GPO(CURRENT_SINK); M6 GPO(PWR_SWITCH); M5 GPO(LAN_SPEED);
  121. * M4 GPO(LAN_RESET); M3 GPO(BUZZER); M2 GPO(LCD_BL);
  122. * M1 CS5B(CAN3_CS); M0 GPI+(nc);
  123. */
  124. ctrl_outw(0x5552, PORT_PMCR); /* 01 01 01 01 01 01 00 10 */
  125. /* CURRENT_SINK=off, PWR_SWITCH=off, LAN_SPEED=100MBit,
  126. * LAN_RESET=off, BUZZER=off, LCD_BL=off
  127. */
  128. #if CONFIG_SH_MAGIC_PANEL_R2_VERSION == 2
  129. ctrl_outb(0x30, PORT_PMDR);
  130. #elif CONFIG_SH_MAGIC_PANEL_R2_VERSION == 3
  131. ctrl_outb(0xF0, PORT_PMDR);
  132. #else
  133. #error Unknown revision of PLATFORM_MP_R2
  134. #endif
  135. /* P7 (x); P6 (x); P5 (x);
  136. * P4 GPO(nu); P3 IRQ3(LAN_IRQ); P2 IRQ2(CAN3_IRQ);
  137. * P1 IRQ1(CAN2_IRQ); P0 IRQ0(CAN1_IRQ)
  138. */
  139. ctrl_outw(0x0100, PORT_PPCR); /* 00 00 00 01 00 00 00 00 */
  140. ctrl_outb(0x10, PORT_PPDR);
  141. /* R7 A25; R6 A24; R5 A23; R4 A22;
  142. * R3 A21; R2 A20; R1 A19; R0 A0;
  143. */
  144. ctrl_outw(0x0000, PORT_PRCR); /* 00 00 00 00 00 00 00 00 */
  145. /* S7 (x); S6 (x); S5 (x); S4 GPO(EEPROM_CS2);
  146. * S3 GPO(EEPROM_CS1); S2 SIOF0_TXD; S1 SIOF0_RXD; S0 SIOF0_SCK;
  147. */
  148. ctrl_outw(0x0140, PORT_PSCR); /* 00 00 00 01 01 00 00 00 */
  149. /* T7 (x); T6 (x); T5 (x); T4 COM1_CTS;
  150. * T3 COM1_RTS; T2 COM1_TXD; T1 COM1_RXD; T0 GPO(WDOG)
  151. */
  152. ctrl_outw(0x0001, PORT_PTCR); /* 00 00 00 00 00 00 00 01 */
  153. /* U7 (x); U6 (x); U5 (x); U4 GPI+(/AC_FAULT);
  154. * U3 GPO(TOUCH_CS); U2 TOUCH_TXD; U1 TOUCH_RXD; U0 TOUCH_SCK;
  155. */
  156. ctrl_outw(0x0240, PORT_PUCR); /* 00 00 00 10 01 00 00 00 */
  157. /* V7 (x); V6 (x); V5 (x); V4 GPO(MID2);
  158. * V3 GPO(MID1); V2 CARD_TxD; V1 CARD_RxD; V0 GPI+(/BAT_FAULT);
  159. */
  160. ctrl_outw(0x0142, PORT_PVCR); /* 00 00 00 01 01 00 00 10 */
  161. }
  162. static void __init mpr2_setup(char **cmdline_p)
  163. {
  164. __set_io_port_base(0xa0000000);
  165. /* set Pin Select Register A:
  166. * /PCC_CD1, /PCC_CD2, PCC_BVD1, PCC_BVD2,
  167. * /IOIS16, IRQ4, IRQ5, USB1d_SUSPEND
  168. */
  169. ctrl_outw(0xAABC, PORT_PSELA);
  170. /* set Pin Select Register B:
  171. * /SCIF0_RTS, /SCIF0_CTS, LCD_VCPWC,
  172. * LCD_VEPWC, IIC_SDA, IIC_SCL, Reserved
  173. */
  174. ctrl_outw(0x3C00, PORT_PSELB);
  175. /* set Pin Select Register C:
  176. * SIOF1_SCK, SIOF1_RxD, SCIF1_RxD, SCIF1_TxD, Reserved
  177. */
  178. ctrl_outw(0x0000, PORT_PSELC);
  179. /* set Pin Select Register D: Reserved, SIOF1_TxD, Reserved, SIOF1_MCLK,
  180. * Reserved, SIOF1_SYNC, Reserved, SCIF1_SCK, Reserved
  181. */
  182. ctrl_outw(0x0000, PORT_PSELD);
  183. /* set USB TxRx Control: Reserved, DRV, Reserved, USB_TRANS, USB_SEL */
  184. ctrl_outw(0x0101, PORT_UTRCTL);
  185. /* set USB Clock Control: USSCS, USSTB, Reserved (HighByte always A5) */
  186. ctrl_outw(0xA5C0, PORT_UCLKCR_W);
  187. setup_chip_select();
  188. setup_port_multiplexing();
  189. reset_ethernet();
  190. printk(KERN_INFO "Magic Panel Release 2 A.%i\n",
  191. CONFIG_SH_MAGIC_PANEL_R2_VERSION);
  192. if (ethernet_reset_finished() == 0)
  193. printk(KERN_WARNING "Ethernet not ready\n");
  194. }
  195. static struct resource smc911x_resources[] = {
  196. [0] = {
  197. .start = 0xa8000000,
  198. .end = 0xabffffff,
  199. .flags = IORESOURCE_MEM,
  200. },
  201. [1] = {
  202. .start = 35,
  203. .end = 35,
  204. .flags = IORESOURCE_IRQ,
  205. },
  206. };
  207. static struct platform_device smc911x_device = {
  208. .name = "smc911x",
  209. .id = -1,
  210. .num_resources = ARRAY_SIZE(smc911x_resources),
  211. .resource = smc911x_resources,
  212. };
  213. static struct resource heartbeat_resources[] = {
  214. [0] = {
  215. .start = PA_LED,
  216. .end = PA_LED,
  217. .flags = IORESOURCE_MEM,
  218. },
  219. };
  220. static struct heartbeat_data heartbeat_data = {
  221. .flags = HEARTBEAT_INVERTED,
  222. };
  223. static struct platform_device heartbeat_device = {
  224. .name = "heartbeat",
  225. .id = -1,
  226. .dev = {
  227. .platform_data = &heartbeat_data,
  228. },
  229. .num_resources = ARRAY_SIZE(heartbeat_resources),
  230. .resource = heartbeat_resources,
  231. };
  232. static struct mtd_partition *parsed_partitions;
  233. static struct mtd_partition mpr2_partitions[] = {
  234. /* Reserved for bootloader, read-only */
  235. {
  236. .name = "Bootloader",
  237. .offset = 0x00000000UL,
  238. .size = MPR2_MTD_BOOTLOADER_SIZE,
  239. .mask_flags = MTD_WRITEABLE,
  240. },
  241. /* Reserved for kernel image */
  242. {
  243. .name = "Kernel",
  244. .offset = MTDPART_OFS_NXTBLK,
  245. .size = MPR2_MTD_KERNEL_SIZE,
  246. },
  247. /* Rest is used for Flash FS */
  248. {
  249. .name = "Flash_FS",
  250. .offset = MTDPART_OFS_NXTBLK,
  251. .size = MTDPART_SIZ_FULL,
  252. }
  253. };
  254. static struct physmap_flash_data flash_data = {
  255. .width = 2,
  256. };
  257. static struct resource flash_resource = {
  258. .start = 0x00000000,
  259. .end = 0x2000000UL,
  260. .flags = IORESOURCE_MEM,
  261. };
  262. static struct platform_device flash_device = {
  263. .name = "physmap-flash",
  264. .id = -1,
  265. .resource = &flash_resource,
  266. .num_resources = 1,
  267. .dev = {
  268. .platform_data = &flash_data,
  269. },
  270. };
  271. static struct mtd_info *flash_mtd;
  272. static struct map_info mpr2_flash_map = {
  273. .name = "Magic Panel R2 Flash",
  274. .size = 0x2000000UL,
  275. .bankwidth = 2,
  276. };
  277. static void __init set_mtd_partitions(void)
  278. {
  279. int nr_parts = 0;
  280. simple_map_init(&mpr2_flash_map);
  281. flash_mtd = do_map_probe("cfi_probe", &mpr2_flash_map);
  282. nr_parts = parse_mtd_partitions(flash_mtd, probes,
  283. &parsed_partitions, 0);
  284. /* If there is no partition table, used the hard coded table */
  285. if (nr_parts <= 0) {
  286. flash_data.parts = mpr2_partitions;
  287. flash_data.nr_parts = ARRAY_SIZE(mpr2_partitions);
  288. } else {
  289. flash_data.nr_parts = nr_parts;
  290. flash_data.parts = parsed_partitions;
  291. }
  292. }
  293. /*
  294. * Add all resources to the platform_device
  295. */
  296. static struct platform_device *mpr2_devices[] __initdata = {
  297. &heartbeat_device,
  298. &smc911x_device,
  299. &flash_device,
  300. };
  301. static int __init mpr2_devices_setup(void)
  302. {
  303. set_mtd_partitions();
  304. return platform_add_devices(mpr2_devices, ARRAY_SIZE(mpr2_devices));
  305. }
  306. device_initcall(mpr2_devices_setup);
  307. /*
  308. * Initialize IRQ setting
  309. */
  310. static void __init init_mpr2_IRQ(void)
  311. {
  312. plat_irq_setup_pins(IRQ_MODE_IRQ); /* install handlers for IRQ0-5 */
  313. set_irq_type(32, IRQ_TYPE_LEVEL_LOW); /* IRQ0 CAN1 */
  314. set_irq_type(33, IRQ_TYPE_LEVEL_LOW); /* IRQ1 CAN2 */
  315. set_irq_type(34, IRQ_TYPE_LEVEL_LOW); /* IRQ2 CAN3 */
  316. set_irq_type(35, IRQ_TYPE_LEVEL_LOW); /* IRQ3 SMSC9115 */
  317. set_irq_type(36, IRQ_TYPE_EDGE_RISING); /* IRQ4 touchscreen */
  318. set_irq_type(37, IRQ_TYPE_EDGE_FALLING); /* IRQ5 touchscreen */
  319. intc_set_priority(32, 13); /* IRQ0 CAN1 */
  320. intc_set_priority(33, 13); /* IRQ0 CAN2 */
  321. intc_set_priority(34, 13); /* IRQ0 CAN3 */
  322. intc_set_priority(35, 6); /* IRQ3 SMSC9115 */
  323. }
  324. /*
  325. * The Machine Vector
  326. */
  327. static struct sh_machine_vector mv_mpr2 __initmv = {
  328. .mv_name = "mpr2",
  329. .mv_setup = mpr2_setup,
  330. .mv_init_irq = init_mpr2_IRQ,
  331. };