entry64.S 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007
  1. /*
  2. * arch/s390/kernel/entry64.S
  3. * S390 low-level entry points.
  4. *
  5. * Copyright (C) IBM Corp. 1999,2006
  6. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  7. * Hartmut Penner (hp@de.ibm.com),
  8. * Denis Joseph Barrow (djbarrow@de.ibm.com,barrow_dj@yahoo.com),
  9. * Heiko Carstens <heiko.carstens@de.ibm.com>
  10. */
  11. #include <linux/sys.h>
  12. #include <linux/linkage.h>
  13. #include <asm/cache.h>
  14. #include <asm/lowcore.h>
  15. #include <asm/errno.h>
  16. #include <asm/ptrace.h>
  17. #include <asm/thread_info.h>
  18. #include <asm/asm-offsets.h>
  19. #include <asm/unistd.h>
  20. #include <asm/page.h>
  21. /*
  22. * Stack layout for the system_call stack entry.
  23. * The first few entries are identical to the user_regs_struct.
  24. */
  25. SP_PTREGS = STACK_FRAME_OVERHEAD
  26. SP_ARGS = STACK_FRAME_OVERHEAD + __PT_ARGS
  27. SP_PSW = STACK_FRAME_OVERHEAD + __PT_PSW
  28. SP_R0 = STACK_FRAME_OVERHEAD + __PT_GPRS
  29. SP_R1 = STACK_FRAME_OVERHEAD + __PT_GPRS + 8
  30. SP_R2 = STACK_FRAME_OVERHEAD + __PT_GPRS + 16
  31. SP_R3 = STACK_FRAME_OVERHEAD + __PT_GPRS + 24
  32. SP_R4 = STACK_FRAME_OVERHEAD + __PT_GPRS + 32
  33. SP_R5 = STACK_FRAME_OVERHEAD + __PT_GPRS + 40
  34. SP_R6 = STACK_FRAME_OVERHEAD + __PT_GPRS + 48
  35. SP_R7 = STACK_FRAME_OVERHEAD + __PT_GPRS + 56
  36. SP_R8 = STACK_FRAME_OVERHEAD + __PT_GPRS + 64
  37. SP_R9 = STACK_FRAME_OVERHEAD + __PT_GPRS + 72
  38. SP_R10 = STACK_FRAME_OVERHEAD + __PT_GPRS + 80
  39. SP_R11 = STACK_FRAME_OVERHEAD + __PT_GPRS + 88
  40. SP_R12 = STACK_FRAME_OVERHEAD + __PT_GPRS + 96
  41. SP_R13 = STACK_FRAME_OVERHEAD + __PT_GPRS + 104
  42. SP_R14 = STACK_FRAME_OVERHEAD + __PT_GPRS + 112
  43. SP_R15 = STACK_FRAME_OVERHEAD + __PT_GPRS + 120
  44. SP_ORIG_R2 = STACK_FRAME_OVERHEAD + __PT_ORIG_GPR2
  45. SP_ILC = STACK_FRAME_OVERHEAD + __PT_ILC
  46. SP_TRAP = STACK_FRAME_OVERHEAD + __PT_TRAP
  47. SP_SIZE = STACK_FRAME_OVERHEAD + __PT_SIZE
  48. STACK_SHIFT = PAGE_SHIFT + THREAD_ORDER
  49. STACK_SIZE = 1 << STACK_SHIFT
  50. _TIF_WORK_SVC = (_TIF_SIGPENDING | _TIF_RESTORE_SIGMASK | _TIF_NEED_RESCHED | \
  51. _TIF_MCCK_PENDING | _TIF_RESTART_SVC | _TIF_SINGLE_STEP )
  52. _TIF_WORK_INT = (_TIF_SIGPENDING | _TIF_RESTORE_SIGMASK | _TIF_NEED_RESCHED | \
  53. _TIF_MCCK_PENDING)
  54. #define BASED(name) name-system_call(%r13)
  55. #ifdef CONFIG_TRACE_IRQFLAGS
  56. .macro TRACE_IRQS_ON
  57. brasl %r14,trace_hardirqs_on
  58. .endm
  59. .macro TRACE_IRQS_OFF
  60. brasl %r14,trace_hardirqs_off
  61. .endm
  62. #else
  63. #define TRACE_IRQS_ON
  64. #define TRACE_IRQS_OFF
  65. #endif
  66. .macro STORE_TIMER lc_offset
  67. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  68. stpt \lc_offset
  69. #endif
  70. .endm
  71. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  72. .macro UPDATE_VTIME lc_from,lc_to,lc_sum
  73. lg %r10,\lc_from
  74. slg %r10,\lc_to
  75. alg %r10,\lc_sum
  76. stg %r10,\lc_sum
  77. .endm
  78. #endif
  79. /*
  80. * Register usage in interrupt handlers:
  81. * R9 - pointer to current task structure
  82. * R13 - pointer to literal pool
  83. * R14 - return register for function calls
  84. * R15 - kernel stack pointer
  85. */
  86. .macro SAVE_ALL_BASE savearea
  87. stmg %r12,%r15,\savearea
  88. larl %r13,system_call
  89. .endm
  90. .macro SAVE_ALL_SVC psworg,savearea
  91. la %r12,\psworg
  92. lg %r15,__LC_KERNEL_STACK # problem state -> load ksp
  93. .endm
  94. .macro SAVE_ALL_SYNC psworg,savearea
  95. la %r12,\psworg
  96. tm \psworg+1,0x01 # test problem state bit
  97. jz 2f # skip stack setup save
  98. lg %r15,__LC_KERNEL_STACK # problem state -> load ksp
  99. #ifdef CONFIG_CHECK_STACK
  100. j 3f
  101. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  102. jz stack_overflow
  103. 3:
  104. #endif
  105. 2:
  106. .endm
  107. .macro SAVE_ALL_ASYNC psworg,savearea
  108. la %r12,\psworg
  109. tm \psworg+1,0x01 # test problem state bit
  110. jnz 1f # from user -> load kernel stack
  111. clc \psworg+8(8),BASED(.Lcritical_end)
  112. jhe 0f
  113. clc \psworg+8(8),BASED(.Lcritical_start)
  114. jl 0f
  115. brasl %r14,cleanup_critical
  116. tm 1(%r12),0x01 # retest problem state after cleanup
  117. jnz 1f
  118. 0: lg %r14,__LC_ASYNC_STACK # are we already on the async. stack ?
  119. slgr %r14,%r15
  120. srag %r14,%r14,STACK_SHIFT
  121. jz 2f
  122. 1: lg %r15,__LC_ASYNC_STACK # load async stack
  123. #ifdef CONFIG_CHECK_STACK
  124. j 3f
  125. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  126. jz stack_overflow
  127. 3:
  128. #endif
  129. 2:
  130. .endm
  131. .macro CREATE_STACK_FRAME psworg,savearea
  132. aghi %r15,-SP_SIZE # make room for registers & psw
  133. mvc SP_PSW(16,%r15),0(%r12) # move user PSW to stack
  134. la %r12,\psworg
  135. stg %r2,SP_ORIG_R2(%r15) # store original content of gpr 2
  136. icm %r12,12,__LC_SVC_ILC
  137. stmg %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  138. st %r12,SP_ILC(%r15)
  139. mvc SP_R12(32,%r15),\savearea # move %r12-%r15 to stack
  140. la %r12,0
  141. stg %r12,__SF_BACKCHAIN(%r15)
  142. .endm
  143. .macro RESTORE_ALL psworg,sync
  144. mvc \psworg(16),SP_PSW(%r15) # move user PSW to lowcore
  145. .if !\sync
  146. ni \psworg+1,0xfd # clear wait state bit
  147. .endif
  148. lmg %r0,%r15,SP_R0(%r15) # load gprs 0-15 of user
  149. STORE_TIMER __LC_EXIT_TIMER
  150. lpswe \psworg # back to caller
  151. .endm
  152. /*
  153. * Scheduler resume function, called by switch_to
  154. * gpr2 = (task_struct *) prev
  155. * gpr3 = (task_struct *) next
  156. * Returns:
  157. * gpr2 = prev
  158. */
  159. .globl __switch_to
  160. __switch_to:
  161. tm __THREAD_per+4(%r3),0xe8 # is the new process using per ?
  162. jz __switch_to_noper # if not we're fine
  163. stctg %c9,%c11,__SF_EMPTY(%r15)# We are using per stuff
  164. clc __THREAD_per(24,%r3),__SF_EMPTY(%r15)
  165. je __switch_to_noper # we got away without bashing TLB's
  166. lctlg %c9,%c11,__THREAD_per(%r3) # Nope we didn't
  167. __switch_to_noper:
  168. lg %r4,__THREAD_info(%r2) # get thread_info of prev
  169. tm __TI_flags+7(%r4),_TIF_MCCK_PENDING # machine check pending?
  170. jz __switch_to_no_mcck
  171. ni __TI_flags+7(%r4),255-_TIF_MCCK_PENDING # clear flag in prev
  172. lg %r4,__THREAD_info(%r3) # get thread_info of next
  173. oi __TI_flags+7(%r4),_TIF_MCCK_PENDING # set it in next
  174. __switch_to_no_mcck:
  175. stmg %r6,%r15,__SF_GPRS(%r15)# store __switch_to registers of prev task
  176. stg %r15,__THREAD_ksp(%r2) # store kernel stack to prev->tss.ksp
  177. lg %r15,__THREAD_ksp(%r3) # load kernel stack from next->tss.ksp
  178. lmg %r6,%r15,__SF_GPRS(%r15)# load __switch_to registers of next task
  179. stg %r3,__LC_CURRENT # __LC_CURRENT = current task struct
  180. lctl %c4,%c4,__TASK_pid(%r3) # load pid to control reg. 4
  181. lg %r3,__THREAD_info(%r3) # load thread_info from task struct
  182. stg %r3,__LC_THREAD_INFO
  183. aghi %r3,STACK_SIZE
  184. stg %r3,__LC_KERNEL_STACK # __LC_KERNEL_STACK = new kernel stack
  185. br %r14
  186. __critical_start:
  187. /*
  188. * SVC interrupt handler routine. System calls are synchronous events and
  189. * are executed with interrupts enabled.
  190. */
  191. .globl system_call
  192. system_call:
  193. STORE_TIMER __LC_SYNC_ENTER_TIMER
  194. sysc_saveall:
  195. SAVE_ALL_BASE __LC_SAVE_AREA
  196. SAVE_ALL_SVC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  197. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  198. llgh %r7,__LC_SVC_INT_CODE # get svc number from lowcore
  199. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  200. sysc_vtime:
  201. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  202. jz sysc_do_svc
  203. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  204. sysc_stime:
  205. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  206. sysc_update:
  207. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  208. #endif
  209. sysc_do_svc:
  210. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  211. slag %r7,%r7,2 # *4 and test for svc 0
  212. jnz sysc_nr_ok
  213. # svc 0: system call number in %r1
  214. cl %r1,BASED(.Lnr_syscalls)
  215. jnl sysc_nr_ok
  216. lgfr %r7,%r1 # clear high word in r1
  217. slag %r7,%r7,2 # svc 0: system call number in %r1
  218. sysc_nr_ok:
  219. mvc SP_ARGS(8,%r15),SP_R7(%r15)
  220. sysc_do_restart:
  221. larl %r10,sys_call_table
  222. #ifdef CONFIG_COMPAT
  223. tm __TI_flags+5(%r9),(_TIF_31BIT>>16) # running in 31 bit mode ?
  224. jno sysc_noemu
  225. larl %r10,sys_call_table_emu # use 31 bit emulation system calls
  226. sysc_noemu:
  227. #endif
  228. tm __TI_flags+7(%r9),(_TIF_SYSCALL_TRACE|_TIF_SYSCALL_AUDIT)
  229. lgf %r8,0(%r7,%r10) # load address of system call routine
  230. jnz sysc_tracesys
  231. basr %r14,%r8 # call sys_xxxx
  232. stg %r2,SP_R2(%r15) # store return value (change R2 on stack)
  233. sysc_return:
  234. tm SP_PSW+1(%r15),0x01 # returning to user ?
  235. jno sysc_leave
  236. tm __TI_flags+7(%r9),_TIF_WORK_SVC
  237. jnz sysc_work # there is work to do (signals etc.)
  238. sysc_leave:
  239. RESTORE_ALL __LC_RETURN_PSW,1
  240. #
  241. # recheck if there is more work to do
  242. #
  243. sysc_work_loop:
  244. tm __TI_flags+7(%r9),_TIF_WORK_SVC
  245. jz sysc_leave # there is no work to do
  246. #
  247. # One of the work bits is on. Find out which one.
  248. #
  249. sysc_work:
  250. tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
  251. jo sysc_mcck_pending
  252. tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
  253. jo sysc_reschedule
  254. tm __TI_flags+7(%r9),(_TIF_SIGPENDING | _TIF_RESTORE_SIGMASK)
  255. jnz sysc_sigpending
  256. tm __TI_flags+7(%r9),_TIF_RESTART_SVC
  257. jo sysc_restart
  258. tm __TI_flags+7(%r9),_TIF_SINGLE_STEP
  259. jo sysc_singlestep
  260. j sysc_leave
  261. #
  262. # _TIF_NEED_RESCHED is set, call schedule
  263. #
  264. sysc_reschedule:
  265. larl %r14,sysc_work_loop
  266. jg schedule # return point is sysc_return
  267. #
  268. # _TIF_MCCK_PENDING is set, call handler
  269. #
  270. sysc_mcck_pending:
  271. larl %r14,sysc_work_loop
  272. jg s390_handle_mcck # TIF bit will be cleared by handler
  273. #
  274. # _TIF_SIGPENDING or _TIF_RESTORE_SIGMASK is set, call do_signal
  275. #
  276. sysc_sigpending:
  277. ni __TI_flags+7(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  278. la %r2,SP_PTREGS(%r15) # load pt_regs
  279. brasl %r14,do_signal # call do_signal
  280. tm __TI_flags+7(%r9),_TIF_RESTART_SVC
  281. jo sysc_restart
  282. tm __TI_flags+7(%r9),_TIF_SINGLE_STEP
  283. jo sysc_singlestep
  284. j sysc_work_loop
  285. #
  286. # _TIF_RESTART_SVC is set, set up registers and restart svc
  287. #
  288. sysc_restart:
  289. ni __TI_flags+7(%r9),255-_TIF_RESTART_SVC # clear TIF_RESTART_SVC
  290. lg %r7,SP_R2(%r15) # load new svc number
  291. slag %r7,%r7,2 # *4
  292. mvc SP_R2(8,%r15),SP_ORIG_R2(%r15) # restore first argument
  293. lmg %r2,%r6,SP_R2(%r15) # load svc arguments
  294. j sysc_do_restart # restart svc
  295. #
  296. # _TIF_SINGLE_STEP is set, call do_single_step
  297. #
  298. sysc_singlestep:
  299. ni __TI_flags+7(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  300. lhi %r0,__LC_PGM_OLD_PSW
  301. sth %r0,SP_TRAP(%r15) # set trap indication to pgm check
  302. la %r2,SP_PTREGS(%r15) # address of register-save area
  303. larl %r14,sysc_return # load adr. of system return
  304. jg do_single_step # branch to do_sigtrap
  305. #
  306. # call syscall_trace before and after system call
  307. # special linkage: %r12 contains the return address for trace_svc
  308. #
  309. sysc_tracesys:
  310. la %r2,SP_PTREGS(%r15) # load pt_regs
  311. la %r3,0
  312. srl %r7,2
  313. stg %r7,SP_R2(%r15)
  314. brasl %r14,syscall_trace
  315. lghi %r0,NR_syscalls
  316. clg %r0,SP_R2(%r15)
  317. jnh sysc_tracenogo
  318. lg %r7,SP_R2(%r15) # strace might have changed the
  319. sll %r7,2 # system call
  320. lgf %r8,0(%r7,%r10)
  321. sysc_tracego:
  322. lmg %r3,%r6,SP_R3(%r15)
  323. lg %r2,SP_ORIG_R2(%r15)
  324. basr %r14,%r8 # call sys_xxx
  325. stg %r2,SP_R2(%r15) # store return value
  326. sysc_tracenogo:
  327. tm __TI_flags+7(%r9),(_TIF_SYSCALL_TRACE|_TIF_SYSCALL_AUDIT)
  328. jz sysc_return
  329. la %r2,SP_PTREGS(%r15) # load pt_regs
  330. la %r3,1
  331. larl %r14,sysc_return # return point is sysc_return
  332. jg syscall_trace
  333. #
  334. # a new process exits the kernel with ret_from_fork
  335. #
  336. .globl ret_from_fork
  337. ret_from_fork:
  338. lg %r13,__LC_SVC_NEW_PSW+8
  339. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  340. tm SP_PSW+1(%r15),0x01 # forking a kernel thread ?
  341. jo 0f
  342. stg %r15,SP_R15(%r15) # store stack pointer for new kthread
  343. 0: brasl %r14,schedule_tail
  344. TRACE_IRQS_ON
  345. stosm 24(%r15),0x03 # reenable interrupts
  346. j sysc_return
  347. #
  348. # kernel_execve function needs to deal with pt_regs that is not
  349. # at the usual place
  350. #
  351. .globl kernel_execve
  352. kernel_execve:
  353. stmg %r12,%r15,96(%r15)
  354. lgr %r14,%r15
  355. aghi %r15,-SP_SIZE
  356. stg %r14,__SF_BACKCHAIN(%r15)
  357. la %r12,SP_PTREGS(%r15)
  358. xc 0(__PT_SIZE,%r12),0(%r12)
  359. lgr %r5,%r12
  360. brasl %r14,do_execve
  361. ltgfr %r2,%r2
  362. je 0f
  363. aghi %r15,SP_SIZE
  364. lmg %r12,%r15,96(%r15)
  365. br %r14
  366. # execve succeeded.
  367. 0: stnsm __SF_EMPTY(%r15),0xfc # disable interrupts
  368. lg %r15,__LC_KERNEL_STACK # load ksp
  369. aghi %r15,-SP_SIZE # make room for registers & psw
  370. lg %r13,__LC_SVC_NEW_PSW+8
  371. lg %r9,__LC_THREAD_INFO
  372. mvc SP_PTREGS(__PT_SIZE,%r15),0(%r12) # copy pt_regs
  373. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  374. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  375. brasl %r14,execve_tail
  376. j sysc_return
  377. /*
  378. * Program check handler routine
  379. */
  380. .globl pgm_check_handler
  381. pgm_check_handler:
  382. /*
  383. * First we need to check for a special case:
  384. * Single stepping an instruction that disables the PER event mask will
  385. * cause a PER event AFTER the mask has been set. Example: SVC or LPSW.
  386. * For a single stepped SVC the program check handler gets control after
  387. * the SVC new PSW has been loaded. But we want to execute the SVC first and
  388. * then handle the PER event. Therefore we update the SVC old PSW to point
  389. * to the pgm_check_handler and branch to the SVC handler after we checked
  390. * if we have to load the kernel stack register.
  391. * For every other possible cause for PER event without the PER mask set
  392. * we just ignore the PER event (FIXME: is there anything we have to do
  393. * for LPSW?).
  394. */
  395. STORE_TIMER __LC_SYNC_ENTER_TIMER
  396. SAVE_ALL_BASE __LC_SAVE_AREA
  397. tm __LC_PGM_INT_CODE+1,0x80 # check whether we got a per exception
  398. jnz pgm_per # got per exception -> special case
  399. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  400. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  401. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  402. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  403. jz pgm_no_vtime
  404. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  405. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  406. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  407. pgm_no_vtime:
  408. #endif
  409. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  410. lgf %r3,__LC_PGM_ILC # load program interruption code
  411. lghi %r8,0x7f
  412. ngr %r8,%r3
  413. pgm_do_call:
  414. sll %r8,3
  415. larl %r1,pgm_check_table
  416. lg %r1,0(%r8,%r1) # load address of handler routine
  417. la %r2,SP_PTREGS(%r15) # address of register-save area
  418. larl %r14,sysc_return
  419. br %r1 # branch to interrupt-handler
  420. #
  421. # handle per exception
  422. #
  423. pgm_per:
  424. tm __LC_PGM_OLD_PSW,0x40 # test if per event recording is on
  425. jnz pgm_per_std # ok, normal per event from user space
  426. # ok its one of the special cases, now we need to find out which one
  427. clc __LC_PGM_OLD_PSW(16),__LC_SVC_NEW_PSW
  428. je pgm_svcper
  429. # no interesting special case, ignore PER event
  430. lmg %r12,%r15,__LC_SAVE_AREA
  431. lpswe __LC_PGM_OLD_PSW
  432. #
  433. # Normal per exception
  434. #
  435. pgm_per_std:
  436. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  437. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  438. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  439. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  440. jz pgm_no_vtime2
  441. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  442. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  443. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  444. pgm_no_vtime2:
  445. #endif
  446. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  447. lg %r1,__TI_task(%r9)
  448. tm SP_PSW+1(%r15),0x01 # kernel per event ?
  449. jz kernel_per
  450. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  451. mvc __THREAD_per+__PER_address(8,%r1),__LC_PER_ADDRESS
  452. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  453. oi __TI_flags+7(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  454. lgf %r3,__LC_PGM_ILC # load program interruption code
  455. lghi %r8,0x7f
  456. ngr %r8,%r3 # clear per-event-bit and ilc
  457. je sysc_return
  458. j pgm_do_call
  459. #
  460. # it was a single stepped SVC that is causing all the trouble
  461. #
  462. pgm_svcper:
  463. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  464. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  465. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  466. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  467. jz pgm_no_vtime3
  468. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  469. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  470. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  471. pgm_no_vtime3:
  472. #endif
  473. llgh %r7,__LC_SVC_INT_CODE # get svc number from lowcore
  474. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  475. lg %r1,__TI_task(%r9)
  476. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  477. mvc __THREAD_per+__PER_address(8,%r1),__LC_PER_ADDRESS
  478. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  479. oi __TI_flags+7(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  480. TRACE_IRQS_ON
  481. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  482. j sysc_do_svc
  483. #
  484. # per was called from kernel, must be kprobes
  485. #
  486. kernel_per:
  487. lhi %r0,__LC_PGM_OLD_PSW
  488. sth %r0,SP_TRAP(%r15) # set trap indication to pgm check
  489. la %r2,SP_PTREGS(%r15) # address of register-save area
  490. larl %r14,sysc_leave # load adr. of system ret, no work
  491. jg do_single_step # branch to do_single_step
  492. /*
  493. * IO interrupt handler routine
  494. */
  495. .globl io_int_handler
  496. io_int_handler:
  497. STORE_TIMER __LC_ASYNC_ENTER_TIMER
  498. stck __LC_INT_CLOCK
  499. SAVE_ALL_BASE __LC_SAVE_AREA+32
  500. SAVE_ALL_ASYNC __LC_IO_OLD_PSW,__LC_SAVE_AREA+32
  501. CREATE_STACK_FRAME __LC_IO_OLD_PSW,__LC_SAVE_AREA+32
  502. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  503. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  504. jz io_no_vtime
  505. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  506. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  507. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  508. io_no_vtime:
  509. #endif
  510. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  511. TRACE_IRQS_OFF
  512. la %r2,SP_PTREGS(%r15) # address of register-save area
  513. brasl %r14,do_IRQ # call standard irq handler
  514. TRACE_IRQS_ON
  515. io_return:
  516. tm SP_PSW+1(%r15),0x01 # returning to user ?
  517. #ifdef CONFIG_PREEMPT
  518. jno io_preempt # no -> check for preemptive scheduling
  519. #else
  520. jno io_leave # no-> skip resched & signal
  521. #endif
  522. tm __TI_flags+7(%r9),_TIF_WORK_INT
  523. jnz io_work # there is work to do (signals etc.)
  524. io_leave:
  525. RESTORE_ALL __LC_RETURN_PSW,0
  526. io_done:
  527. #ifdef CONFIG_PREEMPT
  528. io_preempt:
  529. icm %r0,15,__TI_precount(%r9)
  530. jnz io_leave
  531. # switch to kernel stack
  532. lg %r1,SP_R15(%r15)
  533. aghi %r1,-SP_SIZE
  534. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  535. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  536. lgr %r15,%r1
  537. io_resume_loop:
  538. tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
  539. jno io_leave
  540. larl %r1,.Lc_pactive
  541. mvc __TI_precount(4,%r9),0(%r1)
  542. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  543. brasl %r14,schedule # call schedule
  544. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  545. xc __TI_precount(4,%r9),__TI_precount(%r9)
  546. j io_resume_loop
  547. #endif
  548. #
  549. # switch to kernel stack, then check TIF bits
  550. #
  551. io_work:
  552. lg %r1,__LC_KERNEL_STACK
  553. aghi %r1,-SP_SIZE
  554. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  555. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  556. lgr %r15,%r1
  557. #
  558. # One of the work bits is on. Find out which one.
  559. # Checked are: _TIF_SIGPENDING, _TIF_RESTORE_SIGPENDING, _TIF_NEED_RESCHED
  560. # and _TIF_MCCK_PENDING
  561. #
  562. io_work_loop:
  563. tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
  564. jo io_mcck_pending
  565. tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
  566. jo io_reschedule
  567. tm __TI_flags+7(%r9),(_TIF_SIGPENDING | _TIF_RESTORE_SIGMASK)
  568. jnz io_sigpending
  569. j io_leave
  570. #
  571. # _TIF_MCCK_PENDING is set, call handler
  572. #
  573. io_mcck_pending:
  574. TRACE_IRQS_OFF
  575. brasl %r14,s390_handle_mcck # TIF bit will be cleared by handler
  576. TRACE_IRQS_ON
  577. j io_work_loop
  578. #
  579. # _TIF_NEED_RESCHED is set, call schedule
  580. #
  581. io_reschedule:
  582. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  583. brasl %r14,schedule # call scheduler
  584. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  585. tm __TI_flags+7(%r9),_TIF_WORK_INT
  586. jz io_leave # there is no work to do
  587. j io_work_loop
  588. #
  589. # _TIF_SIGPENDING or _TIF_RESTORE_SIGMASK is set, call do_signal
  590. #
  591. io_sigpending:
  592. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  593. la %r2,SP_PTREGS(%r15) # load pt_regs
  594. brasl %r14,do_signal # call do_signal
  595. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  596. j io_work_loop
  597. /*
  598. * External interrupt handler routine
  599. */
  600. .globl ext_int_handler
  601. ext_int_handler:
  602. STORE_TIMER __LC_ASYNC_ENTER_TIMER
  603. stck __LC_INT_CLOCK
  604. SAVE_ALL_BASE __LC_SAVE_AREA+32
  605. SAVE_ALL_ASYNC __LC_EXT_OLD_PSW,__LC_SAVE_AREA+32
  606. CREATE_STACK_FRAME __LC_EXT_OLD_PSW,__LC_SAVE_AREA+32
  607. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  608. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  609. jz ext_no_vtime
  610. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  611. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  612. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  613. ext_no_vtime:
  614. #endif
  615. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  616. TRACE_IRQS_OFF
  617. la %r2,SP_PTREGS(%r15) # address of register-save area
  618. llgh %r3,__LC_EXT_INT_CODE # get interruption code
  619. brasl %r14,do_extint
  620. TRACE_IRQS_ON
  621. j io_return
  622. __critical_end:
  623. /*
  624. * Machine check handler routines
  625. */
  626. .globl mcck_int_handler
  627. mcck_int_handler:
  628. la %r1,4095 # revalidate r1
  629. spt __LC_CPU_TIMER_SAVE_AREA-4095(%r1) # revalidate cpu timer
  630. lmg %r0,%r15,__LC_GPREGS_SAVE_AREA-4095(%r1)# revalidate gprs
  631. SAVE_ALL_BASE __LC_SAVE_AREA+64
  632. la %r12,__LC_MCK_OLD_PSW
  633. tm __LC_MCCK_CODE,0x80 # system damage?
  634. jo mcck_int_main # yes -> rest of mcck code invalid
  635. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  636. la %r14,4095
  637. mvc __LC_SAVE_AREA+104(8),__LC_ASYNC_ENTER_TIMER
  638. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_CPU_TIMER_SAVE_AREA-4095(%r14)
  639. tm __LC_MCCK_CODE+5,0x02 # stored cpu timer value valid?
  640. jo 1f
  641. la %r14,__LC_SYNC_ENTER_TIMER
  642. clc 0(8,%r14),__LC_ASYNC_ENTER_TIMER
  643. jl 0f
  644. la %r14,__LC_ASYNC_ENTER_TIMER
  645. 0: clc 0(8,%r14),__LC_EXIT_TIMER
  646. jl 0f
  647. la %r14,__LC_EXIT_TIMER
  648. 0: clc 0(8,%r14),__LC_LAST_UPDATE_TIMER
  649. jl 0f
  650. la %r14,__LC_LAST_UPDATE_TIMER
  651. 0: spt 0(%r14)
  652. mvc __LC_ASYNC_ENTER_TIMER(8),0(%r14)
  653. 1:
  654. #endif
  655. tm __LC_MCCK_CODE+2,0x09 # mwp + ia of old psw valid?
  656. jno mcck_int_main # no -> skip cleanup critical
  657. tm __LC_MCK_OLD_PSW+1,0x01 # test problem state bit
  658. jnz mcck_int_main # from user -> load kernel stack
  659. clc __LC_MCK_OLD_PSW+8(8),BASED(.Lcritical_end)
  660. jhe mcck_int_main
  661. clc __LC_MCK_OLD_PSW+8(8),BASED(.Lcritical_start)
  662. jl mcck_int_main
  663. brasl %r14,cleanup_critical
  664. mcck_int_main:
  665. lg %r14,__LC_PANIC_STACK # are we already on the panic stack?
  666. slgr %r14,%r15
  667. srag %r14,%r14,PAGE_SHIFT
  668. jz 0f
  669. lg %r15,__LC_PANIC_STACK # load panic stack
  670. 0: CREATE_STACK_FRAME __LC_MCK_OLD_PSW,__LC_SAVE_AREA+64
  671. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  672. tm __LC_MCCK_CODE+2,0x08 # mwp of old psw valid?
  673. jno mcck_no_vtime # no -> no timer update
  674. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  675. jz mcck_no_vtime
  676. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  677. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  678. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  679. mcck_no_vtime:
  680. #endif
  681. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  682. la %r2,SP_PTREGS(%r15) # load pt_regs
  683. brasl %r14,s390_do_machine_check
  684. tm SP_PSW+1(%r15),0x01 # returning to user ?
  685. jno mcck_return
  686. lg %r1,__LC_KERNEL_STACK # switch to kernel stack
  687. aghi %r1,-SP_SIZE
  688. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  689. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  690. lgr %r15,%r1
  691. stosm __SF_EMPTY(%r15),0x04 # turn dat on
  692. tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
  693. jno mcck_return
  694. TRACE_IRQS_OFF
  695. brasl %r14,s390_handle_mcck
  696. TRACE_IRQS_ON
  697. mcck_return:
  698. mvc __LC_RETURN_MCCK_PSW(16),SP_PSW(%r15) # move return PSW
  699. ni __LC_RETURN_MCCK_PSW+1,0xfd # clear wait state bit
  700. lmg %r0,%r15,SP_R0(%r15) # load gprs 0-15
  701. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  702. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_SAVE_AREA+104
  703. tm __LC_RETURN_MCCK_PSW+1,0x01 # returning to user ?
  704. jno 0f
  705. stpt __LC_EXIT_TIMER
  706. 0:
  707. #endif
  708. lpswe __LC_RETURN_MCCK_PSW # back to caller
  709. /*
  710. * Restart interruption handler, kick starter for additional CPUs
  711. */
  712. #ifdef CONFIG_SMP
  713. #ifndef CONFIG_HOTPLUG_CPU
  714. .section .init.text,"ax"
  715. #endif
  716. .globl restart_int_handler
  717. restart_int_handler:
  718. lg %r15,__LC_SAVE_AREA+120 # load ksp
  719. lghi %r10,__LC_CREGS_SAVE_AREA
  720. lctlg %c0,%c15,0(%r10) # get new ctl regs
  721. lghi %r10,__LC_AREGS_SAVE_AREA
  722. lam %a0,%a15,0(%r10)
  723. lmg %r6,%r15,__SF_GPRS(%r15) # load registers from clone
  724. stosm __SF_EMPTY(%r15),0x04 # now we can turn dat on
  725. jg start_secondary
  726. #ifndef CONFIG_HOTPLUG_CPU
  727. .previous
  728. #endif
  729. #else
  730. /*
  731. * If we do not run with SMP enabled, let the new CPU crash ...
  732. */
  733. .globl restart_int_handler
  734. restart_int_handler:
  735. basr %r1,0
  736. restart_base:
  737. lpswe restart_crash-restart_base(%r1)
  738. .align 8
  739. restart_crash:
  740. .long 0x000a0000,0x00000000,0x00000000,0x00000000
  741. restart_go:
  742. #endif
  743. #ifdef CONFIG_CHECK_STACK
  744. /*
  745. * The synchronous or the asynchronous stack overflowed. We are dead.
  746. * No need to properly save the registers, we are going to panic anyway.
  747. * Setup a pt_regs so that show_trace can provide a good call trace.
  748. */
  749. stack_overflow:
  750. lg %r15,__LC_PANIC_STACK # change to panic stack
  751. aghi %r15,-SP_SIZE
  752. mvc SP_PSW(16,%r15),0(%r12) # move user PSW to stack
  753. stmg %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  754. la %r1,__LC_SAVE_AREA
  755. chi %r12,__LC_SVC_OLD_PSW
  756. je 0f
  757. chi %r12,__LC_PGM_OLD_PSW
  758. je 0f
  759. la %r1,__LC_SAVE_AREA+32
  760. 0: mvc SP_R12(32,%r15),0(%r1) # move %r12-%r15 to stack
  761. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15) # clear back chain
  762. la %r2,SP_PTREGS(%r15) # load pt_regs
  763. jg kernel_stack_overflow
  764. #endif
  765. cleanup_table_system_call:
  766. .quad system_call, sysc_do_svc
  767. cleanup_table_sysc_return:
  768. .quad sysc_return, sysc_leave
  769. cleanup_table_sysc_leave:
  770. .quad sysc_leave, sysc_work_loop
  771. cleanup_table_sysc_work_loop:
  772. .quad sysc_work_loop, sysc_reschedule
  773. cleanup_table_io_return:
  774. .quad io_return, io_leave
  775. cleanup_table_io_leave:
  776. .quad io_leave, io_done
  777. cleanup_table_io_work_loop:
  778. .quad io_work_loop, io_mcck_pending
  779. cleanup_critical:
  780. clc 8(8,%r12),BASED(cleanup_table_system_call)
  781. jl 0f
  782. clc 8(8,%r12),BASED(cleanup_table_system_call+8)
  783. jl cleanup_system_call
  784. 0:
  785. clc 8(8,%r12),BASED(cleanup_table_sysc_return)
  786. jl 0f
  787. clc 8(8,%r12),BASED(cleanup_table_sysc_return+8)
  788. jl cleanup_sysc_return
  789. 0:
  790. clc 8(8,%r12),BASED(cleanup_table_sysc_leave)
  791. jl 0f
  792. clc 8(8,%r12),BASED(cleanup_table_sysc_leave+8)
  793. jl cleanup_sysc_leave
  794. 0:
  795. clc 8(8,%r12),BASED(cleanup_table_sysc_work_loop)
  796. jl 0f
  797. clc 8(8,%r12),BASED(cleanup_table_sysc_work_loop+8)
  798. jl cleanup_sysc_return
  799. 0:
  800. clc 8(8,%r12),BASED(cleanup_table_io_return)
  801. jl 0f
  802. clc 8(8,%r12),BASED(cleanup_table_io_return+8)
  803. jl cleanup_io_return
  804. 0:
  805. clc 8(8,%r12),BASED(cleanup_table_io_leave)
  806. jl 0f
  807. clc 8(8,%r12),BASED(cleanup_table_io_leave+8)
  808. jl cleanup_io_leave
  809. 0:
  810. clc 8(8,%r12),BASED(cleanup_table_io_work_loop)
  811. jl 0f
  812. clc 8(8,%r12),BASED(cleanup_table_io_work_loop+8)
  813. jl cleanup_io_return
  814. 0:
  815. br %r14
  816. cleanup_system_call:
  817. mvc __LC_RETURN_PSW(16),0(%r12)
  818. cghi %r12,__LC_MCK_OLD_PSW
  819. je 0f
  820. la %r12,__LC_SAVE_AREA+32
  821. j 1f
  822. 0: la %r12,__LC_SAVE_AREA+64
  823. 1:
  824. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  825. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+8)
  826. jh 0f
  827. mvc __LC_SYNC_ENTER_TIMER(8),__LC_ASYNC_ENTER_TIMER
  828. 0: clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+16)
  829. jhe cleanup_vtime
  830. #endif
  831. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn)
  832. jh 0f
  833. mvc __LC_SAVE_AREA(32),0(%r12)
  834. 0: stg %r13,8(%r12)
  835. stg %r12,__LC_SAVE_AREA+96 # argh
  836. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  837. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  838. lg %r12,__LC_SAVE_AREA+96 # argh
  839. stg %r15,24(%r12)
  840. llgh %r7,__LC_SVC_INT_CODE
  841. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  842. cleanup_vtime:
  843. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+24)
  844. jhe cleanup_stime
  845. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  846. jz cleanup_novtime
  847. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  848. cleanup_stime:
  849. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+32)
  850. jh cleanup_update
  851. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  852. cleanup_update:
  853. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  854. cleanup_novtime:
  855. #endif
  856. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_system_call+8)
  857. la %r12,__LC_RETURN_PSW
  858. br %r14
  859. cleanup_system_call_insn:
  860. .quad sysc_saveall
  861. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  862. .quad system_call
  863. .quad sysc_vtime
  864. .quad sysc_stime
  865. .quad sysc_update
  866. #endif
  867. cleanup_sysc_return:
  868. mvc __LC_RETURN_PSW(8),0(%r12)
  869. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_sysc_return)
  870. la %r12,__LC_RETURN_PSW
  871. br %r14
  872. cleanup_sysc_leave:
  873. clc 8(8,%r12),BASED(cleanup_sysc_leave_insn)
  874. je 2f
  875. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  876. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  877. clc 8(8,%r12),BASED(cleanup_sysc_leave_insn+8)
  878. je 2f
  879. #endif
  880. mvc __LC_RETURN_PSW(16),SP_PSW(%r15)
  881. cghi %r12,__LC_MCK_OLD_PSW
  882. jne 0f
  883. mvc __LC_SAVE_AREA+64(32),SP_R12(%r15)
  884. j 1f
  885. 0: mvc __LC_SAVE_AREA+32(32),SP_R12(%r15)
  886. 1: lmg %r0,%r11,SP_R0(%r15)
  887. lg %r15,SP_R15(%r15)
  888. 2: la %r12,__LC_RETURN_PSW
  889. br %r14
  890. cleanup_sysc_leave_insn:
  891. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  892. .quad sysc_leave + 16
  893. #endif
  894. .quad sysc_leave + 12
  895. cleanup_io_return:
  896. mvc __LC_RETURN_PSW(8),0(%r12)
  897. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_io_work_loop)
  898. la %r12,__LC_RETURN_PSW
  899. br %r14
  900. cleanup_io_leave:
  901. clc 8(8,%r12),BASED(cleanup_io_leave_insn)
  902. je 2f
  903. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  904. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  905. clc 8(8,%r12),BASED(cleanup_io_leave_insn+8)
  906. je 2f
  907. #endif
  908. mvc __LC_RETURN_PSW(16),SP_PSW(%r15)
  909. cghi %r12,__LC_MCK_OLD_PSW
  910. jne 0f
  911. mvc __LC_SAVE_AREA+64(32),SP_R12(%r15)
  912. j 1f
  913. 0: mvc __LC_SAVE_AREA+32(32),SP_R12(%r15)
  914. 1: lmg %r0,%r11,SP_R0(%r15)
  915. lg %r15,SP_R15(%r15)
  916. 2: la %r12,__LC_RETURN_PSW
  917. br %r14
  918. cleanup_io_leave_insn:
  919. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  920. .quad io_leave + 20
  921. #endif
  922. .quad io_leave + 16
  923. /*
  924. * Integer constants
  925. */
  926. .align 4
  927. .Lconst:
  928. .Lc_pactive: .long PREEMPT_ACTIVE
  929. .Lnr_syscalls: .long NR_syscalls
  930. .L0x0130: .short 0x130
  931. .L0x0140: .short 0x140
  932. .L0x0150: .short 0x150
  933. .L0x0160: .short 0x160
  934. .L0x0170: .short 0x170
  935. .Lcritical_start:
  936. .quad __critical_start
  937. .Lcritical_end:
  938. .quad __critical_end
  939. .section .rodata, "a"
  940. #define SYSCALL(esa,esame,emu) .long esame
  941. sys_call_table:
  942. #include "syscalls.S"
  943. #undef SYSCALL
  944. #ifdef CONFIG_COMPAT
  945. #define SYSCALL(esa,esame,emu) .long emu
  946. sys_call_table_emu:
  947. #include "syscalls.S"
  948. #undef SYSCALL
  949. #endif