ev64360.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517
  1. /*
  2. * Board setup routines for the Marvell EV-64360-BP Evaluation Board.
  3. *
  4. * Author: Lee Nicks <allinux@gmail.com>
  5. *
  6. * Based on code done by Rabeeh Khoury - rabeeh@galileo.co.il
  7. * Based on code done by - Mark A. Greer <mgreer@mvista.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the
  11. * Free Software Foundation; either version 2 of the License, or (at your
  12. * option) any later version.
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/pci.h>
  16. #include <linux/kdev_t.h>
  17. #include <linux/console.h>
  18. #include <linux/initrd.h>
  19. #include <linux/root_dev.h>
  20. #include <linux/delay.h>
  21. #include <linux/seq_file.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/mtd/physmap.h>
  24. #include <linux/mv643xx.h>
  25. #include <linux/platform_device.h>
  26. #include <asm/page.h>
  27. #include <asm/time.h>
  28. #include <asm/smp.h>
  29. #include <asm/todc.h>
  30. #include <asm/bootinfo.h>
  31. #include <asm/ppcboot.h>
  32. #include <asm/mv64x60.h>
  33. #include <asm/machdep.h>
  34. #include <platforms/ev64360.h>
  35. #define BOARD_VENDOR "Marvell"
  36. #define BOARD_MACHINE "EV-64360-BP"
  37. static struct mv64x60_handle bh;
  38. static void __iomem *sram_base;
  39. static u32 ev64360_flash_size_0;
  40. static u32 ev64360_flash_size_1;
  41. static u32 ev64360_bus_frequency;
  42. unsigned char __res[sizeof(bd_t)];
  43. TODC_ALLOC();
  44. static int __init
  45. ev64360_map_irq(struct pci_dev *dev, unsigned char idsel, unsigned char pin)
  46. {
  47. return 0;
  48. }
  49. static void __init
  50. ev64360_setup_bridge(void)
  51. {
  52. struct mv64x60_setup_info si;
  53. int i;
  54. memset(&si, 0, sizeof(si));
  55. si.phys_reg_base = CONFIG_MV64X60_NEW_BASE;
  56. #ifdef CONFIG_PCI
  57. si.pci_1.enable_bus = 1;
  58. si.pci_1.pci_io.cpu_base = EV64360_PCI1_IO_START_PROC_ADDR;
  59. si.pci_1.pci_io.pci_base_hi = 0;
  60. si.pci_1.pci_io.pci_base_lo = EV64360_PCI1_IO_START_PCI_ADDR;
  61. si.pci_1.pci_io.size = EV64360_PCI1_IO_SIZE;
  62. si.pci_1.pci_io.swap = MV64x60_CPU2PCI_SWAP_NONE;
  63. si.pci_1.pci_mem[0].cpu_base = EV64360_PCI1_MEM_START_PROC_ADDR;
  64. si.pci_1.pci_mem[0].pci_base_hi = EV64360_PCI1_MEM_START_PCI_HI_ADDR;
  65. si.pci_1.pci_mem[0].pci_base_lo = EV64360_PCI1_MEM_START_PCI_LO_ADDR;
  66. si.pci_1.pci_mem[0].size = EV64360_PCI1_MEM_SIZE;
  67. si.pci_1.pci_mem[0].swap = MV64x60_CPU2PCI_SWAP_NONE;
  68. si.pci_1.pci_cmd_bits = 0;
  69. si.pci_1.latency_timer = 0x80;
  70. #else
  71. si.pci_0.enable_bus = 0;
  72. si.pci_1.enable_bus = 0;
  73. #endif
  74. for (i = 0; i < MV64x60_CPU2MEM_WINDOWS; i++) {
  75. #if defined(CONFIG_NOT_COHERENT_CACHE)
  76. si.cpu_prot_options[i] = 0;
  77. si.enet_options[i] = MV64360_ENET2MEM_SNOOP_NONE;
  78. si.mpsc_options[i] = MV64360_MPSC2MEM_SNOOP_NONE;
  79. si.idma_options[i] = MV64360_IDMA2MEM_SNOOP_NONE;
  80. si.pci_1.acc_cntl_options[i] =
  81. MV64360_PCI_ACC_CNTL_SNOOP_NONE |
  82. MV64360_PCI_ACC_CNTL_SWAP_NONE |
  83. MV64360_PCI_ACC_CNTL_MBURST_128_BYTES |
  84. MV64360_PCI_ACC_CNTL_RDSIZE_256_BYTES;
  85. #else
  86. si.cpu_prot_options[i] = 0;
  87. si.enet_options[i] = MV64360_ENET2MEM_SNOOP_NONE; /* errata */
  88. si.mpsc_options[i] = MV64360_MPSC2MEM_SNOOP_NONE; /* errata */
  89. si.idma_options[i] = MV64360_IDMA2MEM_SNOOP_NONE; /* errata */
  90. si.pci_1.acc_cntl_options[i] =
  91. MV64360_PCI_ACC_CNTL_SNOOP_WB |
  92. MV64360_PCI_ACC_CNTL_SWAP_NONE |
  93. MV64360_PCI_ACC_CNTL_MBURST_32_BYTES |
  94. MV64360_PCI_ACC_CNTL_RDSIZE_32_BYTES;
  95. #endif
  96. }
  97. if (mv64x60_init(&bh, &si))
  98. printk(KERN_WARNING "Bridge initialization failed.\n");
  99. #ifdef CONFIG_PCI
  100. pci_dram_offset = 0; /* sys mem at same addr on PCI & cpu bus */
  101. ppc_md.pci_swizzle = common_swizzle;
  102. ppc_md.pci_map_irq = ev64360_map_irq;
  103. ppc_md.pci_exclude_device = mv64x60_pci_exclude_device;
  104. mv64x60_set_bus(&bh, 1, 0);
  105. bh.hose_b->first_busno = 0;
  106. bh.hose_b->last_busno = 0xff;
  107. #endif
  108. }
  109. /* Bridge & platform setup routines */
  110. void __init
  111. ev64360_intr_setup(void)
  112. {
  113. /* MPP 8, 9, and 10 */
  114. mv64x60_clr_bits(&bh, MV64x60_MPP_CNTL_1, 0xfff);
  115. /*
  116. * Define GPP 8,9,and 10 interrupt polarity as active low
  117. * input signal and level triggered
  118. */
  119. mv64x60_set_bits(&bh, MV64x60_GPP_LEVEL_CNTL, 0x700);
  120. mv64x60_clr_bits(&bh, MV64x60_GPP_IO_CNTL, 0x700);
  121. /* Config GPP intr ctlr to respond to level trigger */
  122. mv64x60_set_bits(&bh, MV64x60_COMM_ARBITER_CNTL, (1<<10));
  123. /* Erranum FEr PCI-#8 */
  124. mv64x60_clr_bits(&bh, MV64x60_PCI0_CMD, (1<<5) | (1<<9));
  125. mv64x60_clr_bits(&bh, MV64x60_PCI1_CMD, (1<<5) | (1<<9));
  126. /*
  127. * Dismiss and then enable interrupt on GPP interrupt cause
  128. * for CPU #0
  129. */
  130. mv64x60_write(&bh, MV64x60_GPP_INTR_CAUSE, ~0x700);
  131. mv64x60_set_bits(&bh, MV64x60_GPP_INTR_MASK, 0x700);
  132. /*
  133. * Dismiss and then enable interrupt on CPU #0 high cause reg
  134. * BIT25 summarizes GPP interrupts 8-15
  135. */
  136. mv64x60_set_bits(&bh, MV64360_IC_CPU0_INTR_MASK_HI, (1<<25));
  137. }
  138. void __init
  139. ev64360_setup_peripherals(void)
  140. {
  141. u32 base;
  142. /* Set up window for boot CS */
  143. mv64x60_set_32bit_window(&bh, MV64x60_CPU2BOOT_WIN,
  144. EV64360_BOOT_WINDOW_BASE, EV64360_BOOT_WINDOW_SIZE, 0);
  145. bh.ci->enable_window_32bit(&bh, MV64x60_CPU2BOOT_WIN);
  146. /* We only use the 32-bit flash */
  147. mv64x60_get_32bit_window(&bh, MV64x60_CPU2BOOT_WIN, &base,
  148. &ev64360_flash_size_0);
  149. ev64360_flash_size_1 = 0;
  150. mv64x60_set_32bit_window(&bh, MV64x60_CPU2DEV_1_WIN,
  151. EV64360_RTC_WINDOW_BASE, EV64360_RTC_WINDOW_SIZE, 0);
  152. bh.ci->enable_window_32bit(&bh, MV64x60_CPU2DEV_1_WIN);
  153. TODC_INIT(TODC_TYPE_DS1501, 0, 0,
  154. ioremap(EV64360_RTC_WINDOW_BASE, EV64360_RTC_WINDOW_SIZE), 8);
  155. mv64x60_set_32bit_window(&bh, MV64x60_CPU2SRAM_WIN,
  156. EV64360_INTERNAL_SRAM_BASE, MV64360_SRAM_SIZE, 0);
  157. bh.ci->enable_window_32bit(&bh, MV64x60_CPU2SRAM_WIN);
  158. sram_base = ioremap(EV64360_INTERNAL_SRAM_BASE, MV64360_SRAM_SIZE);
  159. /* Set up Enet->SRAM window */
  160. mv64x60_set_32bit_window(&bh, MV64x60_ENET2MEM_4_WIN,
  161. EV64360_INTERNAL_SRAM_BASE, MV64360_SRAM_SIZE, 0x2);
  162. bh.ci->enable_window_32bit(&bh, MV64x60_ENET2MEM_4_WIN);
  163. /* Give enet r/w access to memory region */
  164. mv64x60_set_bits(&bh, MV64360_ENET2MEM_ACC_PROT_0, (0x3 << (4 << 1)));
  165. mv64x60_set_bits(&bh, MV64360_ENET2MEM_ACC_PROT_1, (0x3 << (4 << 1)));
  166. mv64x60_set_bits(&bh, MV64360_ENET2MEM_ACC_PROT_2, (0x3 << (4 << 1)));
  167. mv64x60_clr_bits(&bh, MV64x60_PCI1_PCI_DECODE_CNTL, (1 << 3));
  168. mv64x60_clr_bits(&bh, MV64x60_TIMR_CNTR_0_3_CNTL,
  169. ((1 << 0) | (1 << 8) | (1 << 16) | (1 << 24)));
  170. #if defined(CONFIG_NOT_COHERENT_CACHE)
  171. mv64x60_write(&bh, MV64360_SRAM_CONFIG, 0x00160000);
  172. #else
  173. mv64x60_write(&bh, MV64360_SRAM_CONFIG, 0x001600b2);
  174. #endif
  175. /*
  176. * Setting the SRAM to 0. Note that this generates parity errors on
  177. * internal data path in SRAM since it's first time accessing it
  178. * while after reset it's not configured.
  179. */
  180. memset(sram_base, 0, MV64360_SRAM_SIZE);
  181. /* set up PCI interrupt controller */
  182. ev64360_intr_setup();
  183. }
  184. static void __init
  185. ev64360_setup_arch(void)
  186. {
  187. if (ppc_md.progress)
  188. ppc_md.progress("ev64360_setup_arch: enter", 0);
  189. set_tb(0, 0);
  190. #ifdef CONFIG_BLK_DEV_INITRD
  191. if (initrd_start)
  192. ROOT_DEV = Root_RAM0;
  193. else
  194. #endif
  195. #ifdef CONFIG_ROOT_NFS
  196. ROOT_DEV = Root_NFS;
  197. #else
  198. ROOT_DEV = Root_SDA2;
  199. #endif
  200. /*
  201. * Set up the L2CR register.
  202. */
  203. _set_L2CR(L2CR_L2E | L2CR_L2PE);
  204. if (ppc_md.progress)
  205. ppc_md.progress("ev64360_setup_arch: calling setup_bridge", 0);
  206. ev64360_setup_bridge();
  207. ev64360_setup_peripherals();
  208. ev64360_bus_frequency = ev64360_bus_freq();
  209. printk(KERN_INFO "%s %s port (C) 2005 Lee Nicks "
  210. "(allinux@gmail.com)\n", BOARD_VENDOR, BOARD_MACHINE);
  211. if (ppc_md.progress)
  212. ppc_md.progress("ev64360_setup_arch: exit", 0);
  213. }
  214. /* Platform device data fixup routines. */
  215. #if defined(CONFIG_SERIAL_MPSC)
  216. static void __init
  217. ev64360_fixup_mpsc_pdata(struct platform_device *pdev)
  218. {
  219. struct mpsc_pdata *pdata;
  220. pdata = (struct mpsc_pdata *)pdev->dev.platform_data;
  221. pdata->max_idle = 40;
  222. pdata->default_baud = EV64360_DEFAULT_BAUD;
  223. pdata->brg_clk_src = EV64360_MPSC_CLK_SRC;
  224. /*
  225. * TCLK (not SysCLk) is routed to BRG, then to the MPSC. On most parts,
  226. * TCLK == SysCLK but on 64460, they are separate pins.
  227. * SysCLK can go up to 200 MHz but TCLK can only go up to 133 MHz.
  228. */
  229. pdata->brg_clk_freq = min(ev64360_bus_frequency, MV64x60_TCLK_FREQ_MAX);
  230. }
  231. #endif
  232. #if defined(CONFIG_MV643XX_ETH)
  233. static void __init
  234. ev64360_fixup_eth_pdata(struct platform_device *pdev)
  235. {
  236. struct mv643xx_eth_platform_data *eth_pd;
  237. static u16 phy_addr[] = {
  238. EV64360_ETH0_PHY_ADDR,
  239. EV64360_ETH1_PHY_ADDR,
  240. EV64360_ETH2_PHY_ADDR,
  241. };
  242. eth_pd = pdev->dev.platform_data;
  243. eth_pd->force_phy_addr = 1;
  244. eth_pd->phy_addr = phy_addr[pdev->id];
  245. eth_pd->tx_queue_size = EV64360_ETH_TX_QUEUE_SIZE;
  246. eth_pd->rx_queue_size = EV64360_ETH_RX_QUEUE_SIZE;
  247. }
  248. #endif
  249. static int
  250. ev64360_platform_notify(struct device *dev)
  251. {
  252. static struct {
  253. char *bus_id;
  254. void ((*rtn)(struct platform_device *pdev));
  255. } dev_map[] = {
  256. #if defined(CONFIG_SERIAL_MPSC)
  257. { MPSC_CTLR_NAME ".0", ev64360_fixup_mpsc_pdata },
  258. { MPSC_CTLR_NAME ".1", ev64360_fixup_mpsc_pdata },
  259. #endif
  260. #if defined(CONFIG_MV643XX_ETH)
  261. { MV643XX_ETH_NAME ".0", ev64360_fixup_eth_pdata },
  262. { MV643XX_ETH_NAME ".1", ev64360_fixup_eth_pdata },
  263. { MV643XX_ETH_NAME ".2", ev64360_fixup_eth_pdata },
  264. #endif
  265. };
  266. struct platform_device *pdev;
  267. int i;
  268. if (dev && dev->bus_id)
  269. for (i=0; i<ARRAY_SIZE(dev_map); i++)
  270. if (!strncmp(dev->bus_id, dev_map[i].bus_id,
  271. BUS_ID_SIZE)) {
  272. pdev = container_of(dev,
  273. struct platform_device, dev);
  274. dev_map[i].rtn(pdev);
  275. }
  276. return 0;
  277. }
  278. #ifdef CONFIG_MTD_PHYSMAP
  279. #ifndef MB
  280. #define MB (1 << 20)
  281. #endif
  282. /*
  283. * MTD Layout.
  284. *
  285. * FLASH Amount: 0xff000000 - 0xffffffff
  286. * ------------- -----------------------
  287. * Reserved: 0xff000000 - 0xff03ffff
  288. * JFFS2 file system: 0xff040000 - 0xffefffff
  289. * U-boot: 0xfff00000 - 0xffffffff
  290. */
  291. static int __init
  292. ev64360_setup_mtd(void)
  293. {
  294. u32 size;
  295. int ptbl_entries;
  296. static struct mtd_partition *ptbl;
  297. size = ev64360_flash_size_0 + ev64360_flash_size_1;
  298. if (!size)
  299. return -ENOMEM;
  300. ptbl_entries = 3;
  301. if ((ptbl = kzalloc(ptbl_entries * sizeof(struct mtd_partition),
  302. GFP_KERNEL)) == NULL) {
  303. printk(KERN_WARNING "Can't alloc MTD partition table\n");
  304. return -ENOMEM;
  305. }
  306. ptbl[0].name = "reserved";
  307. ptbl[0].offset = 0;
  308. ptbl[0].size = EV64360_MTD_RESERVED_SIZE;
  309. ptbl[1].name = "jffs2";
  310. ptbl[1].offset = EV64360_MTD_RESERVED_SIZE;
  311. ptbl[1].size = EV64360_MTD_JFFS2_SIZE;
  312. ptbl[2].name = "U-BOOT";
  313. ptbl[2].offset = EV64360_MTD_RESERVED_SIZE + EV64360_MTD_JFFS2_SIZE;
  314. ptbl[2].size = EV64360_MTD_UBOOT_SIZE;
  315. physmap_map.size = size;
  316. physmap_set_partitions(ptbl, ptbl_entries);
  317. return 0;
  318. }
  319. arch_initcall(ev64360_setup_mtd);
  320. #endif
  321. static void
  322. ev64360_restart(char *cmd)
  323. {
  324. ulong i = 0xffffffff;
  325. volatile unsigned char * rtc_base = ioremap(EV64360_RTC_WINDOW_BASE,0x4000);
  326. /* issue hard reset */
  327. rtc_base[0xf] = 0x80;
  328. rtc_base[0xc] = 0x00;
  329. rtc_base[0xd] = 0x01;
  330. rtc_base[0xf] = 0x83;
  331. while (i-- > 0) ;
  332. panic("restart failed\n");
  333. }
  334. static void
  335. ev64360_halt(void)
  336. {
  337. while (1) ;
  338. /* NOTREACHED */
  339. }
  340. static void
  341. ev64360_power_off(void)
  342. {
  343. ev64360_halt();
  344. /* NOTREACHED */
  345. }
  346. static int
  347. ev64360_show_cpuinfo(struct seq_file *m)
  348. {
  349. seq_printf(m, "vendor\t\t: " BOARD_VENDOR "\n");
  350. seq_printf(m, "machine\t\t: " BOARD_MACHINE "\n");
  351. seq_printf(m, "bus speed\t: %dMHz\n", ev64360_bus_frequency/1000/1000);
  352. return 0;
  353. }
  354. static void __init
  355. ev64360_calibrate_decr(void)
  356. {
  357. u32 freq;
  358. freq = ev64360_bus_frequency / 4;
  359. printk(KERN_INFO "time_init: decrementer frequency = %lu.%.6lu MHz\n",
  360. (long)freq / 1000000, (long)freq % 1000000);
  361. tb_ticks_per_jiffy = freq / HZ;
  362. tb_to_us = mulhwu_scale_factor(freq, 1000000);
  363. }
  364. unsigned long __init
  365. ev64360_find_end_of_memory(void)
  366. {
  367. return mv64x60_get_mem_size(CONFIG_MV64X60_NEW_BASE,
  368. MV64x60_TYPE_MV64360);
  369. }
  370. static inline void
  371. ev64360_set_bat(void)
  372. {
  373. mb();
  374. mtspr(SPRN_DBAT2U, 0xf0001ffe);
  375. mtspr(SPRN_DBAT2L, 0xf000002a);
  376. mb();
  377. }
  378. #if defined(CONFIG_SERIAL_TEXT_DEBUG) && defined(CONFIG_SERIAL_MPSC_CONSOLE)
  379. static void __init
  380. ev64360_map_io(void)
  381. {
  382. io_block_mapping(CONFIG_MV64X60_NEW_BASE, \
  383. CONFIG_MV64X60_NEW_BASE, \
  384. 0x00020000, _PAGE_IO);
  385. }
  386. #endif
  387. void __init
  388. platform_init(unsigned long r3, unsigned long r4, unsigned long r5,
  389. unsigned long r6, unsigned long r7)
  390. {
  391. parse_bootinfo(find_bootinfo());
  392. /* ASSUMPTION: If both r3 (bd_t pointer) and r6 (cmdline pointer)
  393. * are non-zero, then we should use the board info from the bd_t
  394. * structure and the cmdline pointed to by r6 instead of the
  395. * information from birecs, if any. Otherwise, use the information
  396. * from birecs as discovered by the preceding call to
  397. * parse_bootinfo(). This rule should work with both PPCBoot, which
  398. * uses a bd_t board info structure, and the kernel boot wrapper,
  399. * which uses birecs.
  400. */
  401. if (r3 && r6) {
  402. /* copy board info structure */
  403. memcpy( (void *)__res,(void *)(r3+KERNELBASE), sizeof(bd_t) );
  404. /* copy command line */
  405. *(char *)(r7+KERNELBASE) = 0;
  406. strcpy(cmd_line, (char *)(r6+KERNELBASE));
  407. }
  408. #ifdef CONFIG_ISA
  409. isa_mem_base = 0;
  410. #endif
  411. ppc_md.setup_arch = ev64360_setup_arch;
  412. ppc_md.show_cpuinfo = ev64360_show_cpuinfo;
  413. ppc_md.init_IRQ = mv64360_init_irq;
  414. ppc_md.get_irq = mv64360_get_irq;
  415. ppc_md.restart = ev64360_restart;
  416. ppc_md.power_off = ev64360_power_off;
  417. ppc_md.halt = ev64360_halt;
  418. ppc_md.find_end_of_memory = ev64360_find_end_of_memory;
  419. ppc_md.init = NULL;
  420. ppc_md.time_init = todc_time_init;
  421. ppc_md.set_rtc_time = todc_set_rtc_time;
  422. ppc_md.get_rtc_time = todc_get_rtc_time;
  423. ppc_md.nvram_read_val = todc_direct_read_val;
  424. ppc_md.nvram_write_val = todc_direct_write_val;
  425. ppc_md.calibrate_decr = ev64360_calibrate_decr;
  426. #if defined(CONFIG_SERIAL_TEXT_DEBUG) && defined(CONFIG_SERIAL_MPSC_CONSOLE)
  427. ppc_md.setup_io_mappings = ev64360_map_io;
  428. ppc_md.progress = mv64x60_mpsc_progress;
  429. mv64x60_progress_init(CONFIG_MV64X60_NEW_BASE);
  430. #endif
  431. #if defined(CONFIG_SERIAL_MPSC) || defined(CONFIG_MV643XX_ETH)
  432. platform_notify = ev64360_platform_notify;
  433. #endif
  434. ev64360_set_bat(); /* Need for ev64360_find_end_of_memory and progress */
  435. }