spu.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590
  1. /*
  2. * PS3 Platform spu routines.
  3. *
  4. * Copyright (C) 2006 Sony Computer Entertainment Inc.
  5. * Copyright 2006 Sony Corp.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/mmzone.h>
  23. #include <linux/io.h>
  24. #include <linux/mm.h>
  25. #include <asm/spu.h>
  26. #include <asm/spu_priv1.h>
  27. #include <asm/lv1call.h>
  28. #include "platform.h"
  29. /* spu_management_ops */
  30. /**
  31. * enum spe_type - Type of spe to create.
  32. * @spe_type_logical: Standard logical spe.
  33. *
  34. * For use with lv1_construct_logical_spe(). The current HV does not support
  35. * any types other than those listed.
  36. */
  37. enum spe_type {
  38. SPE_TYPE_LOGICAL = 0,
  39. };
  40. /**
  41. * struct spe_shadow - logical spe shadow register area.
  42. *
  43. * Read-only shadow of spe registers.
  44. */
  45. struct spe_shadow {
  46. u8 padding_0140[0x0140];
  47. u64 int_status_class0_RW; /* 0x0140 */
  48. u64 int_status_class1_RW; /* 0x0148 */
  49. u64 int_status_class2_RW; /* 0x0150 */
  50. u8 padding_0158[0x0610-0x0158];
  51. u64 mfc_dsisr_RW; /* 0x0610 */
  52. u8 padding_0618[0x0620-0x0618];
  53. u64 mfc_dar_RW; /* 0x0620 */
  54. u8 padding_0628[0x0800-0x0628];
  55. u64 mfc_dsipr_R; /* 0x0800 */
  56. u8 padding_0808[0x0810-0x0808];
  57. u64 mfc_lscrr_R; /* 0x0810 */
  58. u8 padding_0818[0x0c00-0x0818];
  59. u64 mfc_cer_R; /* 0x0c00 */
  60. u8 padding_0c08[0x0f00-0x0c08];
  61. u64 spe_execution_status; /* 0x0f00 */
  62. u8 padding_0f08[0x1000-0x0f08];
  63. };
  64. /**
  65. * enum spe_ex_state - Logical spe execution state.
  66. * @spe_ex_state_unexecutable: Uninitialized.
  67. * @spe_ex_state_executable: Enabled, not ready.
  68. * @spe_ex_state_executed: Ready for use.
  69. *
  70. * The execution state (status) of the logical spe as reported in
  71. * struct spe_shadow:spe_execution_status.
  72. */
  73. enum spe_ex_state {
  74. SPE_EX_STATE_UNEXECUTABLE = 0,
  75. SPE_EX_STATE_EXECUTABLE = 2,
  76. SPE_EX_STATE_EXECUTED = 3,
  77. };
  78. /**
  79. * struct priv1_cache - Cached values of priv1 registers.
  80. * @masks[]: Array of cached spe interrupt masks, indexed by class.
  81. * @sr1: Cached mfc_sr1 register.
  82. * @tclass_id: Cached mfc_tclass_id register.
  83. */
  84. struct priv1_cache {
  85. u64 masks[3];
  86. u64 sr1;
  87. u64 tclass_id;
  88. };
  89. /**
  90. * struct spu_pdata - Platform state variables.
  91. * @spe_id: HV spe id returned by lv1_construct_logical_spe().
  92. * @resource_id: HV spe resource id returned by
  93. * ps3_repository_read_spe_resource_id().
  94. * @priv2_addr: lpar address of spe priv2 area returned by
  95. * lv1_construct_logical_spe().
  96. * @shadow_addr: lpar address of spe register shadow area returned by
  97. * lv1_construct_logical_spe().
  98. * @shadow: Virtual (ioremap) address of spe register shadow area.
  99. * @cache: Cached values of priv1 registers.
  100. */
  101. struct spu_pdata {
  102. u64 spe_id;
  103. u64 resource_id;
  104. u64 priv2_addr;
  105. u64 shadow_addr;
  106. struct spe_shadow __iomem *shadow;
  107. struct priv1_cache cache;
  108. };
  109. static struct spu_pdata *spu_pdata(struct spu *spu)
  110. {
  111. return spu->pdata;
  112. }
  113. #define dump_areas(_a, _b, _c, _d, _e) \
  114. _dump_areas(_a, _b, _c, _d, _e, __func__, __LINE__)
  115. static void _dump_areas(unsigned int spe_id, unsigned long priv2,
  116. unsigned long problem, unsigned long ls, unsigned long shadow,
  117. const char* func, int line)
  118. {
  119. pr_debug("%s:%d: spe_id: %xh (%u)\n", func, line, spe_id, spe_id);
  120. pr_debug("%s:%d: priv2: %lxh\n", func, line, priv2);
  121. pr_debug("%s:%d: problem: %lxh\n", func, line, problem);
  122. pr_debug("%s:%d: ls: %lxh\n", func, line, ls);
  123. pr_debug("%s:%d: shadow: %lxh\n", func, line, shadow);
  124. }
  125. static unsigned long get_vas_id(void)
  126. {
  127. unsigned long id;
  128. lv1_get_logical_ppe_id(&id);
  129. lv1_get_virtual_address_space_id_of_ppe(id, &id);
  130. return id;
  131. }
  132. static int __init construct_spu(struct spu *spu)
  133. {
  134. int result;
  135. unsigned long unused;
  136. result = lv1_construct_logical_spe(PAGE_SHIFT, PAGE_SHIFT, PAGE_SHIFT,
  137. PAGE_SHIFT, PAGE_SHIFT, get_vas_id(), SPE_TYPE_LOGICAL,
  138. &spu_pdata(spu)->priv2_addr, &spu->problem_phys,
  139. &spu->local_store_phys, &unused,
  140. &spu_pdata(spu)->shadow_addr,
  141. &spu_pdata(spu)->spe_id);
  142. if (result) {
  143. pr_debug("%s:%d: lv1_construct_logical_spe failed: %s\n",
  144. __func__, __LINE__, ps3_result(result));
  145. return result;
  146. }
  147. return result;
  148. }
  149. static void spu_unmap(struct spu *spu)
  150. {
  151. iounmap(spu->priv2);
  152. iounmap(spu->problem);
  153. iounmap((__force u8 __iomem *)spu->local_store);
  154. iounmap(spu_pdata(spu)->shadow);
  155. }
  156. static int __init setup_areas(struct spu *spu)
  157. {
  158. struct table {char* name; unsigned long addr; unsigned long size;};
  159. spu_pdata(spu)->shadow = ioremap_flags(spu_pdata(spu)->shadow_addr,
  160. sizeof(struct spe_shadow),
  161. pgprot_val(PAGE_READONLY) |
  162. _PAGE_NO_CACHE);
  163. if (!spu_pdata(spu)->shadow) {
  164. pr_debug("%s:%d: ioremap shadow failed\n", __func__, __LINE__);
  165. goto fail_ioremap;
  166. }
  167. spu->local_store = (__force void *)ioremap_flags(spu->local_store_phys,
  168. LS_SIZE, _PAGE_NO_CACHE);
  169. if (!spu->local_store) {
  170. pr_debug("%s:%d: ioremap local_store failed\n",
  171. __func__, __LINE__);
  172. goto fail_ioremap;
  173. }
  174. spu->problem = ioremap(spu->problem_phys,
  175. sizeof(struct spu_problem));
  176. if (!spu->problem) {
  177. pr_debug("%s:%d: ioremap problem failed\n", __func__, __LINE__);
  178. goto fail_ioremap;
  179. }
  180. spu->priv2 = ioremap(spu_pdata(spu)->priv2_addr,
  181. sizeof(struct spu_priv2));
  182. if (!spu->priv2) {
  183. pr_debug("%s:%d: ioremap priv2 failed\n", __func__, __LINE__);
  184. goto fail_ioremap;
  185. }
  186. dump_areas(spu_pdata(spu)->spe_id, spu_pdata(spu)->priv2_addr,
  187. spu->problem_phys, spu->local_store_phys,
  188. spu_pdata(spu)->shadow_addr);
  189. dump_areas(spu_pdata(spu)->spe_id, (unsigned long)spu->priv2,
  190. (unsigned long)spu->problem, (unsigned long)spu->local_store,
  191. (unsigned long)spu_pdata(spu)->shadow);
  192. return 0;
  193. fail_ioremap:
  194. spu_unmap(spu);
  195. return -ENOMEM;
  196. }
  197. static int __init setup_interrupts(struct spu *spu)
  198. {
  199. int result;
  200. result = ps3_spe_irq_setup(PS3_BINDING_CPU_ANY, spu_pdata(spu)->spe_id,
  201. 0, &spu->irqs[0]);
  202. if (result)
  203. goto fail_alloc_0;
  204. result = ps3_spe_irq_setup(PS3_BINDING_CPU_ANY, spu_pdata(spu)->spe_id,
  205. 1, &spu->irqs[1]);
  206. if (result)
  207. goto fail_alloc_1;
  208. result = ps3_spe_irq_setup(PS3_BINDING_CPU_ANY, spu_pdata(spu)->spe_id,
  209. 2, &spu->irqs[2]);
  210. if (result)
  211. goto fail_alloc_2;
  212. return result;
  213. fail_alloc_2:
  214. ps3_spe_irq_destroy(spu->irqs[1]);
  215. fail_alloc_1:
  216. ps3_spe_irq_destroy(spu->irqs[0]);
  217. fail_alloc_0:
  218. spu->irqs[0] = spu->irqs[1] = spu->irqs[2] = NO_IRQ;
  219. return result;
  220. }
  221. static int __init enable_spu(struct spu *spu)
  222. {
  223. int result;
  224. result = lv1_enable_logical_spe(spu_pdata(spu)->spe_id,
  225. spu_pdata(spu)->resource_id);
  226. if (result) {
  227. pr_debug("%s:%d: lv1_enable_logical_spe failed: %s\n",
  228. __func__, __LINE__, ps3_result(result));
  229. goto fail_enable;
  230. }
  231. result = setup_areas(spu);
  232. if (result)
  233. goto fail_areas;
  234. result = setup_interrupts(spu);
  235. if (result)
  236. goto fail_interrupts;
  237. return 0;
  238. fail_interrupts:
  239. spu_unmap(spu);
  240. fail_areas:
  241. lv1_disable_logical_spe(spu_pdata(spu)->spe_id, 0);
  242. fail_enable:
  243. return result;
  244. }
  245. static int ps3_destroy_spu(struct spu *spu)
  246. {
  247. int result;
  248. pr_debug("%s:%d spu_%d\n", __func__, __LINE__, spu->number);
  249. result = lv1_disable_logical_spe(spu_pdata(spu)->spe_id, 0);
  250. BUG_ON(result);
  251. ps3_spe_irq_destroy(spu->irqs[2]);
  252. ps3_spe_irq_destroy(spu->irqs[1]);
  253. ps3_spe_irq_destroy(spu->irqs[0]);
  254. spu->irqs[0] = spu->irqs[1] = spu->irqs[2] = NO_IRQ;
  255. spu_unmap(spu);
  256. result = lv1_destruct_logical_spe(spu_pdata(spu)->spe_id);
  257. BUG_ON(result);
  258. kfree(spu->pdata);
  259. spu->pdata = NULL;
  260. return 0;
  261. }
  262. static int __init ps3_create_spu(struct spu *spu, void *data)
  263. {
  264. int result;
  265. pr_debug("%s:%d spu_%d\n", __func__, __LINE__, spu->number);
  266. spu->pdata = kzalloc(sizeof(struct spu_pdata),
  267. GFP_KERNEL);
  268. if (!spu->pdata) {
  269. result = -ENOMEM;
  270. goto fail_malloc;
  271. }
  272. spu_pdata(spu)->resource_id = (unsigned long)data;
  273. /* Init cached reg values to HV defaults. */
  274. spu_pdata(spu)->cache.sr1 = 0x33;
  275. result = construct_spu(spu);
  276. if (result)
  277. goto fail_construct;
  278. /* For now, just go ahead and enable it. */
  279. result = enable_spu(spu);
  280. if (result)
  281. goto fail_enable;
  282. /* Make sure the spu is in SPE_EX_STATE_EXECUTED. */
  283. /* need something better here!!! */
  284. while (in_be64(&spu_pdata(spu)->shadow->spe_execution_status)
  285. != SPE_EX_STATE_EXECUTED)
  286. (void)0;
  287. return result;
  288. fail_enable:
  289. fail_construct:
  290. ps3_destroy_spu(spu);
  291. fail_malloc:
  292. return result;
  293. }
  294. static int __init ps3_enumerate_spus(int (*fn)(void *data))
  295. {
  296. int result;
  297. unsigned int num_resource_id;
  298. unsigned int i;
  299. result = ps3_repository_read_num_spu_resource_id(&num_resource_id);
  300. pr_debug("%s:%d: num_resource_id %u\n", __func__, __LINE__,
  301. num_resource_id);
  302. /*
  303. * For now, just create logical spus equal to the number
  304. * of physical spus reserved for the partition.
  305. */
  306. for (i = 0; i < num_resource_id; i++) {
  307. enum ps3_spu_resource_type resource_type;
  308. unsigned int resource_id;
  309. result = ps3_repository_read_spu_resource_id(i,
  310. &resource_type, &resource_id);
  311. if (result)
  312. break;
  313. if (resource_type == PS3_SPU_RESOURCE_TYPE_EXCLUSIVE) {
  314. result = fn((void*)(unsigned long)resource_id);
  315. if (result)
  316. break;
  317. }
  318. }
  319. if (result) {
  320. printk(KERN_WARNING "%s:%d: Error initializing spus\n",
  321. __func__, __LINE__);
  322. return result;
  323. }
  324. return num_resource_id;
  325. }
  326. static int ps3_init_affinity(void)
  327. {
  328. return 0;
  329. }
  330. const struct spu_management_ops spu_management_ps3_ops = {
  331. .enumerate_spus = ps3_enumerate_spus,
  332. .create_spu = ps3_create_spu,
  333. .destroy_spu = ps3_destroy_spu,
  334. .init_affinity = ps3_init_affinity,
  335. };
  336. /* spu_priv1_ops */
  337. static void int_mask_and(struct spu *spu, int class, u64 mask)
  338. {
  339. u64 old_mask;
  340. /* are these serialized by caller??? */
  341. old_mask = spu_int_mask_get(spu, class);
  342. spu_int_mask_set(spu, class, old_mask & mask);
  343. }
  344. static void int_mask_or(struct spu *spu, int class, u64 mask)
  345. {
  346. u64 old_mask;
  347. old_mask = spu_int_mask_get(spu, class);
  348. spu_int_mask_set(spu, class, old_mask | mask);
  349. }
  350. static void int_mask_set(struct spu *spu, int class, u64 mask)
  351. {
  352. spu_pdata(spu)->cache.masks[class] = mask;
  353. lv1_set_spe_interrupt_mask(spu_pdata(spu)->spe_id, class,
  354. spu_pdata(spu)->cache.masks[class]);
  355. }
  356. static u64 int_mask_get(struct spu *spu, int class)
  357. {
  358. return spu_pdata(spu)->cache.masks[class];
  359. }
  360. static void int_stat_clear(struct spu *spu, int class, u64 stat)
  361. {
  362. /* Note that MFC_DSISR will be cleared when class1[MF] is set. */
  363. lv1_clear_spe_interrupt_status(spu_pdata(spu)->spe_id, class,
  364. stat, 0);
  365. }
  366. static u64 int_stat_get(struct spu *spu, int class)
  367. {
  368. u64 stat;
  369. lv1_get_spe_interrupt_status(spu_pdata(spu)->spe_id, class, &stat);
  370. return stat;
  371. }
  372. static void cpu_affinity_set(struct spu *spu, int cpu)
  373. {
  374. /* No support. */
  375. }
  376. static u64 mfc_dar_get(struct spu *spu)
  377. {
  378. return in_be64(&spu_pdata(spu)->shadow->mfc_dar_RW);
  379. }
  380. static void mfc_dsisr_set(struct spu *spu, u64 dsisr)
  381. {
  382. /* Nothing to do, cleared in int_stat_clear(). */
  383. }
  384. static u64 mfc_dsisr_get(struct spu *spu)
  385. {
  386. return in_be64(&spu_pdata(spu)->shadow->mfc_dsisr_RW);
  387. }
  388. static void mfc_sdr_setup(struct spu *spu)
  389. {
  390. /* Nothing to do. */
  391. }
  392. static void mfc_sr1_set(struct spu *spu, u64 sr1)
  393. {
  394. /* Check bits allowed by HV. */
  395. static const u64 allowed = ~(MFC_STATE1_LOCAL_STORAGE_DECODE_MASK
  396. | MFC_STATE1_PROBLEM_STATE_MASK);
  397. sr1 |= MFC_STATE1_MASTER_RUN_CONTROL_MASK;
  398. BUG_ON((sr1 & allowed) != (spu_pdata(spu)->cache.sr1 & allowed));
  399. spu_pdata(spu)->cache.sr1 = sr1;
  400. lv1_set_spe_privilege_state_area_1_register(
  401. spu_pdata(spu)->spe_id,
  402. offsetof(struct spu_priv1, mfc_sr1_RW),
  403. spu_pdata(spu)->cache.sr1);
  404. }
  405. static u64 mfc_sr1_get(struct spu *spu)
  406. {
  407. return spu_pdata(spu)->cache.sr1;
  408. }
  409. static void mfc_tclass_id_set(struct spu *spu, u64 tclass_id)
  410. {
  411. spu_pdata(spu)->cache.tclass_id = tclass_id;
  412. lv1_set_spe_privilege_state_area_1_register(
  413. spu_pdata(spu)->spe_id,
  414. offsetof(struct spu_priv1, mfc_tclass_id_RW),
  415. spu_pdata(spu)->cache.tclass_id);
  416. }
  417. static u64 mfc_tclass_id_get(struct spu *spu)
  418. {
  419. return spu_pdata(spu)->cache.tclass_id;
  420. }
  421. static void tlb_invalidate(struct spu *spu)
  422. {
  423. /* Nothing to do. */
  424. }
  425. static void resource_allocation_groupID_set(struct spu *spu, u64 id)
  426. {
  427. /* No support. */
  428. }
  429. static u64 resource_allocation_groupID_get(struct spu *spu)
  430. {
  431. return 0; /* No support. */
  432. }
  433. static void resource_allocation_enable_set(struct spu *spu, u64 enable)
  434. {
  435. /* No support. */
  436. }
  437. static u64 resource_allocation_enable_get(struct spu *spu)
  438. {
  439. return 0; /* No support. */
  440. }
  441. const struct spu_priv1_ops spu_priv1_ps3_ops = {
  442. .int_mask_and = int_mask_and,
  443. .int_mask_or = int_mask_or,
  444. .int_mask_set = int_mask_set,
  445. .int_mask_get = int_mask_get,
  446. .int_stat_clear = int_stat_clear,
  447. .int_stat_get = int_stat_get,
  448. .cpu_affinity_set = cpu_affinity_set,
  449. .mfc_dar_get = mfc_dar_get,
  450. .mfc_dsisr_set = mfc_dsisr_set,
  451. .mfc_dsisr_get = mfc_dsisr_get,
  452. .mfc_sdr_setup = mfc_sdr_setup,
  453. .mfc_sr1_set = mfc_sr1_set,
  454. .mfc_sr1_get = mfc_sr1_get,
  455. .mfc_tclass_id_set = mfc_tclass_id_set,
  456. .mfc_tclass_id_get = mfc_tclass_id_get,
  457. .tlb_invalidate = tlb_invalidate,
  458. .resource_allocation_groupID_set = resource_allocation_groupID_set,
  459. .resource_allocation_groupID_get = resource_allocation_groupID_get,
  460. .resource_allocation_enable_set = resource_allocation_enable_set,
  461. .resource_allocation_enable_get = resource_allocation_enable_get,
  462. };
  463. void ps3_spu_set_platform(void)
  464. {
  465. spu_priv1_ops = &spu_priv1_ps3_ops;
  466. spu_management_ops = &spu_management_ps3_ops;
  467. }