smp.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923
  1. /*
  2. * SMP support for power macintosh.
  3. *
  4. * We support both the old "powersurge" SMP architecture
  5. * and the current Core99 (G4 PowerMac) machines.
  6. *
  7. * Note that we don't support the very first rev. of
  8. * Apple/DayStar 2 CPUs board, the one with the funky
  9. * watchdog. Hopefully, none of these should be there except
  10. * maybe internally to Apple. I should probably still add some
  11. * code to detect this card though and disable SMP. --BenH.
  12. *
  13. * Support Macintosh G4 SMP by Troy Benjegerdes (hozer@drgw.net)
  14. * and Ben Herrenschmidt <benh@kernel.crashing.org>.
  15. *
  16. * Support for DayStar quad CPU cards
  17. * Copyright (C) XLR8, Inc. 1994-2000
  18. *
  19. * This program is free software; you can redistribute it and/or
  20. * modify it under the terms of the GNU General Public License
  21. * as published by the Free Software Foundation; either version
  22. * 2 of the License, or (at your option) any later version.
  23. */
  24. #include <linux/kernel.h>
  25. #include <linux/sched.h>
  26. #include <linux/smp.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/kernel_stat.h>
  29. #include <linux/delay.h>
  30. #include <linux/init.h>
  31. #include <linux/spinlock.h>
  32. #include <linux/errno.h>
  33. #include <linux/hardirq.h>
  34. #include <linux/cpu.h>
  35. #include <linux/compiler.h>
  36. #include <asm/ptrace.h>
  37. #include <asm/atomic.h>
  38. #include <asm/irq.h>
  39. #include <asm/page.h>
  40. #include <asm/pgtable.h>
  41. #include <asm/sections.h>
  42. #include <asm/io.h>
  43. #include <asm/prom.h>
  44. #include <asm/smp.h>
  45. #include <asm/machdep.h>
  46. #include <asm/pmac_feature.h>
  47. #include <asm/time.h>
  48. #include <asm/mpic.h>
  49. #include <asm/cacheflush.h>
  50. #include <asm/keylargo.h>
  51. #include <asm/pmac_low_i2c.h>
  52. #include <asm/pmac_pfunc.h>
  53. #define DEBUG
  54. #ifdef DEBUG
  55. #define DBG(fmt...) udbg_printf(fmt)
  56. #else
  57. #define DBG(fmt...)
  58. #endif
  59. extern void __secondary_start_pmac_0(void);
  60. extern int pmac_pfunc_base_install(void);
  61. #ifdef CONFIG_PPC32
  62. /* Sync flag for HW tb sync */
  63. static volatile int sec_tb_reset = 0;
  64. /*
  65. * Powersurge (old powermac SMP) support.
  66. */
  67. /* Addresses for powersurge registers */
  68. #define HAMMERHEAD_BASE 0xf8000000
  69. #define HHEAD_CONFIG 0x90
  70. #define HHEAD_SEC_INTR 0xc0
  71. /* register for interrupting the primary processor on the powersurge */
  72. /* N.B. this is actually the ethernet ROM! */
  73. #define PSURGE_PRI_INTR 0xf3019000
  74. /* register for storing the start address for the secondary processor */
  75. /* N.B. this is the PCI config space address register for the 1st bridge */
  76. #define PSURGE_START 0xf2800000
  77. /* Daystar/XLR8 4-CPU card */
  78. #define PSURGE_QUAD_REG_ADDR 0xf8800000
  79. #define PSURGE_QUAD_IRQ_SET 0
  80. #define PSURGE_QUAD_IRQ_CLR 1
  81. #define PSURGE_QUAD_IRQ_PRIMARY 2
  82. #define PSURGE_QUAD_CKSTOP_CTL 3
  83. #define PSURGE_QUAD_PRIMARY_ARB 4
  84. #define PSURGE_QUAD_BOARD_ID 6
  85. #define PSURGE_QUAD_WHICH_CPU 7
  86. #define PSURGE_QUAD_CKSTOP_RDBK 8
  87. #define PSURGE_QUAD_RESET_CTL 11
  88. #define PSURGE_QUAD_OUT(r, v) (out_8(quad_base + ((r) << 4) + 4, (v)))
  89. #define PSURGE_QUAD_IN(r) (in_8(quad_base + ((r) << 4) + 4) & 0x0f)
  90. #define PSURGE_QUAD_BIS(r, v) (PSURGE_QUAD_OUT((r), PSURGE_QUAD_IN(r) | (v)))
  91. #define PSURGE_QUAD_BIC(r, v) (PSURGE_QUAD_OUT((r), PSURGE_QUAD_IN(r) & ~(v)))
  92. /* virtual addresses for the above */
  93. static volatile u8 __iomem *hhead_base;
  94. static volatile u8 __iomem *quad_base;
  95. static volatile u32 __iomem *psurge_pri_intr;
  96. static volatile u8 __iomem *psurge_sec_intr;
  97. static volatile u32 __iomem *psurge_start;
  98. /* values for psurge_type */
  99. #define PSURGE_NONE -1
  100. #define PSURGE_DUAL 0
  101. #define PSURGE_QUAD_OKEE 1
  102. #define PSURGE_QUAD_COTTON 2
  103. #define PSURGE_QUAD_ICEGRASS 3
  104. /* what sort of powersurge board we have */
  105. static int psurge_type = PSURGE_NONE;
  106. /*
  107. * Set and clear IPIs for powersurge.
  108. */
  109. static inline void psurge_set_ipi(int cpu)
  110. {
  111. if (psurge_type == PSURGE_NONE)
  112. return;
  113. if (cpu == 0)
  114. in_be32(psurge_pri_intr);
  115. else if (psurge_type == PSURGE_DUAL)
  116. out_8(psurge_sec_intr, 0);
  117. else
  118. PSURGE_QUAD_OUT(PSURGE_QUAD_IRQ_SET, 1 << cpu);
  119. }
  120. static inline void psurge_clr_ipi(int cpu)
  121. {
  122. if (cpu > 0) {
  123. switch(psurge_type) {
  124. case PSURGE_DUAL:
  125. out_8(psurge_sec_intr, ~0);
  126. case PSURGE_NONE:
  127. break;
  128. default:
  129. PSURGE_QUAD_OUT(PSURGE_QUAD_IRQ_CLR, 1 << cpu);
  130. }
  131. }
  132. }
  133. /*
  134. * On powersurge (old SMP powermac architecture) we don't have
  135. * separate IPIs for separate messages like openpic does. Instead
  136. * we have a bitmap for each processor, where a 1 bit means that
  137. * the corresponding message is pending for that processor.
  138. * Ideally each cpu's entry would be in a different cache line.
  139. * -- paulus.
  140. */
  141. static unsigned long psurge_smp_message[NR_CPUS];
  142. void psurge_smp_message_recv(void)
  143. {
  144. int cpu = smp_processor_id();
  145. int msg;
  146. /* clear interrupt */
  147. psurge_clr_ipi(cpu);
  148. if (num_online_cpus() < 2)
  149. return;
  150. /* make sure there is a message there */
  151. for (msg = 0; msg < 4; msg++)
  152. if (test_and_clear_bit(msg, &psurge_smp_message[cpu]))
  153. smp_message_recv(msg);
  154. }
  155. irqreturn_t psurge_primary_intr(int irq, void *d)
  156. {
  157. psurge_smp_message_recv();
  158. return IRQ_HANDLED;
  159. }
  160. static void smp_psurge_message_pass(int target, int msg)
  161. {
  162. int i;
  163. if (num_online_cpus() < 2)
  164. return;
  165. for_each_online_cpu(i) {
  166. if (target == MSG_ALL
  167. || (target == MSG_ALL_BUT_SELF && i != smp_processor_id())
  168. || target == i) {
  169. set_bit(msg, &psurge_smp_message[i]);
  170. psurge_set_ipi(i);
  171. }
  172. }
  173. }
  174. /*
  175. * Determine a quad card presence. We read the board ID register, we
  176. * force the data bus to change to something else, and we read it again.
  177. * It it's stable, then the register probably exist (ugh !)
  178. */
  179. static int __init psurge_quad_probe(void)
  180. {
  181. int type;
  182. unsigned int i;
  183. type = PSURGE_QUAD_IN(PSURGE_QUAD_BOARD_ID);
  184. if (type < PSURGE_QUAD_OKEE || type > PSURGE_QUAD_ICEGRASS
  185. || type != PSURGE_QUAD_IN(PSURGE_QUAD_BOARD_ID))
  186. return PSURGE_DUAL;
  187. /* looks OK, try a slightly more rigorous test */
  188. /* bogus is not necessarily cacheline-aligned,
  189. though I don't suppose that really matters. -- paulus */
  190. for (i = 0; i < 100; i++) {
  191. volatile u32 bogus[8];
  192. bogus[(0+i)%8] = 0x00000000;
  193. bogus[(1+i)%8] = 0x55555555;
  194. bogus[(2+i)%8] = 0xFFFFFFFF;
  195. bogus[(3+i)%8] = 0xAAAAAAAA;
  196. bogus[(4+i)%8] = 0x33333333;
  197. bogus[(5+i)%8] = 0xCCCCCCCC;
  198. bogus[(6+i)%8] = 0xCCCCCCCC;
  199. bogus[(7+i)%8] = 0x33333333;
  200. wmb();
  201. asm volatile("dcbf 0,%0" : : "r" (bogus) : "memory");
  202. mb();
  203. if (type != PSURGE_QUAD_IN(PSURGE_QUAD_BOARD_ID))
  204. return PSURGE_DUAL;
  205. }
  206. return type;
  207. }
  208. static void __init psurge_quad_init(void)
  209. {
  210. int procbits;
  211. if (ppc_md.progress) ppc_md.progress("psurge_quad_init", 0x351);
  212. procbits = ~PSURGE_QUAD_IN(PSURGE_QUAD_WHICH_CPU);
  213. if (psurge_type == PSURGE_QUAD_ICEGRASS)
  214. PSURGE_QUAD_BIS(PSURGE_QUAD_RESET_CTL, procbits);
  215. else
  216. PSURGE_QUAD_BIC(PSURGE_QUAD_CKSTOP_CTL, procbits);
  217. mdelay(33);
  218. out_8(psurge_sec_intr, ~0);
  219. PSURGE_QUAD_OUT(PSURGE_QUAD_IRQ_CLR, procbits);
  220. PSURGE_QUAD_BIS(PSURGE_QUAD_RESET_CTL, procbits);
  221. if (psurge_type != PSURGE_QUAD_ICEGRASS)
  222. PSURGE_QUAD_BIS(PSURGE_QUAD_CKSTOP_CTL, procbits);
  223. PSURGE_QUAD_BIC(PSURGE_QUAD_PRIMARY_ARB, procbits);
  224. mdelay(33);
  225. PSURGE_QUAD_BIC(PSURGE_QUAD_RESET_CTL, procbits);
  226. mdelay(33);
  227. PSURGE_QUAD_BIS(PSURGE_QUAD_PRIMARY_ARB, procbits);
  228. mdelay(33);
  229. }
  230. static int __init smp_psurge_probe(void)
  231. {
  232. int i, ncpus;
  233. struct device_node *dn;
  234. /* We don't do SMP on the PPC601 -- paulus */
  235. if (PVR_VER(mfspr(SPRN_PVR)) == 1)
  236. return 1;
  237. /*
  238. * The powersurge cpu board can be used in the generation
  239. * of powermacs that have a socket for an upgradeable cpu card,
  240. * including the 7500, 8500, 9500, 9600.
  241. * The device tree doesn't tell you if you have 2 cpus because
  242. * OF doesn't know anything about the 2nd processor.
  243. * Instead we look for magic bits in magic registers,
  244. * in the hammerhead memory controller in the case of the
  245. * dual-cpu powersurge board. -- paulus.
  246. */
  247. dn = of_find_node_by_name(NULL, "hammerhead");
  248. if (dn == NULL)
  249. return 1;
  250. of_node_put(dn);
  251. hhead_base = ioremap(HAMMERHEAD_BASE, 0x800);
  252. quad_base = ioremap(PSURGE_QUAD_REG_ADDR, 1024);
  253. psurge_sec_intr = hhead_base + HHEAD_SEC_INTR;
  254. psurge_type = psurge_quad_probe();
  255. if (psurge_type != PSURGE_DUAL) {
  256. psurge_quad_init();
  257. /* All released cards using this HW design have 4 CPUs */
  258. ncpus = 4;
  259. } else {
  260. iounmap(quad_base);
  261. if ((in_8(hhead_base + HHEAD_CONFIG) & 0x02) == 0) {
  262. /* not a dual-cpu card */
  263. iounmap(hhead_base);
  264. psurge_type = PSURGE_NONE;
  265. return 1;
  266. }
  267. ncpus = 2;
  268. }
  269. psurge_start = ioremap(PSURGE_START, 4);
  270. psurge_pri_intr = ioremap(PSURGE_PRI_INTR, 4);
  271. /*
  272. * This is necessary because OF doesn't know about the
  273. * secondary cpu(s), and thus there aren't nodes in the
  274. * device tree for them, and smp_setup_cpu_maps hasn't
  275. * set their bits in cpu_possible_map and cpu_present_map.
  276. */
  277. if (ncpus > NR_CPUS)
  278. ncpus = NR_CPUS;
  279. for (i = 1; i < ncpus ; ++i) {
  280. cpu_set(i, cpu_present_map);
  281. set_hard_smp_processor_id(i, i);
  282. }
  283. if (ppc_md.progress) ppc_md.progress("smp_psurge_probe - done", 0x352);
  284. return ncpus;
  285. }
  286. static void __init smp_psurge_kick_cpu(int nr)
  287. {
  288. unsigned long start = __pa(__secondary_start_pmac_0) + nr * 8;
  289. unsigned long a;
  290. int i;
  291. /* may need to flush here if secondary bats aren't setup */
  292. for (a = KERNELBASE; a < KERNELBASE + 0x800000; a += 32)
  293. asm volatile("dcbf 0,%0" : : "r" (a) : "memory");
  294. asm volatile("sync");
  295. if (ppc_md.progress) ppc_md.progress("smp_psurge_kick_cpu", 0x353);
  296. out_be32(psurge_start, start);
  297. mb();
  298. psurge_set_ipi(nr);
  299. /*
  300. * We can't use udelay here because the timebase is now frozen.
  301. */
  302. for (i = 0; i < 2000; ++i)
  303. barrier();
  304. psurge_clr_ipi(nr);
  305. if (ppc_md.progress) ppc_md.progress("smp_psurge_kick_cpu - done", 0x354);
  306. }
  307. /*
  308. * With the dual-cpu powersurge board, the decrementers and timebases
  309. * of both cpus are frozen after the secondary cpu is started up,
  310. * until we give the secondary cpu another interrupt. This routine
  311. * uses this to get the timebases synchronized.
  312. * -- paulus.
  313. */
  314. static void __init psurge_dual_sync_tb(int cpu_nr)
  315. {
  316. int t;
  317. set_dec(tb_ticks_per_jiffy);
  318. /* XXX fixme */
  319. set_tb(0, 0);
  320. if (cpu_nr > 0) {
  321. mb();
  322. sec_tb_reset = 1;
  323. return;
  324. }
  325. /* wait for the secondary to have reset its TB before proceeding */
  326. for (t = 10000000; t > 0 && !sec_tb_reset; --t)
  327. ;
  328. /* now interrupt the secondary, starting both TBs */
  329. psurge_set_ipi(1);
  330. }
  331. static struct irqaction psurge_irqaction = {
  332. .handler = psurge_primary_intr,
  333. .flags = IRQF_DISABLED,
  334. .mask = CPU_MASK_NONE,
  335. .name = "primary IPI",
  336. };
  337. static void __init smp_psurge_setup_cpu(int cpu_nr)
  338. {
  339. if (cpu_nr == 0) {
  340. /* If we failed to start the second CPU, we should still
  341. * send it an IPI to start the timebase & DEC or we might
  342. * have them stuck.
  343. */
  344. if (num_online_cpus() < 2) {
  345. if (psurge_type == PSURGE_DUAL)
  346. psurge_set_ipi(1);
  347. return;
  348. }
  349. /* reset the entry point so if we get another intr we won't
  350. * try to startup again */
  351. out_be32(psurge_start, 0x100);
  352. if (setup_irq(30, &psurge_irqaction))
  353. printk(KERN_ERR "Couldn't get primary IPI interrupt");
  354. }
  355. if (psurge_type == PSURGE_DUAL)
  356. psurge_dual_sync_tb(cpu_nr);
  357. }
  358. void __init smp_psurge_take_timebase(void)
  359. {
  360. /* Dummy implementation */
  361. }
  362. void __init smp_psurge_give_timebase(void)
  363. {
  364. /* Dummy implementation */
  365. }
  366. /* PowerSurge-style Macs */
  367. struct smp_ops_t psurge_smp_ops = {
  368. .message_pass = smp_psurge_message_pass,
  369. .probe = smp_psurge_probe,
  370. .kick_cpu = smp_psurge_kick_cpu,
  371. .setup_cpu = smp_psurge_setup_cpu,
  372. .give_timebase = smp_psurge_give_timebase,
  373. .take_timebase = smp_psurge_take_timebase,
  374. };
  375. #endif /* CONFIG_PPC32 - actually powersurge support */
  376. /*
  377. * Core 99 and later support
  378. */
  379. static void (*pmac_tb_freeze)(int freeze);
  380. static u64 timebase;
  381. static int tb_req;
  382. static void smp_core99_give_timebase(void)
  383. {
  384. unsigned long flags;
  385. local_irq_save(flags);
  386. while(!tb_req)
  387. barrier();
  388. tb_req = 0;
  389. (*pmac_tb_freeze)(1);
  390. mb();
  391. timebase = get_tb();
  392. mb();
  393. while (timebase)
  394. barrier();
  395. mb();
  396. (*pmac_tb_freeze)(0);
  397. mb();
  398. local_irq_restore(flags);
  399. }
  400. static void __devinit smp_core99_take_timebase(void)
  401. {
  402. unsigned long flags;
  403. local_irq_save(flags);
  404. tb_req = 1;
  405. mb();
  406. while (!timebase)
  407. barrier();
  408. mb();
  409. set_tb(timebase >> 32, timebase & 0xffffffff);
  410. timebase = 0;
  411. mb();
  412. set_dec(tb_ticks_per_jiffy/2);
  413. local_irq_restore(flags);
  414. }
  415. #ifdef CONFIG_PPC64
  416. /*
  417. * G5s enable/disable the timebase via an i2c-connected clock chip.
  418. */
  419. static struct pmac_i2c_bus *pmac_tb_clock_chip_host;
  420. static u8 pmac_tb_pulsar_addr;
  421. static void smp_core99_cypress_tb_freeze(int freeze)
  422. {
  423. u8 data;
  424. int rc;
  425. /* Strangely, the device-tree says address is 0xd2, but darwin
  426. * accesses 0xd0 ...
  427. */
  428. pmac_i2c_setmode(pmac_tb_clock_chip_host,
  429. pmac_i2c_mode_combined);
  430. rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
  431. 0xd0 | pmac_i2c_read,
  432. 1, 0x81, &data, 1);
  433. if (rc != 0)
  434. goto bail;
  435. data = (data & 0xf3) | (freeze ? 0x00 : 0x0c);
  436. pmac_i2c_setmode(pmac_tb_clock_chip_host, pmac_i2c_mode_stdsub);
  437. rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
  438. 0xd0 | pmac_i2c_write,
  439. 1, 0x81, &data, 1);
  440. bail:
  441. if (rc != 0) {
  442. printk("Cypress Timebase %s rc: %d\n",
  443. freeze ? "freeze" : "unfreeze", rc);
  444. panic("Timebase freeze failed !\n");
  445. }
  446. }
  447. static void smp_core99_pulsar_tb_freeze(int freeze)
  448. {
  449. u8 data;
  450. int rc;
  451. pmac_i2c_setmode(pmac_tb_clock_chip_host,
  452. pmac_i2c_mode_combined);
  453. rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
  454. pmac_tb_pulsar_addr | pmac_i2c_read,
  455. 1, 0x2e, &data, 1);
  456. if (rc != 0)
  457. goto bail;
  458. data = (data & 0x88) | (freeze ? 0x11 : 0x22);
  459. pmac_i2c_setmode(pmac_tb_clock_chip_host, pmac_i2c_mode_stdsub);
  460. rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
  461. pmac_tb_pulsar_addr | pmac_i2c_write,
  462. 1, 0x2e, &data, 1);
  463. bail:
  464. if (rc != 0) {
  465. printk(KERN_ERR "Pulsar Timebase %s rc: %d\n",
  466. freeze ? "freeze" : "unfreeze", rc);
  467. panic("Timebase freeze failed !\n");
  468. }
  469. }
  470. static void __init smp_core99_setup_i2c_hwsync(int ncpus)
  471. {
  472. struct device_node *cc = NULL;
  473. struct device_node *p;
  474. const char *name = NULL;
  475. const u32 *reg;
  476. int ok;
  477. /* Look for the clock chip */
  478. while ((cc = of_find_node_by_name(cc, "i2c-hwclock")) != NULL) {
  479. p = of_get_parent(cc);
  480. ok = p && of_device_is_compatible(p, "uni-n-i2c");
  481. of_node_put(p);
  482. if (!ok)
  483. continue;
  484. pmac_tb_clock_chip_host = pmac_i2c_find_bus(cc);
  485. if (pmac_tb_clock_chip_host == NULL)
  486. continue;
  487. reg = of_get_property(cc, "reg", NULL);
  488. if (reg == NULL)
  489. continue;
  490. switch (*reg) {
  491. case 0xd2:
  492. if (of_device_is_compatible(cc,"pulsar-legacy-slewing")) {
  493. pmac_tb_freeze = smp_core99_pulsar_tb_freeze;
  494. pmac_tb_pulsar_addr = 0xd2;
  495. name = "Pulsar";
  496. } else if (of_device_is_compatible(cc, "cy28508")) {
  497. pmac_tb_freeze = smp_core99_cypress_tb_freeze;
  498. name = "Cypress";
  499. }
  500. break;
  501. case 0xd4:
  502. pmac_tb_freeze = smp_core99_pulsar_tb_freeze;
  503. pmac_tb_pulsar_addr = 0xd4;
  504. name = "Pulsar";
  505. break;
  506. }
  507. if (pmac_tb_freeze != NULL)
  508. break;
  509. }
  510. if (pmac_tb_freeze != NULL) {
  511. /* Open i2c bus for synchronous access */
  512. if (pmac_i2c_open(pmac_tb_clock_chip_host, 1)) {
  513. printk(KERN_ERR "Failed top open i2c bus for clock"
  514. " sync, fallback to software sync !\n");
  515. goto no_i2c_sync;
  516. }
  517. printk(KERN_INFO "Processor timebase sync using %s i2c clock\n",
  518. name);
  519. return;
  520. }
  521. no_i2c_sync:
  522. pmac_tb_freeze = NULL;
  523. pmac_tb_clock_chip_host = NULL;
  524. }
  525. /*
  526. * Newer G5s uses a platform function
  527. */
  528. static void smp_core99_pfunc_tb_freeze(int freeze)
  529. {
  530. struct device_node *cpus;
  531. struct pmf_args args;
  532. cpus = of_find_node_by_path("/cpus");
  533. BUG_ON(cpus == NULL);
  534. args.count = 1;
  535. args.u[0].v = !freeze;
  536. pmf_call_function(cpus, "cpu-timebase", &args);
  537. of_node_put(cpus);
  538. }
  539. #else /* CONFIG_PPC64 */
  540. /*
  541. * SMP G4 use a GPIO to enable/disable the timebase.
  542. */
  543. static unsigned int core99_tb_gpio; /* Timebase freeze GPIO */
  544. static void smp_core99_gpio_tb_freeze(int freeze)
  545. {
  546. if (freeze)
  547. pmac_call_feature(PMAC_FTR_WRITE_GPIO, NULL, core99_tb_gpio, 4);
  548. else
  549. pmac_call_feature(PMAC_FTR_WRITE_GPIO, NULL, core99_tb_gpio, 0);
  550. pmac_call_feature(PMAC_FTR_READ_GPIO, NULL, core99_tb_gpio, 0);
  551. }
  552. #endif /* !CONFIG_PPC64 */
  553. /* L2 and L3 cache settings to pass from CPU0 to CPU1 on G4 cpus */
  554. volatile static long int core99_l2_cache;
  555. volatile static long int core99_l3_cache;
  556. static void __devinit core99_init_caches(int cpu)
  557. {
  558. #ifndef CONFIG_PPC64
  559. if (!cpu_has_feature(CPU_FTR_L2CR))
  560. return;
  561. if (cpu == 0) {
  562. core99_l2_cache = _get_L2CR();
  563. printk("CPU0: L2CR is %lx\n", core99_l2_cache);
  564. } else {
  565. printk("CPU%d: L2CR was %lx\n", cpu, _get_L2CR());
  566. _set_L2CR(0);
  567. _set_L2CR(core99_l2_cache);
  568. printk("CPU%d: L2CR set to %lx\n", cpu, core99_l2_cache);
  569. }
  570. if (!cpu_has_feature(CPU_FTR_L3CR))
  571. return;
  572. if (cpu == 0){
  573. core99_l3_cache = _get_L3CR();
  574. printk("CPU0: L3CR is %lx\n", core99_l3_cache);
  575. } else {
  576. printk("CPU%d: L3CR was %lx\n", cpu, _get_L3CR());
  577. _set_L3CR(0);
  578. _set_L3CR(core99_l3_cache);
  579. printk("CPU%d: L3CR set to %lx\n", cpu, core99_l3_cache);
  580. }
  581. #endif /* !CONFIG_PPC64 */
  582. }
  583. static void __init smp_core99_setup(int ncpus)
  584. {
  585. #ifdef CONFIG_PPC64
  586. /* i2c based HW sync on some G5s */
  587. if (machine_is_compatible("PowerMac7,2") ||
  588. machine_is_compatible("PowerMac7,3") ||
  589. machine_is_compatible("RackMac3,1"))
  590. smp_core99_setup_i2c_hwsync(ncpus);
  591. /* pfunc based HW sync on recent G5s */
  592. if (pmac_tb_freeze == NULL) {
  593. struct device_node *cpus =
  594. of_find_node_by_path("/cpus");
  595. if (cpus &&
  596. of_get_property(cpus, "platform-cpu-timebase", NULL)) {
  597. pmac_tb_freeze = smp_core99_pfunc_tb_freeze;
  598. printk(KERN_INFO "Processor timebase sync using"
  599. " platform function\n");
  600. }
  601. }
  602. #else /* CONFIG_PPC64 */
  603. /* GPIO based HW sync on ppc32 Core99 */
  604. if (pmac_tb_freeze == NULL && !machine_is_compatible("MacRISC4")) {
  605. struct device_node *cpu;
  606. const u32 *tbprop = NULL;
  607. core99_tb_gpio = KL_GPIO_TB_ENABLE; /* default value */
  608. cpu = of_find_node_by_type(NULL, "cpu");
  609. if (cpu != NULL) {
  610. tbprop = of_get_property(cpu, "timebase-enable", NULL);
  611. if (tbprop)
  612. core99_tb_gpio = *tbprop;
  613. of_node_put(cpu);
  614. }
  615. pmac_tb_freeze = smp_core99_gpio_tb_freeze;
  616. printk(KERN_INFO "Processor timebase sync using"
  617. " GPIO 0x%02x\n", core99_tb_gpio);
  618. }
  619. #endif /* CONFIG_PPC64 */
  620. /* No timebase sync, fallback to software */
  621. if (pmac_tb_freeze == NULL) {
  622. smp_ops->give_timebase = smp_generic_give_timebase;
  623. smp_ops->take_timebase = smp_generic_take_timebase;
  624. printk(KERN_INFO "Processor timebase sync using software\n");
  625. }
  626. #ifndef CONFIG_PPC64
  627. {
  628. int i;
  629. /* XXX should get this from reg properties */
  630. for (i = 1; i < ncpus; ++i)
  631. smp_hw_index[i] = i;
  632. }
  633. #endif
  634. /* 32 bits SMP can't NAP */
  635. if (!machine_is_compatible("MacRISC4"))
  636. powersave_nap = 0;
  637. }
  638. static int __init smp_core99_probe(void)
  639. {
  640. struct device_node *cpus;
  641. int ncpus = 0;
  642. if (ppc_md.progress) ppc_md.progress("smp_core99_probe", 0x345);
  643. /* Count CPUs in the device-tree */
  644. for (cpus = NULL; (cpus = of_find_node_by_type(cpus, "cpu")) != NULL;)
  645. ++ncpus;
  646. printk(KERN_INFO "PowerMac SMP probe found %d cpus\n", ncpus);
  647. /* Nothing more to do if less than 2 of them */
  648. if (ncpus <= 1)
  649. return 1;
  650. /* We need to perform some early initialisations before we can start
  651. * setting up SMP as we are running before initcalls
  652. */
  653. pmac_pfunc_base_install();
  654. pmac_i2c_init();
  655. /* Setup various bits like timebase sync method, ability to nap, ... */
  656. smp_core99_setup(ncpus);
  657. /* Install IPIs */
  658. mpic_request_ipis();
  659. /* Collect l2cr and l3cr values from CPU 0 */
  660. core99_init_caches(0);
  661. return ncpus;
  662. }
  663. static void __devinit smp_core99_kick_cpu(int nr)
  664. {
  665. unsigned int save_vector;
  666. unsigned long target, flags;
  667. volatile unsigned int *vector
  668. = ((volatile unsigned int *)(KERNELBASE+0x100));
  669. if (nr < 0 || nr > 3)
  670. return;
  671. if (ppc_md.progress)
  672. ppc_md.progress("smp_core99_kick_cpu", 0x346);
  673. local_irq_save(flags);
  674. /* Save reset vector */
  675. save_vector = *vector;
  676. /* Setup fake reset vector that does
  677. * b __secondary_start_pmac_0 + nr*8 - KERNELBASE
  678. */
  679. target = (unsigned long) __secondary_start_pmac_0 + nr * 8;
  680. create_branch((unsigned long)vector, target, BRANCH_SET_LINK);
  681. /* Put some life in our friend */
  682. pmac_call_feature(PMAC_FTR_RESET_CPU, NULL, nr, 0);
  683. /* FIXME: We wait a bit for the CPU to take the exception, I should
  684. * instead wait for the entry code to set something for me. Well,
  685. * ideally, all that crap will be done in prom.c and the CPU left
  686. * in a RAM-based wait loop like CHRP.
  687. */
  688. mdelay(1);
  689. /* Restore our exception vector */
  690. *vector = save_vector;
  691. flush_icache_range((unsigned long) vector, (unsigned long) vector + 4);
  692. local_irq_restore(flags);
  693. if (ppc_md.progress) ppc_md.progress("smp_core99_kick_cpu done", 0x347);
  694. }
  695. static void __devinit smp_core99_setup_cpu(int cpu_nr)
  696. {
  697. /* Setup L2/L3 */
  698. if (cpu_nr != 0)
  699. core99_init_caches(cpu_nr);
  700. /* Setup openpic */
  701. mpic_setup_this_cpu();
  702. if (cpu_nr == 0) {
  703. #ifdef CONFIG_PPC64
  704. extern void g5_phy_disable_cpu1(void);
  705. /* Close i2c bus if it was used for tb sync */
  706. if (pmac_tb_clock_chip_host) {
  707. pmac_i2c_close(pmac_tb_clock_chip_host);
  708. pmac_tb_clock_chip_host = NULL;
  709. }
  710. /* If we didn't start the second CPU, we must take
  711. * it off the bus
  712. */
  713. if (machine_is_compatible("MacRISC4") &&
  714. num_online_cpus() < 2)
  715. g5_phy_disable_cpu1();
  716. #endif /* CONFIG_PPC64 */
  717. if (ppc_md.progress)
  718. ppc_md.progress("core99_setup_cpu 0 done", 0x349);
  719. }
  720. }
  721. #if defined(CONFIG_HOTPLUG_CPU) && defined(CONFIG_PPC32)
  722. int smp_core99_cpu_disable(void)
  723. {
  724. cpu_clear(smp_processor_id(), cpu_online_map);
  725. /* XXX reset cpu affinity here */
  726. mpic_cpu_set_priority(0xf);
  727. asm volatile("mtdec %0" : : "r" (0x7fffffff));
  728. mb();
  729. udelay(20);
  730. asm volatile("mtdec %0" : : "r" (0x7fffffff));
  731. return 0;
  732. }
  733. extern void low_cpu_die(void) __attribute__((noreturn)); /* in sleep.S */
  734. static int cpu_dead[NR_CPUS];
  735. void cpu_die(void)
  736. {
  737. local_irq_disable();
  738. cpu_dead[smp_processor_id()] = 1;
  739. mb();
  740. low_cpu_die();
  741. }
  742. void smp_core99_cpu_die(unsigned int cpu)
  743. {
  744. int timeout;
  745. timeout = 1000;
  746. while (!cpu_dead[cpu]) {
  747. if (--timeout == 0) {
  748. printk("CPU %u refused to die!\n", cpu);
  749. break;
  750. }
  751. msleep(1);
  752. }
  753. cpu_dead[cpu] = 0;
  754. }
  755. #endif /* CONFIG_HOTPLUG_CPU && CONFIG_PP32 */
  756. /* Core99 Macs (dual G4s and G5s) */
  757. struct smp_ops_t core99_smp_ops = {
  758. .message_pass = smp_mpic_message_pass,
  759. .probe = smp_core99_probe,
  760. .kick_cpu = smp_core99_kick_cpu,
  761. .setup_cpu = smp_core99_setup_cpu,
  762. .give_timebase = smp_core99_give_timebase,
  763. .take_timebase = smp_core99_take_timebase,
  764. #if defined(CONFIG_HOTPLUG_CPU)
  765. # if defined(CONFIG_PPC32)
  766. .cpu_disable = smp_core99_cpu_disable,
  767. .cpu_die = smp_core99_cpu_die,
  768. # endif
  769. # if defined(CONFIG_PPC64)
  770. .cpu_disable = generic_cpu_disable,
  771. .cpu_die = generic_cpu_die,
  772. /* intentionally do *NOT* assign cpu_enable,
  773. * the generic code will use kick_cpu then! */
  774. # endif
  775. #endif
  776. };