math.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482
  1. /*
  2. * Copyright (C) 1999 Eddie C. Dost (ecd@atecom.com)
  3. */
  4. #include <linux/types.h>
  5. #include <linux/sched.h>
  6. #include <asm/uaccess.h>
  7. #include <asm/reg.h>
  8. #include "sfp-machine.h"
  9. #include "double.h"
  10. #define FLOATFUNC(x) extern int x(void *, void *, void *, void *)
  11. FLOATFUNC(fadd);
  12. FLOATFUNC(fadds);
  13. FLOATFUNC(fdiv);
  14. FLOATFUNC(fdivs);
  15. FLOATFUNC(fmul);
  16. FLOATFUNC(fmuls);
  17. FLOATFUNC(fsub);
  18. FLOATFUNC(fsubs);
  19. FLOATFUNC(fmadd);
  20. FLOATFUNC(fmadds);
  21. FLOATFUNC(fmsub);
  22. FLOATFUNC(fmsubs);
  23. FLOATFUNC(fnmadd);
  24. FLOATFUNC(fnmadds);
  25. FLOATFUNC(fnmsub);
  26. FLOATFUNC(fnmsubs);
  27. FLOATFUNC(fctiw);
  28. FLOATFUNC(fctiwz);
  29. FLOATFUNC(frsp);
  30. FLOATFUNC(fcmpo);
  31. FLOATFUNC(fcmpu);
  32. FLOATFUNC(mcrfs);
  33. FLOATFUNC(mffs);
  34. FLOATFUNC(mtfsb0);
  35. FLOATFUNC(mtfsb1);
  36. FLOATFUNC(mtfsf);
  37. FLOATFUNC(mtfsfi);
  38. FLOATFUNC(lfd);
  39. FLOATFUNC(lfs);
  40. FLOATFUNC(stfd);
  41. FLOATFUNC(stfs);
  42. FLOATFUNC(stfiwx);
  43. FLOATFUNC(fabs);
  44. FLOATFUNC(fmr);
  45. FLOATFUNC(fnabs);
  46. FLOATFUNC(fneg);
  47. /* Optional */
  48. FLOATFUNC(fres);
  49. FLOATFUNC(frsqrte);
  50. FLOATFUNC(fsel);
  51. FLOATFUNC(fsqrt);
  52. FLOATFUNC(fsqrts);
  53. #define OP31 0x1f /* 31 */
  54. #define LFS 0x30 /* 48 */
  55. #define LFSU 0x31 /* 49 */
  56. #define LFD 0x32 /* 50 */
  57. #define LFDU 0x33 /* 51 */
  58. #define STFS 0x34 /* 52 */
  59. #define STFSU 0x35 /* 53 */
  60. #define STFD 0x36 /* 54 */
  61. #define STFDU 0x37 /* 55 */
  62. #define OP59 0x3b /* 59 */
  63. #define OP63 0x3f /* 63 */
  64. /* Opcode 31: */
  65. /* X-Form: */
  66. #define LFSX 0x217 /* 535 */
  67. #define LFSUX 0x237 /* 567 */
  68. #define LFDX 0x257 /* 599 */
  69. #define LFDUX 0x277 /* 631 */
  70. #define STFSX 0x297 /* 663 */
  71. #define STFSUX 0x2b7 /* 695 */
  72. #define STFDX 0x2d7 /* 727 */
  73. #define STFDUX 0x2f7 /* 759 */
  74. #define STFIWX 0x3d7 /* 983 */
  75. /* Opcode 59: */
  76. /* A-Form: */
  77. #define FDIVS 0x012 /* 18 */
  78. #define FSUBS 0x014 /* 20 */
  79. #define FADDS 0x015 /* 21 */
  80. #define FSQRTS 0x016 /* 22 */
  81. #define FRES 0x018 /* 24 */
  82. #define FMULS 0x019 /* 25 */
  83. #define FMSUBS 0x01c /* 28 */
  84. #define FMADDS 0x01d /* 29 */
  85. #define FNMSUBS 0x01e /* 30 */
  86. #define FNMADDS 0x01f /* 31 */
  87. /* Opcode 63: */
  88. /* A-Form: */
  89. #define FDIV 0x012 /* 18 */
  90. #define FSUB 0x014 /* 20 */
  91. #define FADD 0x015 /* 21 */
  92. #define FSQRT 0x016 /* 22 */
  93. #define FSEL 0x017 /* 23 */
  94. #define FMUL 0x019 /* 25 */
  95. #define FRSQRTE 0x01a /* 26 */
  96. #define FMSUB 0x01c /* 28 */
  97. #define FMADD 0x01d /* 29 */
  98. #define FNMSUB 0x01e /* 30 */
  99. #define FNMADD 0x01f /* 31 */
  100. /* X-Form: */
  101. #define FCMPU 0x000 /* 0 */
  102. #define FRSP 0x00c /* 12 */
  103. #define FCTIW 0x00e /* 14 */
  104. #define FCTIWZ 0x00f /* 15 */
  105. #define FCMPO 0x020 /* 32 */
  106. #define MTFSB1 0x026 /* 38 */
  107. #define FNEG 0x028 /* 40 */
  108. #define MCRFS 0x040 /* 64 */
  109. #define MTFSB0 0x046 /* 70 */
  110. #define FMR 0x048 /* 72 */
  111. #define MTFSFI 0x086 /* 134 */
  112. #define FNABS 0x088 /* 136 */
  113. #define FABS 0x108 /* 264 */
  114. #define MFFS 0x247 /* 583 */
  115. #define MTFSF 0x2c7 /* 711 */
  116. #define AB 2
  117. #define AC 3
  118. #define ABC 4
  119. #define D 5
  120. #define DU 6
  121. #define X 7
  122. #define XA 8
  123. #define XB 9
  124. #define XCR 11
  125. #define XCRB 12
  126. #define XCRI 13
  127. #define XCRL 16
  128. #define XE 14
  129. #define XEU 15
  130. #define XFLB 10
  131. #ifdef CONFIG_MATH_EMULATION
  132. static int
  133. record_exception(struct pt_regs *regs, int eflag)
  134. {
  135. u32 fpscr;
  136. fpscr = __FPU_FPSCR;
  137. if (eflag) {
  138. fpscr |= FPSCR_FX;
  139. if (eflag & EFLAG_OVERFLOW)
  140. fpscr |= FPSCR_OX;
  141. if (eflag & EFLAG_UNDERFLOW)
  142. fpscr |= FPSCR_UX;
  143. if (eflag & EFLAG_DIVZERO)
  144. fpscr |= FPSCR_ZX;
  145. if (eflag & EFLAG_INEXACT)
  146. fpscr |= FPSCR_XX;
  147. if (eflag & EFLAG_VXSNAN)
  148. fpscr |= FPSCR_VXSNAN;
  149. if (eflag & EFLAG_VXISI)
  150. fpscr |= FPSCR_VXISI;
  151. if (eflag & EFLAG_VXIDI)
  152. fpscr |= FPSCR_VXIDI;
  153. if (eflag & EFLAG_VXZDZ)
  154. fpscr |= FPSCR_VXZDZ;
  155. if (eflag & EFLAG_VXIMZ)
  156. fpscr |= FPSCR_VXIMZ;
  157. if (eflag & EFLAG_VXVC)
  158. fpscr |= FPSCR_VXVC;
  159. if (eflag & EFLAG_VXSOFT)
  160. fpscr |= FPSCR_VXSOFT;
  161. if (eflag & EFLAG_VXSQRT)
  162. fpscr |= FPSCR_VXSQRT;
  163. if (eflag & EFLAG_VXCVI)
  164. fpscr |= FPSCR_VXCVI;
  165. }
  166. fpscr &= ~(FPSCR_VX);
  167. if (fpscr & (FPSCR_VXSNAN | FPSCR_VXISI | FPSCR_VXIDI |
  168. FPSCR_VXZDZ | FPSCR_VXIMZ | FPSCR_VXVC |
  169. FPSCR_VXSOFT | FPSCR_VXSQRT | FPSCR_VXCVI))
  170. fpscr |= FPSCR_VX;
  171. fpscr &= ~(FPSCR_FEX);
  172. if (((fpscr & FPSCR_VX) && (fpscr & FPSCR_VE)) ||
  173. ((fpscr & FPSCR_OX) && (fpscr & FPSCR_OE)) ||
  174. ((fpscr & FPSCR_UX) && (fpscr & FPSCR_UE)) ||
  175. ((fpscr & FPSCR_ZX) && (fpscr & FPSCR_ZE)) ||
  176. ((fpscr & FPSCR_XX) && (fpscr & FPSCR_XE)))
  177. fpscr |= FPSCR_FEX;
  178. __FPU_FPSCR = fpscr;
  179. return (fpscr & FPSCR_FEX) ? 1 : 0;
  180. }
  181. #endif /* CONFIG_MATH_EMULATION */
  182. int
  183. do_mathemu(struct pt_regs *regs)
  184. {
  185. void *op0 = 0, *op1 = 0, *op2 = 0, *op3 = 0;
  186. unsigned long pc = regs->nip;
  187. signed short sdisp;
  188. u32 insn = 0;
  189. int idx = 0;
  190. #ifdef CONFIG_MATH_EMULATION
  191. int (*func)(void *, void *, void *, void *);
  192. int type = 0;
  193. int eflag, trap;
  194. #endif
  195. if (get_user(insn, (u32 *)pc))
  196. return -EFAULT;
  197. #ifndef CONFIG_MATH_EMULATION
  198. switch (insn >> 26) {
  199. case LFD:
  200. idx = (insn >> 16) & 0x1f;
  201. sdisp = (insn & 0xffff);
  202. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  203. op1 = (void *)((idx ? regs->gpr[idx] : 0) + sdisp);
  204. lfd(op0, op1, op2, op3);
  205. break;
  206. case LFDU:
  207. idx = (insn >> 16) & 0x1f;
  208. sdisp = (insn & 0xffff);
  209. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  210. op1 = (void *)((idx ? regs->gpr[idx] : 0) + sdisp);
  211. lfd(op0, op1, op2, op3);
  212. regs->gpr[idx] = (unsigned long)op1;
  213. break;
  214. case STFD:
  215. idx = (insn >> 16) & 0x1f;
  216. sdisp = (insn & 0xffff);
  217. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  218. op1 = (void *)((idx ? regs->gpr[idx] : 0) + sdisp);
  219. stfd(op0, op1, op2, op3);
  220. break;
  221. case STFDU:
  222. idx = (insn >> 16) & 0x1f;
  223. sdisp = (insn & 0xffff);
  224. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  225. op1 = (void *)((idx ? regs->gpr[idx] : 0) + sdisp);
  226. stfd(op0, op1, op2, op3);
  227. regs->gpr[idx] = (unsigned long)op1;
  228. break;
  229. case OP63:
  230. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  231. op1 = (void *)&current->thread.fpr[(insn >> 11) & 0x1f];
  232. fmr(op0, op1, op2, op3);
  233. break;
  234. default:
  235. goto illegal;
  236. }
  237. #else /* CONFIG_MATH_EMULATION */
  238. switch (insn >> 26) {
  239. case LFS: func = lfs; type = D; break;
  240. case LFSU: func = lfs; type = DU; break;
  241. case LFD: func = lfd; type = D; break;
  242. case LFDU: func = lfd; type = DU; break;
  243. case STFS: func = stfs; type = D; break;
  244. case STFSU: func = stfs; type = DU; break;
  245. case STFD: func = stfd; type = D; break;
  246. case STFDU: func = stfd; type = DU; break;
  247. case OP31:
  248. switch ((insn >> 1) & 0x3ff) {
  249. case LFSX: func = lfs; type = XE; break;
  250. case LFSUX: func = lfs; type = XEU; break;
  251. case LFDX: func = lfd; type = XE; break;
  252. case LFDUX: func = lfd; type = XEU; break;
  253. case STFSX: func = stfs; type = XE; break;
  254. case STFSUX: func = stfs; type = XEU; break;
  255. case STFDX: func = stfd; type = XE; break;
  256. case STFDUX: func = stfd; type = XEU; break;
  257. case STFIWX: func = stfiwx; type = XE; break;
  258. default:
  259. goto illegal;
  260. }
  261. break;
  262. case OP59:
  263. switch ((insn >> 1) & 0x1f) {
  264. case FDIVS: func = fdivs; type = AB; break;
  265. case FSUBS: func = fsubs; type = AB; break;
  266. case FADDS: func = fadds; type = AB; break;
  267. case FSQRTS: func = fsqrts; type = AB; break;
  268. case FRES: func = fres; type = AB; break;
  269. case FMULS: func = fmuls; type = AC; break;
  270. case FMSUBS: func = fmsubs; type = ABC; break;
  271. case FMADDS: func = fmadds; type = ABC; break;
  272. case FNMSUBS: func = fnmsubs; type = ABC; break;
  273. case FNMADDS: func = fnmadds; type = ABC; break;
  274. default:
  275. goto illegal;
  276. }
  277. break;
  278. case OP63:
  279. if (insn & 0x20) {
  280. switch ((insn >> 1) & 0x1f) {
  281. case FDIV: func = fdiv; type = AB; break;
  282. case FSUB: func = fsub; type = AB; break;
  283. case FADD: func = fadd; type = AB; break;
  284. case FSQRT: func = fsqrt; type = AB; break;
  285. case FSEL: func = fsel; type = ABC; break;
  286. case FMUL: func = fmul; type = AC; break;
  287. case FRSQRTE: func = frsqrte; type = AB; break;
  288. case FMSUB: func = fmsub; type = ABC; break;
  289. case FMADD: func = fmadd; type = ABC; break;
  290. case FNMSUB: func = fnmsub; type = ABC; break;
  291. case FNMADD: func = fnmadd; type = ABC; break;
  292. default:
  293. goto illegal;
  294. }
  295. break;
  296. }
  297. switch ((insn >> 1) & 0x3ff) {
  298. case FCMPU: func = fcmpu; type = XCR; break;
  299. case FRSP: func = frsp; type = XB; break;
  300. case FCTIW: func = fctiw; type = XB; break;
  301. case FCTIWZ: func = fctiwz; type = XB; break;
  302. case FCMPO: func = fcmpo; type = XCR; break;
  303. case MTFSB1: func = mtfsb1; type = XCRB; break;
  304. case FNEG: func = fneg; type = XB; break;
  305. case MCRFS: func = mcrfs; type = XCRL; break;
  306. case MTFSB0: func = mtfsb0; type = XCRB; break;
  307. case FMR: func = fmr; type = XB; break;
  308. case MTFSFI: func = mtfsfi; type = XCRI; break;
  309. case FNABS: func = fnabs; type = XB; break;
  310. case FABS: func = fabs; type = XB; break;
  311. case MFFS: func = mffs; type = X; break;
  312. case MTFSF: func = mtfsf; type = XFLB; break;
  313. default:
  314. goto illegal;
  315. }
  316. break;
  317. default:
  318. goto illegal;
  319. }
  320. switch (type) {
  321. case AB:
  322. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  323. op1 = (void *)&current->thread.fpr[(insn >> 16) & 0x1f];
  324. op2 = (void *)&current->thread.fpr[(insn >> 11) & 0x1f];
  325. break;
  326. case AC:
  327. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  328. op1 = (void *)&current->thread.fpr[(insn >> 16) & 0x1f];
  329. op2 = (void *)&current->thread.fpr[(insn >> 6) & 0x1f];
  330. break;
  331. case ABC:
  332. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  333. op1 = (void *)&current->thread.fpr[(insn >> 16) & 0x1f];
  334. op2 = (void *)&current->thread.fpr[(insn >> 11) & 0x1f];
  335. op3 = (void *)&current->thread.fpr[(insn >> 6) & 0x1f];
  336. break;
  337. case D:
  338. idx = (insn >> 16) & 0x1f;
  339. sdisp = (insn & 0xffff);
  340. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  341. op1 = (void *)((idx ? regs->gpr[idx] : 0) + sdisp);
  342. break;
  343. case DU:
  344. idx = (insn >> 16) & 0x1f;
  345. if (!idx)
  346. goto illegal;
  347. sdisp = (insn & 0xffff);
  348. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  349. op1 = (void *)(regs->gpr[idx] + sdisp);
  350. break;
  351. case X:
  352. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  353. break;
  354. case XA:
  355. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  356. op1 = (void *)&current->thread.fpr[(insn >> 16) & 0x1f];
  357. break;
  358. case XB:
  359. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  360. op1 = (void *)&current->thread.fpr[(insn >> 11) & 0x1f];
  361. break;
  362. case XE:
  363. idx = (insn >> 16) & 0x1f;
  364. if (!idx)
  365. goto illegal;
  366. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  367. op1 = (void *)(regs->gpr[idx] + regs->gpr[(insn >> 11) & 0x1f]);
  368. break;
  369. case XEU:
  370. idx = (insn >> 16) & 0x1f;
  371. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  372. op1 = (void *)((idx ? regs->gpr[idx] : 0)
  373. + regs->gpr[(insn >> 11) & 0x1f]);
  374. break;
  375. case XCR:
  376. op0 = (void *)&regs->ccr;
  377. op1 = (void *)((insn >> 23) & 0x7);
  378. op2 = (void *)&current->thread.fpr[(insn >> 16) & 0x1f];
  379. op3 = (void *)&current->thread.fpr[(insn >> 11) & 0x1f];
  380. break;
  381. case XCRL:
  382. op0 = (void *)&regs->ccr;
  383. op1 = (void *)((insn >> 23) & 0x7);
  384. op2 = (void *)((insn >> 18) & 0x7);
  385. break;
  386. case XCRB:
  387. op0 = (void *)((insn >> 21) & 0x1f);
  388. break;
  389. case XCRI:
  390. op0 = (void *)((insn >> 23) & 0x7);
  391. op1 = (void *)((insn >> 12) & 0xf);
  392. break;
  393. case XFLB:
  394. op0 = (void *)((insn >> 17) & 0xff);
  395. op1 = (void *)&current->thread.fpr[(insn >> 11) & 0x1f];
  396. break;
  397. default:
  398. goto illegal;
  399. }
  400. eflag = func(op0, op1, op2, op3);
  401. if (insn & 1) {
  402. regs->ccr &= ~(0x0f000000);
  403. regs->ccr |= (__FPU_FPSCR >> 4) & 0x0f000000;
  404. }
  405. trap = record_exception(regs, eflag);
  406. if (trap)
  407. return 1;
  408. switch (type) {
  409. case DU:
  410. case XEU:
  411. regs->gpr[idx] = (unsigned long)op1;
  412. break;
  413. default:
  414. break;
  415. }
  416. #endif /* CONFIG_MATH_EMULATION */
  417. regs->nip += 4;
  418. return 0;
  419. illegal:
  420. return -ENOSYS;
  421. }