pci-common.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #undef DEBUG
  19. #include <linux/kernel.h>
  20. #include <linux/pci.h>
  21. #include <linux/string.h>
  22. #include <linux/init.h>
  23. #include <linux/bootmem.h>
  24. #include <linux/mm.h>
  25. #include <linux/list.h>
  26. #include <linux/syscalls.h>
  27. #include <linux/irq.h>
  28. #include <linux/vmalloc.h>
  29. #include <asm/processor.h>
  30. #include <asm/io.h>
  31. #include <asm/prom.h>
  32. #include <asm/pci-bridge.h>
  33. #include <asm/byteorder.h>
  34. #include <asm/machdep.h>
  35. #include <asm/ppc-pci.h>
  36. #include <asm/firmware.h>
  37. #ifdef DEBUG
  38. #include <asm/udbg.h>
  39. #define DBG(fmt...) printk(fmt)
  40. #else
  41. #define DBG(fmt...)
  42. #endif
  43. static DEFINE_SPINLOCK(hose_spinlock);
  44. /* XXX kill that some day ... */
  45. int global_phb_number; /* Global phb counter */
  46. extern struct list_head hose_list;
  47. /*
  48. * pci_controller(phb) initialized common variables.
  49. */
  50. static void __devinit pci_setup_pci_controller(struct pci_controller *hose)
  51. {
  52. memset(hose, 0, sizeof(struct pci_controller));
  53. spin_lock(&hose_spinlock);
  54. hose->global_number = global_phb_number++;
  55. list_add_tail(&hose->list_node, &hose_list);
  56. spin_unlock(&hose_spinlock);
  57. }
  58. struct pci_controller * pcibios_alloc_controller(struct device_node *dev)
  59. {
  60. struct pci_controller *phb;
  61. phb = alloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  62. if (phb == NULL)
  63. return NULL;
  64. pci_setup_pci_controller(phb);
  65. phb->arch_data = dev;
  66. phb->is_dynamic = mem_init_done;
  67. #ifdef CONFIG_PPC64
  68. if (dev) {
  69. int nid = of_node_to_nid(dev);
  70. if (nid < 0 || !node_online(nid))
  71. nid = -1;
  72. PHB_SET_NODE(phb, nid);
  73. }
  74. #endif
  75. return phb;
  76. }
  77. void pcibios_free_controller(struct pci_controller *phb)
  78. {
  79. spin_lock(&hose_spinlock);
  80. list_del(&phb->list_node);
  81. spin_unlock(&hose_spinlock);
  82. if (phb->is_dynamic)
  83. kfree(phb);
  84. }
  85. int pcibios_vaddr_is_ioport(void __iomem *address)
  86. {
  87. int ret = 0;
  88. struct pci_controller *hose;
  89. unsigned long size;
  90. spin_lock(&hose_spinlock);
  91. list_for_each_entry(hose, &hose_list, list_node) {
  92. #ifdef CONFIG_PPC64
  93. size = hose->pci_io_size;
  94. #else
  95. size = hose->io_resource.end - hose->io_resource.start + 1;
  96. #endif
  97. if (address >= hose->io_base_virt &&
  98. address < (hose->io_base_virt + size)) {
  99. ret = 1;
  100. break;
  101. }
  102. }
  103. spin_unlock(&hose_spinlock);
  104. return ret;
  105. }
  106. /*
  107. * Return the domain number for this bus.
  108. */
  109. int pci_domain_nr(struct pci_bus *bus)
  110. {
  111. if (firmware_has_feature(FW_FEATURE_ISERIES))
  112. return 0;
  113. else {
  114. struct pci_controller *hose = pci_bus_to_host(bus);
  115. return hose->global_number;
  116. }
  117. }
  118. EXPORT_SYMBOL(pci_domain_nr);
  119. #ifdef CONFIG_PPC_OF
  120. /* This routine is meant to be used early during boot, when the
  121. * PCI bus numbers have not yet been assigned, and you need to
  122. * issue PCI config cycles to an OF device.
  123. * It could also be used to "fix" RTAS config cycles if you want
  124. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  125. * config cycles.
  126. */
  127. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  128. {
  129. if (!have_of)
  130. return NULL;
  131. while(node) {
  132. struct pci_controller *hose, *tmp;
  133. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  134. if (hose->arch_data == node)
  135. return hose;
  136. node = node->parent;
  137. }
  138. return NULL;
  139. }
  140. static ssize_t pci_show_devspec(struct device *dev,
  141. struct device_attribute *attr, char *buf)
  142. {
  143. struct pci_dev *pdev;
  144. struct device_node *np;
  145. pdev = to_pci_dev (dev);
  146. np = pci_device_to_OF_node(pdev);
  147. if (np == NULL || np->full_name == NULL)
  148. return 0;
  149. return sprintf(buf, "%s", np->full_name);
  150. }
  151. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  152. #endif /* CONFIG_PPC_OF */
  153. /* Add sysfs properties */
  154. int pcibios_add_platform_entries(struct pci_dev *pdev)
  155. {
  156. #ifdef CONFIG_PPC_OF
  157. return device_create_file(&pdev->dev, &dev_attr_devspec);
  158. #else
  159. return 0;
  160. #endif /* CONFIG_PPC_OF */
  161. }
  162. char __devinit *pcibios_setup(char *str)
  163. {
  164. return str;
  165. }
  166. /*
  167. * Reads the interrupt pin to determine if interrupt is use by card.
  168. * If the interrupt is used, then gets the interrupt line from the
  169. * openfirmware and sets it in the pci_dev and pci_config line.
  170. */
  171. int pci_read_irq_line(struct pci_dev *pci_dev)
  172. {
  173. struct of_irq oirq;
  174. unsigned int virq;
  175. DBG("Try to map irq for %s...\n", pci_name(pci_dev));
  176. #ifdef DEBUG
  177. memset(&oirq, 0xff, sizeof(oirq));
  178. #endif
  179. /* Try to get a mapping from the device-tree */
  180. if (of_irq_map_pci(pci_dev, &oirq)) {
  181. u8 line, pin;
  182. /* If that fails, lets fallback to what is in the config
  183. * space and map that through the default controller. We
  184. * also set the type to level low since that's what PCI
  185. * interrupts are. If your platform does differently, then
  186. * either provide a proper interrupt tree or don't use this
  187. * function.
  188. */
  189. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  190. return -1;
  191. if (pin == 0)
  192. return -1;
  193. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  194. line == 0xff) {
  195. return -1;
  196. }
  197. DBG(" -> no map ! Using irq line %d from PCI config\n", line);
  198. virq = irq_create_mapping(NULL, line);
  199. if (virq != NO_IRQ)
  200. set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  201. } else {
  202. DBG(" -> got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  203. oirq.size, oirq.specifier[0], oirq.specifier[1],
  204. oirq.controller->full_name);
  205. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  206. oirq.size);
  207. }
  208. if(virq == NO_IRQ) {
  209. DBG(" -> failed to map !\n");
  210. return -1;
  211. }
  212. DBG(" -> mapped to linux irq %d\n", virq);
  213. pci_dev->irq = virq;
  214. return 0;
  215. }
  216. EXPORT_SYMBOL(pci_read_irq_line);
  217. /*
  218. * Platform support for /proc/bus/pci/X/Y mmap()s,
  219. * modelled on the sparc64 implementation by Dave Miller.
  220. * -- paulus.
  221. */
  222. /*
  223. * Adjust vm_pgoff of VMA such that it is the physical page offset
  224. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  225. *
  226. * Basically, the user finds the base address for his device which he wishes
  227. * to mmap. They read the 32-bit value from the config space base register,
  228. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  229. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  230. *
  231. * Returns negative error code on failure, zero on success.
  232. */
  233. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  234. resource_size_t *offset,
  235. enum pci_mmap_state mmap_state)
  236. {
  237. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  238. unsigned long io_offset = 0;
  239. int i, res_bit;
  240. if (hose == 0)
  241. return NULL; /* should never happen */
  242. /* If memory, add on the PCI bridge address offset */
  243. if (mmap_state == pci_mmap_mem) {
  244. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  245. *offset += hose->pci_mem_offset;
  246. #endif
  247. res_bit = IORESOURCE_MEM;
  248. } else {
  249. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  250. *offset += io_offset;
  251. res_bit = IORESOURCE_IO;
  252. }
  253. /*
  254. * Check that the offset requested corresponds to one of the
  255. * resources of the device.
  256. */
  257. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  258. struct resource *rp = &dev->resource[i];
  259. int flags = rp->flags;
  260. /* treat ROM as memory (should be already) */
  261. if (i == PCI_ROM_RESOURCE)
  262. flags |= IORESOURCE_MEM;
  263. /* Active and same type? */
  264. if ((flags & res_bit) == 0)
  265. continue;
  266. /* In the range of this resource? */
  267. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  268. continue;
  269. /* found it! construct the final physical address */
  270. if (mmap_state == pci_mmap_io)
  271. *offset += hose->io_base_phys - io_offset;
  272. return rp;
  273. }
  274. return NULL;
  275. }
  276. /*
  277. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  278. * device mapping.
  279. */
  280. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  281. pgprot_t protection,
  282. enum pci_mmap_state mmap_state,
  283. int write_combine)
  284. {
  285. unsigned long prot = pgprot_val(protection);
  286. /* Write combine is always 0 on non-memory space mappings. On
  287. * memory space, if the user didn't pass 1, we check for a
  288. * "prefetchable" resource. This is a bit hackish, but we use
  289. * this to workaround the inability of /sysfs to provide a write
  290. * combine bit
  291. */
  292. if (mmap_state != pci_mmap_mem)
  293. write_combine = 0;
  294. else if (write_combine == 0) {
  295. if (rp->flags & IORESOURCE_PREFETCH)
  296. write_combine = 1;
  297. }
  298. /* XXX would be nice to have a way to ask for write-through */
  299. prot |= _PAGE_NO_CACHE;
  300. if (write_combine)
  301. prot &= ~_PAGE_GUARDED;
  302. else
  303. prot |= _PAGE_GUARDED;
  304. return __pgprot(prot);
  305. }
  306. /*
  307. * This one is used by /dev/mem and fbdev who have no clue about the
  308. * PCI device, it tries to find the PCI device first and calls the
  309. * above routine
  310. */
  311. pgprot_t pci_phys_mem_access_prot(struct file *file,
  312. unsigned long pfn,
  313. unsigned long size,
  314. pgprot_t protection)
  315. {
  316. struct pci_dev *pdev = NULL;
  317. struct resource *found = NULL;
  318. unsigned long prot = pgprot_val(protection);
  319. unsigned long offset = pfn << PAGE_SHIFT;
  320. int i;
  321. if (page_is_ram(pfn))
  322. return __pgprot(prot);
  323. prot |= _PAGE_NO_CACHE | _PAGE_GUARDED;
  324. for_each_pci_dev(pdev) {
  325. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  326. struct resource *rp = &pdev->resource[i];
  327. int flags = rp->flags;
  328. /* Active and same type? */
  329. if ((flags & IORESOURCE_MEM) == 0)
  330. continue;
  331. /* In the range of this resource? */
  332. if (offset < (rp->start & PAGE_MASK) ||
  333. offset > rp->end)
  334. continue;
  335. found = rp;
  336. break;
  337. }
  338. if (found)
  339. break;
  340. }
  341. if (found) {
  342. if (found->flags & IORESOURCE_PREFETCH)
  343. prot &= ~_PAGE_GUARDED;
  344. pci_dev_put(pdev);
  345. }
  346. DBG("non-PCI map for %lx, prot: %lx\n", offset, prot);
  347. return __pgprot(prot);
  348. }
  349. /*
  350. * Perform the actual remap of the pages for a PCI device mapping, as
  351. * appropriate for this architecture. The region in the process to map
  352. * is described by vm_start and vm_end members of VMA, the base physical
  353. * address is found in vm_pgoff.
  354. * The pci device structure is provided so that architectures may make mapping
  355. * decisions on a per-device or per-bus basis.
  356. *
  357. * Returns a negative error code on failure, zero on success.
  358. */
  359. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  360. enum pci_mmap_state mmap_state, int write_combine)
  361. {
  362. resource_size_t offset = vma->vm_pgoff << PAGE_SHIFT;
  363. struct resource *rp;
  364. int ret;
  365. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  366. if (rp == NULL)
  367. return -EINVAL;
  368. vma->vm_pgoff = offset >> PAGE_SHIFT;
  369. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  370. vma->vm_page_prot,
  371. mmap_state, write_combine);
  372. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  373. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  374. return ret;
  375. }
  376. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  377. const struct resource *rsrc,
  378. resource_size_t *start, resource_size_t *end)
  379. {
  380. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  381. resource_size_t offset = 0;
  382. if (hose == NULL)
  383. return;
  384. if (rsrc->flags & IORESOURCE_IO)
  385. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  386. /* We pass a fully fixed up address to userland for MMIO instead of
  387. * a BAR value because X is lame and expects to be able to use that
  388. * to pass to /dev/mem !
  389. *
  390. * That means that we'll have potentially 64 bits values where some
  391. * userland apps only expect 32 (like X itself since it thinks only
  392. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  393. * 32 bits CHRPs :-(
  394. *
  395. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  396. * has been fixed (and the fix spread enough), we can re-enable the
  397. * 2 lines below and pass down a BAR value to userland. In that case
  398. * we'll also have to re-enable the matching code in
  399. * __pci_mmap_make_offset().
  400. *
  401. * BenH.
  402. */
  403. #if 0
  404. else if (rsrc->flags & IORESOURCE_MEM)
  405. offset = hose->pci_mem_offset;
  406. #endif
  407. *start = rsrc->start - offset;
  408. *end = rsrc->end - offset;
  409. }