head_fsl_booke.S 26 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054
  1. /*
  2. * Kernel execution entry point code.
  3. *
  4. * Copyright (c) 1995-1996 Gary Thomas <gdt@linuxppc.org>
  5. * Initial PowerPC version.
  6. * Copyright (c) 1996 Cort Dougan <cort@cs.nmt.edu>
  7. * Rewritten for PReP
  8. * Copyright (c) 1996 Paul Mackerras <paulus@cs.anu.edu.au>
  9. * Low-level exception handers, MMU support, and rewrite.
  10. * Copyright (c) 1997 Dan Malek <dmalek@jlc.net>
  11. * PowerPC 8xx modifications.
  12. * Copyright (c) 1998-1999 TiVo, Inc.
  13. * PowerPC 403GCX modifications.
  14. * Copyright (c) 1999 Grant Erickson <grant@lcse.umn.edu>
  15. * PowerPC 403GCX/405GP modifications.
  16. * Copyright 2000 MontaVista Software Inc.
  17. * PPC405 modifications
  18. * PowerPC 403GCX/405GP modifications.
  19. * Author: MontaVista Software, Inc.
  20. * frank_rowand@mvista.com or source@mvista.com
  21. * debbie_chu@mvista.com
  22. * Copyright 2002-2004 MontaVista Software, Inc.
  23. * PowerPC 44x support, Matt Porter <mporter@kernel.crashing.org>
  24. * Copyright 2004 Freescale Semiconductor, Inc
  25. * PowerPC e500 modifications, Kumar Gala <galak@kernel.crashing.org>
  26. *
  27. * This program is free software; you can redistribute it and/or modify it
  28. * under the terms of the GNU General Public License as published by the
  29. * Free Software Foundation; either version 2 of the License, or (at your
  30. * option) any later version.
  31. */
  32. #include <linux/threads.h>
  33. #include <asm/processor.h>
  34. #include <asm/page.h>
  35. #include <asm/mmu.h>
  36. #include <asm/pgtable.h>
  37. #include <asm/cputable.h>
  38. #include <asm/thread_info.h>
  39. #include <asm/ppc_asm.h>
  40. #include <asm/asm-offsets.h>
  41. #include "head_booke.h"
  42. /* As with the other PowerPC ports, it is expected that when code
  43. * execution begins here, the following registers contain valid, yet
  44. * optional, information:
  45. *
  46. * r3 - Board info structure pointer (DRAM, frequency, MAC address, etc.)
  47. * r4 - Starting address of the init RAM disk
  48. * r5 - Ending address of the init RAM disk
  49. * r6 - Start of kernel command line string (e.g. "mem=128")
  50. * r7 - End of kernel command line string
  51. *
  52. */
  53. .section .text.head, "ax"
  54. _ENTRY(_stext);
  55. _ENTRY(_start);
  56. /*
  57. * Reserve a word at a fixed location to store the address
  58. * of abatron_pteptrs
  59. */
  60. nop
  61. /*
  62. * Save parameters we are passed
  63. */
  64. mr r31,r3
  65. mr r30,r4
  66. mr r29,r5
  67. mr r28,r6
  68. mr r27,r7
  69. li r24,0 /* CPU number */
  70. /* We try to not make any assumptions about how the boot loader
  71. * setup or used the TLBs. We invalidate all mappings from the
  72. * boot loader and load a single entry in TLB1[0] to map the
  73. * first 16M of kernel memory. Any boot info passed from the
  74. * bootloader needs to live in this first 16M.
  75. *
  76. * Requirement on bootloader:
  77. * - The page we're executing in needs to reside in TLB1 and
  78. * have IPROT=1. If not an invalidate broadcast could
  79. * evict the entry we're currently executing in.
  80. *
  81. * r3 = Index of TLB1 were executing in
  82. * r4 = Current MSR[IS]
  83. * r5 = Index of TLB1 temp mapping
  84. *
  85. * Later in mapin_ram we will correctly map lowmem, and resize TLB1[0]
  86. * if needed
  87. */
  88. /* 1. Find the index of the entry we're executing in */
  89. bl invstr /* Find our address */
  90. invstr: mflr r6 /* Make it accessible */
  91. mfmsr r7
  92. rlwinm r4,r7,27,31,31 /* extract MSR[IS] */
  93. mfspr r7, SPRN_PID0
  94. slwi r7,r7,16
  95. or r7,r7,r4
  96. mtspr SPRN_MAS6,r7
  97. tlbsx 0,r6 /* search MSR[IS], SPID=PID0 */
  98. #ifndef CONFIG_E200
  99. mfspr r7,SPRN_MAS1
  100. andis. r7,r7,MAS1_VALID@h
  101. bne match_TLB
  102. mfspr r7,SPRN_PID1
  103. slwi r7,r7,16
  104. or r7,r7,r4
  105. mtspr SPRN_MAS6,r7
  106. tlbsx 0,r6 /* search MSR[IS], SPID=PID1 */
  107. mfspr r7,SPRN_MAS1
  108. andis. r7,r7,MAS1_VALID@h
  109. bne match_TLB
  110. mfspr r7, SPRN_PID2
  111. slwi r7,r7,16
  112. or r7,r7,r4
  113. mtspr SPRN_MAS6,r7
  114. tlbsx 0,r6 /* Fall through, we had to match */
  115. #endif
  116. match_TLB:
  117. mfspr r7,SPRN_MAS0
  118. rlwinm r3,r7,16,20,31 /* Extract MAS0(Entry) */
  119. mfspr r7,SPRN_MAS1 /* Insure IPROT set */
  120. oris r7,r7,MAS1_IPROT@h
  121. mtspr SPRN_MAS1,r7
  122. tlbwe
  123. /* 2. Invalidate all entries except the entry we're executing in */
  124. mfspr r9,SPRN_TLB1CFG
  125. andi. r9,r9,0xfff
  126. li r6,0 /* Set Entry counter to 0 */
  127. 1: lis r7,0x1000 /* Set MAS0(TLBSEL) = 1 */
  128. rlwimi r7,r6,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r6) */
  129. mtspr SPRN_MAS0,r7
  130. tlbre
  131. mfspr r7,SPRN_MAS1
  132. rlwinm r7,r7,0,2,31 /* Clear MAS1 Valid and IPROT */
  133. cmpw r3,r6
  134. beq skpinv /* Dont update the current execution TLB */
  135. mtspr SPRN_MAS1,r7
  136. tlbwe
  137. isync
  138. skpinv: addi r6,r6,1 /* Increment */
  139. cmpw r6,r9 /* Are we done? */
  140. bne 1b /* If not, repeat */
  141. /* Invalidate TLB0 */
  142. li r6,0x04
  143. tlbivax 0,r6
  144. #ifdef CONFIG_SMP
  145. tlbsync
  146. #endif
  147. /* Invalidate TLB1 */
  148. li r6,0x0c
  149. tlbivax 0,r6
  150. #ifdef CONFIG_SMP
  151. tlbsync
  152. #endif
  153. msync
  154. /* 3. Setup a temp mapping and jump to it */
  155. andi. r5, r3, 0x1 /* Find an entry not used and is non-zero */
  156. addi r5, r5, 0x1
  157. lis r7,0x1000 /* Set MAS0(TLBSEL) = 1 */
  158. rlwimi r7,r3,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r3) */
  159. mtspr SPRN_MAS0,r7
  160. tlbre
  161. /* Just modify the entry ID and EPN for the temp mapping */
  162. lis r7,0x1000 /* Set MAS0(TLBSEL) = 1 */
  163. rlwimi r7,r5,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r5) */
  164. mtspr SPRN_MAS0,r7
  165. xori r6,r4,1 /* Setup TMP mapping in the other Address space */
  166. slwi r6,r6,12
  167. oris r6,r6,(MAS1_VALID|MAS1_IPROT)@h
  168. ori r6,r6,(MAS1_TSIZE(BOOKE_PAGESZ_4K))@l
  169. mtspr SPRN_MAS1,r6
  170. mfspr r6,SPRN_MAS2
  171. li r7,0 /* temp EPN = 0 */
  172. rlwimi r7,r6,0,20,31
  173. mtspr SPRN_MAS2,r7
  174. tlbwe
  175. xori r6,r4,1
  176. slwi r6,r6,5 /* setup new context with other address space */
  177. bl 1f /* Find our address */
  178. 1: mflr r9
  179. rlwimi r7,r9,0,20,31
  180. addi r7,r7,24
  181. mtspr SPRN_SRR0,r7
  182. mtspr SPRN_SRR1,r6
  183. rfi
  184. /* 4. Clear out PIDs & Search info */
  185. li r6,0
  186. mtspr SPRN_PID0,r6
  187. #ifndef CONFIG_E200
  188. mtspr SPRN_PID1,r6
  189. mtspr SPRN_PID2,r6
  190. #endif
  191. mtspr SPRN_MAS6,r6
  192. /* 5. Invalidate mapping we started in */
  193. lis r7,0x1000 /* Set MAS0(TLBSEL) = 1 */
  194. rlwimi r7,r3,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r3) */
  195. mtspr SPRN_MAS0,r7
  196. tlbre
  197. mfspr r6,SPRN_MAS1
  198. rlwinm r6,r6,0,2,0 /* clear IPROT */
  199. mtspr SPRN_MAS1,r6
  200. tlbwe
  201. /* Invalidate TLB1 */
  202. li r9,0x0c
  203. tlbivax 0,r9
  204. #ifdef CONFIG_SMP
  205. tlbsync
  206. #endif
  207. msync
  208. /* 6. Setup KERNELBASE mapping in TLB1[0] */
  209. lis r6,0x1000 /* Set MAS0(TLBSEL) = TLB1(1), ESEL = 0 */
  210. mtspr SPRN_MAS0,r6
  211. lis r6,(MAS1_VALID|MAS1_IPROT)@h
  212. ori r6,r6,(MAS1_TSIZE(BOOKE_PAGESZ_16M))@l
  213. mtspr SPRN_MAS1,r6
  214. li r7,0
  215. lis r6,KERNELBASE@h
  216. ori r6,r6,KERNELBASE@l
  217. rlwimi r6,r7,0,20,31
  218. mtspr SPRN_MAS2,r6
  219. li r7,(MAS3_SX|MAS3_SW|MAS3_SR)
  220. mtspr SPRN_MAS3,r7
  221. tlbwe
  222. /* 7. Jump to KERNELBASE mapping */
  223. lis r7,MSR_KERNEL@h
  224. ori r7,r7,MSR_KERNEL@l
  225. bl 1f /* Find our address */
  226. 1: mflr r9
  227. rlwimi r6,r9,0,20,31
  228. addi r6,r6,24
  229. mtspr SPRN_SRR0,r6
  230. mtspr SPRN_SRR1,r7
  231. rfi /* start execution out of TLB1[0] entry */
  232. /* 8. Clear out the temp mapping */
  233. lis r7,0x1000 /* Set MAS0(TLBSEL) = 1 */
  234. rlwimi r7,r5,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r5) */
  235. mtspr SPRN_MAS0,r7
  236. tlbre
  237. mfspr r8,SPRN_MAS1
  238. rlwinm r8,r8,0,2,0 /* clear IPROT */
  239. mtspr SPRN_MAS1,r8
  240. tlbwe
  241. /* Invalidate TLB1 */
  242. li r9,0x0c
  243. tlbivax 0,r9
  244. #ifdef CONFIG_SMP
  245. tlbsync
  246. #endif
  247. msync
  248. /* Establish the interrupt vector offsets */
  249. SET_IVOR(0, CriticalInput);
  250. SET_IVOR(1, MachineCheck);
  251. SET_IVOR(2, DataStorage);
  252. SET_IVOR(3, InstructionStorage);
  253. SET_IVOR(4, ExternalInput);
  254. SET_IVOR(5, Alignment);
  255. SET_IVOR(6, Program);
  256. SET_IVOR(7, FloatingPointUnavailable);
  257. SET_IVOR(8, SystemCall);
  258. SET_IVOR(9, AuxillaryProcessorUnavailable);
  259. SET_IVOR(10, Decrementer);
  260. SET_IVOR(11, FixedIntervalTimer);
  261. SET_IVOR(12, WatchdogTimer);
  262. SET_IVOR(13, DataTLBError);
  263. SET_IVOR(14, InstructionTLBError);
  264. SET_IVOR(15, Debug);
  265. SET_IVOR(32, SPEUnavailable);
  266. SET_IVOR(33, SPEFloatingPointData);
  267. SET_IVOR(34, SPEFloatingPointRound);
  268. #ifndef CONFIG_E200
  269. SET_IVOR(35, PerformanceMonitor);
  270. #endif
  271. /* Establish the interrupt vector base */
  272. lis r4,interrupt_base@h /* IVPR only uses the high 16-bits */
  273. mtspr SPRN_IVPR,r4
  274. /* Setup the defaults for TLB entries */
  275. li r2,(MAS4_TSIZED(BOOKE_PAGESZ_4K))@l
  276. #ifdef CONFIG_E200
  277. oris r2,r2,MAS4_TLBSELD(1)@h
  278. #endif
  279. mtspr SPRN_MAS4, r2
  280. #if 0
  281. /* Enable DOZE */
  282. mfspr r2,SPRN_HID0
  283. oris r2,r2,HID0_DOZE@h
  284. mtspr SPRN_HID0, r2
  285. #endif
  286. #ifdef CONFIG_E200
  287. /* enable dedicated debug exception handling resources (Debug APU) */
  288. mfspr r2,SPRN_HID0
  289. ori r2,r2,HID0_DAPUEN@l
  290. mtspr SPRN_HID0,r2
  291. #endif
  292. #if !defined(CONFIG_BDI_SWITCH)
  293. /*
  294. * The Abatron BDI JTAG debugger does not tolerate others
  295. * mucking with the debug registers.
  296. */
  297. lis r2,DBCR0_IDM@h
  298. mtspr SPRN_DBCR0,r2
  299. isync
  300. /* clear any residual debug events */
  301. li r2,-1
  302. mtspr SPRN_DBSR,r2
  303. #endif
  304. /*
  305. * This is where the main kernel code starts.
  306. */
  307. /* ptr to current */
  308. lis r2,init_task@h
  309. ori r2,r2,init_task@l
  310. /* ptr to current thread */
  311. addi r4,r2,THREAD /* init task's THREAD */
  312. mtspr SPRN_SPRG3,r4
  313. /* stack */
  314. lis r1,init_thread_union@h
  315. ori r1,r1,init_thread_union@l
  316. li r0,0
  317. stwu r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1)
  318. bl early_init
  319. mfspr r3,SPRN_TLB1CFG
  320. andi. r3,r3,0xfff
  321. lis r4,num_tlbcam_entries@ha
  322. stw r3,num_tlbcam_entries@l(r4)
  323. /*
  324. * Decide what sort of machine this is and initialize the MMU.
  325. */
  326. mr r3,r31
  327. mr r4,r30
  328. mr r5,r29
  329. mr r6,r28
  330. mr r7,r27
  331. bl machine_init
  332. bl MMU_init
  333. /* Setup PTE pointers for the Abatron bdiGDB */
  334. lis r6, swapper_pg_dir@h
  335. ori r6, r6, swapper_pg_dir@l
  336. lis r5, abatron_pteptrs@h
  337. ori r5, r5, abatron_pteptrs@l
  338. lis r4, KERNELBASE@h
  339. ori r4, r4, KERNELBASE@l
  340. stw r5, 0(r4) /* Save abatron_pteptrs at a fixed location */
  341. stw r6, 0(r5)
  342. /* Let's move on */
  343. lis r4,start_kernel@h
  344. ori r4,r4,start_kernel@l
  345. lis r3,MSR_KERNEL@h
  346. ori r3,r3,MSR_KERNEL@l
  347. mtspr SPRN_SRR0,r4
  348. mtspr SPRN_SRR1,r3
  349. rfi /* change context and jump to start_kernel */
  350. /* Macros to hide the PTE size differences
  351. *
  352. * FIND_PTE -- walks the page tables given EA & pgdir pointer
  353. * r10 -- EA of fault
  354. * r11 -- PGDIR pointer
  355. * r12 -- free
  356. * label 2: is the bailout case
  357. *
  358. * if we find the pte (fall through):
  359. * r11 is low pte word
  360. * r12 is pointer to the pte
  361. */
  362. #ifdef CONFIG_PTE_64BIT
  363. #define PTE_FLAGS_OFFSET 4
  364. #define FIND_PTE \
  365. rlwinm r12, r10, 13, 19, 29; /* Compute pgdir/pmd offset */ \
  366. lwzx r11, r12, r11; /* Get pgd/pmd entry */ \
  367. rlwinm. r12, r11, 0, 0, 20; /* Extract pt base address */ \
  368. beq 2f; /* Bail if no table */ \
  369. rlwimi r12, r10, 23, 20, 28; /* Compute pte address */ \
  370. lwz r11, 4(r12); /* Get pte entry */
  371. #else
  372. #define PTE_FLAGS_OFFSET 0
  373. #define FIND_PTE \
  374. rlwimi r11, r10, 12, 20, 29; /* Create L1 (pgdir/pmd) address */ \
  375. lwz r11, 0(r11); /* Get L1 entry */ \
  376. rlwinm. r12, r11, 0, 0, 19; /* Extract L2 (pte) base address */ \
  377. beq 2f; /* Bail if no table */ \
  378. rlwimi r12, r10, 22, 20, 29; /* Compute PTE address */ \
  379. lwz r11, 0(r12); /* Get Linux PTE */
  380. #endif
  381. /*
  382. * Interrupt vector entry code
  383. *
  384. * The Book E MMUs are always on so we don't need to handle
  385. * interrupts in real mode as with previous PPC processors. In
  386. * this case we handle interrupts in the kernel virtual address
  387. * space.
  388. *
  389. * Interrupt vectors are dynamically placed relative to the
  390. * interrupt prefix as determined by the address of interrupt_base.
  391. * The interrupt vectors offsets are programmed using the labels
  392. * for each interrupt vector entry.
  393. *
  394. * Interrupt vectors must be aligned on a 16 byte boundary.
  395. * We align on a 32 byte cache line boundary for good measure.
  396. */
  397. interrupt_base:
  398. /* Critical Input Interrupt */
  399. CRITICAL_EXCEPTION(0x0100, CriticalInput, unknown_exception)
  400. /* Machine Check Interrupt */
  401. #ifdef CONFIG_E200
  402. /* no RFMCI, MCSRRs on E200 */
  403. CRITICAL_EXCEPTION(0x0200, MachineCheck, machine_check_exception)
  404. #else
  405. MCHECK_EXCEPTION(0x0200, MachineCheck, machine_check_exception)
  406. #endif
  407. /* Data Storage Interrupt */
  408. START_EXCEPTION(DataStorage)
  409. mtspr SPRN_SPRG0, r10 /* Save some working registers */
  410. mtspr SPRN_SPRG1, r11
  411. mtspr SPRN_SPRG4W, r12
  412. mtspr SPRN_SPRG5W, r13
  413. mfcr r11
  414. mtspr SPRN_SPRG7W, r11
  415. /*
  416. * Check if it was a store fault, if not then bail
  417. * because a user tried to access a kernel or
  418. * read-protected page. Otherwise, get the
  419. * offending address and handle it.
  420. */
  421. mfspr r10, SPRN_ESR
  422. andis. r10, r10, ESR_ST@h
  423. beq 2f
  424. mfspr r10, SPRN_DEAR /* Get faulting address */
  425. /* If we are faulting a kernel address, we have to use the
  426. * kernel page tables.
  427. */
  428. lis r11, PAGE_OFFSET@h
  429. cmplw 0, r10, r11
  430. bge 2f
  431. /* Get the PGD for the current thread */
  432. 3:
  433. mfspr r11,SPRN_SPRG3
  434. lwz r11,PGDIR(r11)
  435. 4:
  436. FIND_PTE
  437. /* Are _PAGE_USER & _PAGE_RW set & _PAGE_HWWRITE not? */
  438. andi. r13, r11, _PAGE_RW|_PAGE_USER|_PAGE_HWWRITE
  439. cmpwi 0, r13, _PAGE_RW|_PAGE_USER
  440. bne 2f /* Bail if not */
  441. /* Update 'changed'. */
  442. ori r11, r11, _PAGE_DIRTY|_PAGE_ACCESSED|_PAGE_HWWRITE
  443. stw r11, PTE_FLAGS_OFFSET(r12) /* Update Linux page table */
  444. /* MAS2 not updated as the entry does exist in the tlb, this
  445. fault taken to detect state transition (eg: COW -> DIRTY)
  446. */
  447. andi. r11, r11, _PAGE_HWEXEC
  448. rlwimi r11, r11, 31, 27, 27 /* SX <- _PAGE_HWEXEC */
  449. ori r11, r11, (MAS3_UW|MAS3_SW|MAS3_UR|MAS3_SR)@l /* set static perms */
  450. /* update search PID in MAS6, AS = 0 */
  451. mfspr r12, SPRN_PID0
  452. slwi r12, r12, 16
  453. mtspr SPRN_MAS6, r12
  454. /* find the TLB index that caused the fault. It has to be here. */
  455. tlbsx 0, r10
  456. /* only update the perm bits, assume the RPN is fine */
  457. mfspr r12, SPRN_MAS3
  458. rlwimi r12, r11, 0, 20, 31
  459. mtspr SPRN_MAS3,r12
  460. tlbwe
  461. /* Done...restore registers and get out of here. */
  462. mfspr r11, SPRN_SPRG7R
  463. mtcr r11
  464. mfspr r13, SPRN_SPRG5R
  465. mfspr r12, SPRN_SPRG4R
  466. mfspr r11, SPRN_SPRG1
  467. mfspr r10, SPRN_SPRG0
  468. rfi /* Force context change */
  469. 2:
  470. /*
  471. * The bailout. Restore registers to pre-exception conditions
  472. * and call the heavyweights to help us out.
  473. */
  474. mfspr r11, SPRN_SPRG7R
  475. mtcr r11
  476. mfspr r13, SPRN_SPRG5R
  477. mfspr r12, SPRN_SPRG4R
  478. mfspr r11, SPRN_SPRG1
  479. mfspr r10, SPRN_SPRG0
  480. b data_access
  481. /* Instruction Storage Interrupt */
  482. INSTRUCTION_STORAGE_EXCEPTION
  483. /* External Input Interrupt */
  484. EXCEPTION(0x0500, ExternalInput, do_IRQ, EXC_XFER_LITE)
  485. /* Alignment Interrupt */
  486. ALIGNMENT_EXCEPTION
  487. /* Program Interrupt */
  488. PROGRAM_EXCEPTION
  489. /* Floating Point Unavailable Interrupt */
  490. #ifdef CONFIG_PPC_FPU
  491. FP_UNAVAILABLE_EXCEPTION
  492. #else
  493. #ifdef CONFIG_E200
  494. /* E200 treats 'normal' floating point instructions as FP Unavail exception */
  495. EXCEPTION(0x0800, FloatingPointUnavailable, program_check_exception, EXC_XFER_EE)
  496. #else
  497. EXCEPTION(0x0800, FloatingPointUnavailable, unknown_exception, EXC_XFER_EE)
  498. #endif
  499. #endif
  500. /* System Call Interrupt */
  501. START_EXCEPTION(SystemCall)
  502. NORMAL_EXCEPTION_PROLOG
  503. EXC_XFER_EE_LITE(0x0c00, DoSyscall)
  504. /* Auxillary Processor Unavailable Interrupt */
  505. EXCEPTION(0x2900, AuxillaryProcessorUnavailable, unknown_exception, EXC_XFER_EE)
  506. /* Decrementer Interrupt */
  507. DECREMENTER_EXCEPTION
  508. /* Fixed Internal Timer Interrupt */
  509. /* TODO: Add FIT support */
  510. EXCEPTION(0x3100, FixedIntervalTimer, unknown_exception, EXC_XFER_EE)
  511. /* Watchdog Timer Interrupt */
  512. #ifdef CONFIG_BOOKE_WDT
  513. CRITICAL_EXCEPTION(0x3200, WatchdogTimer, WatchdogException)
  514. #else
  515. CRITICAL_EXCEPTION(0x3200, WatchdogTimer, unknown_exception)
  516. #endif
  517. /* Data TLB Error Interrupt */
  518. START_EXCEPTION(DataTLBError)
  519. mtspr SPRN_SPRG0, r10 /* Save some working registers */
  520. mtspr SPRN_SPRG1, r11
  521. mtspr SPRN_SPRG4W, r12
  522. mtspr SPRN_SPRG5W, r13
  523. mfcr r11
  524. mtspr SPRN_SPRG7W, r11
  525. mfspr r10, SPRN_DEAR /* Get faulting address */
  526. /* If we are faulting a kernel address, we have to use the
  527. * kernel page tables.
  528. */
  529. lis r11, PAGE_OFFSET@h
  530. cmplw 5, r10, r11
  531. blt 5, 3f
  532. lis r11, swapper_pg_dir@h
  533. ori r11, r11, swapper_pg_dir@l
  534. mfspr r12,SPRN_MAS1 /* Set TID to 0 */
  535. rlwinm r12,r12,0,16,1
  536. mtspr SPRN_MAS1,r12
  537. b 4f
  538. /* Get the PGD for the current thread */
  539. 3:
  540. mfspr r11,SPRN_SPRG3
  541. lwz r11,PGDIR(r11)
  542. 4:
  543. FIND_PTE
  544. andi. r13, r11, _PAGE_PRESENT /* Is the page present? */
  545. beq 2f /* Bail if not present */
  546. #ifdef CONFIG_PTE_64BIT
  547. lwz r13, 0(r12)
  548. #endif
  549. ori r11, r11, _PAGE_ACCESSED
  550. stw r11, PTE_FLAGS_OFFSET(r12)
  551. /* Jump to common tlb load */
  552. b finish_tlb_load
  553. 2:
  554. /* The bailout. Restore registers to pre-exception conditions
  555. * and call the heavyweights to help us out.
  556. */
  557. mfspr r11, SPRN_SPRG7R
  558. mtcr r11
  559. mfspr r13, SPRN_SPRG5R
  560. mfspr r12, SPRN_SPRG4R
  561. mfspr r11, SPRN_SPRG1
  562. mfspr r10, SPRN_SPRG0
  563. b data_access
  564. /* Instruction TLB Error Interrupt */
  565. /*
  566. * Nearly the same as above, except we get our
  567. * information from different registers and bailout
  568. * to a different point.
  569. */
  570. START_EXCEPTION(InstructionTLBError)
  571. mtspr SPRN_SPRG0, r10 /* Save some working registers */
  572. mtspr SPRN_SPRG1, r11
  573. mtspr SPRN_SPRG4W, r12
  574. mtspr SPRN_SPRG5W, r13
  575. mfcr r11
  576. mtspr SPRN_SPRG7W, r11
  577. mfspr r10, SPRN_SRR0 /* Get faulting address */
  578. /* If we are faulting a kernel address, we have to use the
  579. * kernel page tables.
  580. */
  581. lis r11, PAGE_OFFSET@h
  582. cmplw 5, r10, r11
  583. blt 5, 3f
  584. lis r11, swapper_pg_dir@h
  585. ori r11, r11, swapper_pg_dir@l
  586. mfspr r12,SPRN_MAS1 /* Set TID to 0 */
  587. rlwinm r12,r12,0,16,1
  588. mtspr SPRN_MAS1,r12
  589. b 4f
  590. /* Get the PGD for the current thread */
  591. 3:
  592. mfspr r11,SPRN_SPRG3
  593. lwz r11,PGDIR(r11)
  594. 4:
  595. FIND_PTE
  596. andi. r13, r11, _PAGE_PRESENT /* Is the page present? */
  597. beq 2f /* Bail if not present */
  598. #ifdef CONFIG_PTE_64BIT
  599. lwz r13, 0(r12)
  600. #endif
  601. ori r11, r11, _PAGE_ACCESSED
  602. stw r11, PTE_FLAGS_OFFSET(r12)
  603. /* Jump to common TLB load point */
  604. b finish_tlb_load
  605. 2:
  606. /* The bailout. Restore registers to pre-exception conditions
  607. * and call the heavyweights to help us out.
  608. */
  609. mfspr r11, SPRN_SPRG7R
  610. mtcr r11
  611. mfspr r13, SPRN_SPRG5R
  612. mfspr r12, SPRN_SPRG4R
  613. mfspr r11, SPRN_SPRG1
  614. mfspr r10, SPRN_SPRG0
  615. b InstructionStorage
  616. #ifdef CONFIG_SPE
  617. /* SPE Unavailable */
  618. START_EXCEPTION(SPEUnavailable)
  619. NORMAL_EXCEPTION_PROLOG
  620. bne load_up_spe
  621. addi r3,r1,STACK_FRAME_OVERHEAD
  622. EXC_XFER_EE_LITE(0x2010, KernelSPE)
  623. #else
  624. EXCEPTION(0x2020, SPEUnavailable, unknown_exception, EXC_XFER_EE)
  625. #endif /* CONFIG_SPE */
  626. /* SPE Floating Point Data */
  627. #ifdef CONFIG_SPE
  628. EXCEPTION(0x2030, SPEFloatingPointData, SPEFloatingPointException, EXC_XFER_EE);
  629. #else
  630. EXCEPTION(0x2040, SPEFloatingPointData, unknown_exception, EXC_XFER_EE)
  631. #endif /* CONFIG_SPE */
  632. /* SPE Floating Point Round */
  633. EXCEPTION(0x2050, SPEFloatingPointRound, unknown_exception, EXC_XFER_EE)
  634. /* Performance Monitor */
  635. EXCEPTION(0x2060, PerformanceMonitor, performance_monitor_exception, EXC_XFER_STD)
  636. /* Debug Interrupt */
  637. DEBUG_EXCEPTION
  638. /*
  639. * Local functions
  640. */
  641. /*
  642. * Data TLB exceptions will bail out to this point
  643. * if they can't resolve the lightweight TLB fault.
  644. */
  645. data_access:
  646. NORMAL_EXCEPTION_PROLOG
  647. mfspr r5,SPRN_ESR /* Grab the ESR, save it, pass arg3 */
  648. stw r5,_ESR(r11)
  649. mfspr r4,SPRN_DEAR /* Grab the DEAR, save it, pass arg2 */
  650. andis. r10,r5,(ESR_ILK|ESR_DLK)@h
  651. bne 1f
  652. EXC_XFER_EE_LITE(0x0300, handle_page_fault)
  653. 1:
  654. addi r3,r1,STACK_FRAME_OVERHEAD
  655. EXC_XFER_EE_LITE(0x0300, CacheLockingException)
  656. /*
  657. * Both the instruction and data TLB miss get to this
  658. * point to load the TLB.
  659. * r10 - EA of fault
  660. * r11 - TLB (info from Linux PTE)
  661. * r12, r13 - available to use
  662. * CR5 - results of addr >= PAGE_OFFSET
  663. * MAS0, MAS1 - loaded with proper value when we get here
  664. * MAS2, MAS3 - will need additional info from Linux PTE
  665. * Upon exit, we reload everything and RFI.
  666. */
  667. finish_tlb_load:
  668. /*
  669. * We set execute, because we don't have the granularity to
  670. * properly set this at the page level (Linux problem).
  671. * Many of these bits are software only. Bits we don't set
  672. * here we (properly should) assume have the appropriate value.
  673. */
  674. mfspr r12, SPRN_MAS2
  675. #ifdef CONFIG_PTE_64BIT
  676. rlwimi r12, r11, 26, 24, 31 /* extract ...WIMGE from pte */
  677. #else
  678. rlwimi r12, r11, 26, 27, 31 /* extract WIMGE from pte */
  679. #endif
  680. mtspr SPRN_MAS2, r12
  681. bge 5, 1f
  682. /* is user addr */
  683. andi. r12, r11, (_PAGE_USER | _PAGE_HWWRITE | _PAGE_HWEXEC)
  684. andi. r10, r11, _PAGE_USER /* Test for _PAGE_USER */
  685. srwi r10, r12, 1
  686. or r12, r12, r10 /* Copy user perms into supervisor */
  687. iseleq r12, 0, r12
  688. b 2f
  689. /* is kernel addr */
  690. 1: rlwinm r12, r11, 31, 29, 29 /* Extract _PAGE_HWWRITE into SW */
  691. ori r12, r12, (MAS3_SX | MAS3_SR)
  692. #ifdef CONFIG_PTE_64BIT
  693. 2: rlwimi r12, r13, 24, 0, 7 /* grab RPN[32:39] */
  694. rlwimi r12, r11, 24, 8, 19 /* grab RPN[40:51] */
  695. mtspr SPRN_MAS3, r12
  696. BEGIN_FTR_SECTION
  697. srwi r10, r13, 8 /* grab RPN[8:31] */
  698. mtspr SPRN_MAS7, r10
  699. END_FTR_SECTION_IFSET(CPU_FTR_BIG_PHYS)
  700. #else
  701. 2: rlwimi r11, r12, 0, 20, 31 /* Extract RPN from PTE and merge with perms */
  702. mtspr SPRN_MAS3, r11
  703. #endif
  704. #ifdef CONFIG_E200
  705. /* Round robin TLB1 entries assignment */
  706. mfspr r12, SPRN_MAS0
  707. /* Extract TLB1CFG(NENTRY) */
  708. mfspr r11, SPRN_TLB1CFG
  709. andi. r11, r11, 0xfff
  710. /* Extract MAS0(NV) */
  711. andi. r13, r12, 0xfff
  712. addi r13, r13, 1
  713. cmpw 0, r13, r11
  714. addi r12, r12, 1
  715. /* check if we need to wrap */
  716. blt 7f
  717. /* wrap back to first free tlbcam entry */
  718. lis r13, tlbcam_index@ha
  719. lwz r13, tlbcam_index@l(r13)
  720. rlwimi r12, r13, 0, 20, 31
  721. 7:
  722. mtspr SPRN_MAS0,r12
  723. #endif /* CONFIG_E200 */
  724. tlbwe
  725. /* Done...restore registers and get out of here. */
  726. mfspr r11, SPRN_SPRG7R
  727. mtcr r11
  728. mfspr r13, SPRN_SPRG5R
  729. mfspr r12, SPRN_SPRG4R
  730. mfspr r11, SPRN_SPRG1
  731. mfspr r10, SPRN_SPRG0
  732. rfi /* Force context change */
  733. #ifdef CONFIG_SPE
  734. /* Note that the SPE support is closely modeled after the AltiVec
  735. * support. Changes to one are likely to be applicable to the
  736. * other! */
  737. load_up_spe:
  738. /*
  739. * Disable SPE for the task which had SPE previously,
  740. * and save its SPE registers in its thread_struct.
  741. * Enables SPE for use in the kernel on return.
  742. * On SMP we know the SPE units are free, since we give it up every
  743. * switch. -- Kumar
  744. */
  745. mfmsr r5
  746. oris r5,r5,MSR_SPE@h
  747. mtmsr r5 /* enable use of SPE now */
  748. isync
  749. /*
  750. * For SMP, we don't do lazy SPE switching because it just gets too
  751. * horrendously complex, especially when a task switches from one CPU
  752. * to another. Instead we call giveup_spe in switch_to.
  753. */
  754. #ifndef CONFIG_SMP
  755. lis r3,last_task_used_spe@ha
  756. lwz r4,last_task_used_spe@l(r3)
  757. cmpi 0,r4,0
  758. beq 1f
  759. addi r4,r4,THREAD /* want THREAD of last_task_used_spe */
  760. SAVE_32EVRS(0,r10,r4)
  761. evxor evr10, evr10, evr10 /* clear out evr10 */
  762. evmwumiaa evr10, evr10, evr10 /* evr10 <- ACC = 0 * 0 + ACC */
  763. li r5,THREAD_ACC
  764. evstddx evr10, r4, r5 /* save off accumulator */
  765. lwz r5,PT_REGS(r4)
  766. lwz r4,_MSR-STACK_FRAME_OVERHEAD(r5)
  767. lis r10,MSR_SPE@h
  768. andc r4,r4,r10 /* disable SPE for previous task */
  769. stw r4,_MSR-STACK_FRAME_OVERHEAD(r5)
  770. 1:
  771. #endif /* !CONFIG_SMP */
  772. /* enable use of SPE after return */
  773. oris r9,r9,MSR_SPE@h
  774. mfspr r5,SPRN_SPRG3 /* current task's THREAD (phys) */
  775. li r4,1
  776. li r10,THREAD_ACC
  777. stw r4,THREAD_USED_SPE(r5)
  778. evlddx evr4,r10,r5
  779. evmra evr4,evr4
  780. REST_32EVRS(0,r10,r5)
  781. #ifndef CONFIG_SMP
  782. subi r4,r5,THREAD
  783. stw r4,last_task_used_spe@l(r3)
  784. #endif /* !CONFIG_SMP */
  785. /* restore registers and return */
  786. 2: REST_4GPRS(3, r11)
  787. lwz r10,_CCR(r11)
  788. REST_GPR(1, r11)
  789. mtcr r10
  790. lwz r10,_LINK(r11)
  791. mtlr r10
  792. REST_GPR(10, r11)
  793. mtspr SPRN_SRR1,r9
  794. mtspr SPRN_SRR0,r12
  795. REST_GPR(9, r11)
  796. REST_GPR(12, r11)
  797. lwz r11,GPR11(r11)
  798. rfi
  799. /*
  800. * SPE unavailable trap from kernel - print a message, but let
  801. * the task use SPE in the kernel until it returns to user mode.
  802. */
  803. KernelSPE:
  804. lwz r3,_MSR(r1)
  805. oris r3,r3,MSR_SPE@h
  806. stw r3,_MSR(r1) /* enable use of SPE after return */
  807. lis r3,87f@h
  808. ori r3,r3,87f@l
  809. mr r4,r2 /* current */
  810. lwz r5,_NIP(r1)
  811. bl printk
  812. b ret_from_except
  813. 87: .string "SPE used in kernel (task=%p, pc=%x) \n"
  814. .align 4,0
  815. #endif /* CONFIG_SPE */
  816. /*
  817. * Global functions
  818. */
  819. /*
  820. * extern void loadcam_entry(unsigned int index)
  821. *
  822. * Load TLBCAM[index] entry in to the L2 CAM MMU
  823. */
  824. _GLOBAL(loadcam_entry)
  825. lis r4,TLBCAM@ha
  826. addi r4,r4,TLBCAM@l
  827. mulli r5,r3,20
  828. add r3,r5,r4
  829. lwz r4,0(r3)
  830. mtspr SPRN_MAS0,r4
  831. lwz r4,4(r3)
  832. mtspr SPRN_MAS1,r4
  833. lwz r4,8(r3)
  834. mtspr SPRN_MAS2,r4
  835. lwz r4,12(r3)
  836. mtspr SPRN_MAS3,r4
  837. tlbwe
  838. isync
  839. blr
  840. /*
  841. * extern void giveup_altivec(struct task_struct *prev)
  842. *
  843. * The e500 core does not have an AltiVec unit.
  844. */
  845. _GLOBAL(giveup_altivec)
  846. blr
  847. #ifdef CONFIG_SPE
  848. /*
  849. * extern void giveup_spe(struct task_struct *prev)
  850. *
  851. */
  852. _GLOBAL(giveup_spe)
  853. mfmsr r5
  854. oris r5,r5,MSR_SPE@h
  855. mtmsr r5 /* enable use of SPE now */
  856. isync
  857. cmpi 0,r3,0
  858. beqlr- /* if no previous owner, done */
  859. addi r3,r3,THREAD /* want THREAD of task */
  860. lwz r5,PT_REGS(r3)
  861. cmpi 0,r5,0
  862. SAVE_32EVRS(0, r4, r3)
  863. evxor evr6, evr6, evr6 /* clear out evr6 */
  864. evmwumiaa evr6, evr6, evr6 /* evr6 <- ACC = 0 * 0 + ACC */
  865. li r4,THREAD_ACC
  866. evstddx evr6, r4, r3 /* save off accumulator */
  867. mfspr r6,SPRN_SPEFSCR
  868. stw r6,THREAD_SPEFSCR(r3) /* save spefscr register value */
  869. beq 1f
  870. lwz r4,_MSR-STACK_FRAME_OVERHEAD(r5)
  871. lis r3,MSR_SPE@h
  872. andc r4,r4,r3 /* disable SPE for previous task */
  873. stw r4,_MSR-STACK_FRAME_OVERHEAD(r5)
  874. 1:
  875. #ifndef CONFIG_SMP
  876. li r5,0
  877. lis r4,last_task_used_spe@ha
  878. stw r5,last_task_used_spe@l(r4)
  879. #endif /* !CONFIG_SMP */
  880. blr
  881. #endif /* CONFIG_SPE */
  882. /*
  883. * extern void giveup_fpu(struct task_struct *prev)
  884. *
  885. * Not all FSL Book-E cores have an FPU
  886. */
  887. #ifndef CONFIG_PPC_FPU
  888. _GLOBAL(giveup_fpu)
  889. blr
  890. #endif
  891. /*
  892. * extern void abort(void)
  893. *
  894. * At present, this routine just applies a system reset.
  895. */
  896. _GLOBAL(abort)
  897. li r13,0
  898. mtspr SPRN_DBCR0,r13 /* disable all debug events */
  899. isync
  900. mfmsr r13
  901. ori r13,r13,MSR_DE@l /* Enable Debug Events */
  902. mtmsr r13
  903. isync
  904. mfspr r13,SPRN_DBCR0
  905. lis r13,(DBCR0_IDM|DBCR0_RST_CHIP)@h
  906. mtspr SPRN_DBCR0,r13
  907. isync
  908. _GLOBAL(set_context)
  909. #ifdef CONFIG_BDI_SWITCH
  910. /* Context switch the PTE pointer for the Abatron BDI2000.
  911. * The PGDIR is the second parameter.
  912. */
  913. lis r5, abatron_pteptrs@h
  914. ori r5, r5, abatron_pteptrs@l
  915. stw r4, 0x4(r5)
  916. #endif
  917. mtspr SPRN_PID,r3
  918. isync /* Force context change */
  919. blr
  920. /*
  921. * We put a few things here that have to be page-aligned. This stuff
  922. * goes at the beginning of the data segment, which is page-aligned.
  923. */
  924. .data
  925. .align 12
  926. .globl sdata
  927. sdata:
  928. .globl empty_zero_page
  929. empty_zero_page:
  930. .space 4096
  931. .globl swapper_pg_dir
  932. swapper_pg_dir:
  933. .space 4096
  934. /* Reserved 4k for the critical exception stack & 4k for the machine
  935. * check stack per CPU for kernel mode exceptions */
  936. .section .bss
  937. .align 12
  938. exception_stack_bottom:
  939. .space BOOKE_EXCEPTION_STACK_SIZE * NR_CPUS
  940. .globl exception_stack_top
  941. exception_stack_top:
  942. /*
  943. * Room for two PTE pointers, usually the kernel and current user pointers
  944. * to their respective root page table.
  945. */
  946. abatron_pteptrs:
  947. .space 8