head_8xx.S 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852
  1. /*
  2. * PowerPC version
  3. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  4. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  5. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  6. * Low-level exception handlers and MMU support
  7. * rewritten by Paul Mackerras.
  8. * Copyright (C) 1996 Paul Mackerras.
  9. * MPC8xx modifications by Dan Malek
  10. * Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
  11. *
  12. * This file contains low-level support and setup for PowerPC 8xx
  13. * embedded processors, including trap and interrupt dispatch.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License
  17. * as published by the Free Software Foundation; either version
  18. * 2 of the License, or (at your option) any later version.
  19. *
  20. */
  21. #include <asm/processor.h>
  22. #include <asm/page.h>
  23. #include <asm/mmu.h>
  24. #include <asm/cache.h>
  25. #include <asm/pgtable.h>
  26. #include <asm/cputable.h>
  27. #include <asm/thread_info.h>
  28. #include <asm/ppc_asm.h>
  29. #include <asm/asm-offsets.h>
  30. /* Macro to make the code more readable. */
  31. #ifdef CONFIG_8xx_CPU6
  32. #define DO_8xx_CPU6(val, reg) \
  33. li reg, val; \
  34. stw reg, 12(r0); \
  35. lwz reg, 12(r0);
  36. #else
  37. #define DO_8xx_CPU6(val, reg)
  38. #endif
  39. .section .text.head, "ax"
  40. _ENTRY(_stext);
  41. _ENTRY(_start);
  42. /* MPC8xx
  43. * This port was done on an MBX board with an 860. Right now I only
  44. * support an ELF compressed (zImage) boot from EPPC-Bug because the
  45. * code there loads up some registers before calling us:
  46. * r3: ptr to board info data
  47. * r4: initrd_start or if no initrd then 0
  48. * r5: initrd_end - unused if r4 is 0
  49. * r6: Start of command line string
  50. * r7: End of command line string
  51. *
  52. * I decided to use conditional compilation instead of checking PVR and
  53. * adding more processor specific branches around code I don't need.
  54. * Since this is an embedded processor, I also appreciate any memory
  55. * savings I can get.
  56. *
  57. * The MPC8xx does not have any BATs, but it supports large page sizes.
  58. * We first initialize the MMU to support 8M byte pages, then load one
  59. * entry into each of the instruction and data TLBs to map the first
  60. * 8M 1:1. I also mapped an additional I/O space 1:1 so we can get to
  61. * the "internal" processor registers before MMU_init is called.
  62. *
  63. * The TLB code currently contains a major hack. Since I use the condition
  64. * code register, I have to save and restore it. I am out of registers, so
  65. * I just store it in memory location 0 (the TLB handlers are not reentrant).
  66. * To avoid making any decisions, I need to use the "segment" valid bit
  67. * in the first level table, but that would require many changes to the
  68. * Linux page directory/table functions that I don't want to do right now.
  69. *
  70. * I used to use SPRG2 for a temporary register in the TLB handler, but it
  71. * has since been put to other uses. I now use a hack to save a register
  72. * and the CCR at memory location 0.....Someday I'll fix this.....
  73. * -- Dan
  74. */
  75. .globl __start
  76. __start:
  77. mr r31,r3 /* save parameters */
  78. mr r30,r4
  79. mr r29,r5
  80. mr r28,r6
  81. mr r27,r7
  82. /* We have to turn on the MMU right away so we get cache modes
  83. * set correctly.
  84. */
  85. bl initial_mmu
  86. /* We now have the lower 8 Meg mapped into TLB entries, and the caches
  87. * ready to work.
  88. */
  89. turn_on_mmu:
  90. mfmsr r0
  91. ori r0,r0,MSR_DR|MSR_IR
  92. mtspr SPRN_SRR1,r0
  93. lis r0,start_here@h
  94. ori r0,r0,start_here@l
  95. mtspr SPRN_SRR0,r0
  96. SYNC
  97. rfi /* enables MMU */
  98. /*
  99. * Exception entry code. This code runs with address translation
  100. * turned off, i.e. using physical addresses.
  101. * We assume sprg3 has the physical address of the current
  102. * task's thread_struct.
  103. */
  104. #define EXCEPTION_PROLOG \
  105. mtspr SPRN_SPRG0,r10; \
  106. mtspr SPRN_SPRG1,r11; \
  107. mfcr r10; \
  108. EXCEPTION_PROLOG_1; \
  109. EXCEPTION_PROLOG_2
  110. #define EXCEPTION_PROLOG_1 \
  111. mfspr r11,SPRN_SRR1; /* check whether user or kernel */ \
  112. andi. r11,r11,MSR_PR; \
  113. tophys(r11,r1); /* use tophys(r1) if kernel */ \
  114. beq 1f; \
  115. mfspr r11,SPRN_SPRG3; \
  116. lwz r11,THREAD_INFO-THREAD(r11); \
  117. addi r11,r11,THREAD_SIZE; \
  118. tophys(r11,r11); \
  119. 1: subi r11,r11,INT_FRAME_SIZE /* alloc exc. frame */
  120. #define EXCEPTION_PROLOG_2 \
  121. CLR_TOP32(r11); \
  122. stw r10,_CCR(r11); /* save registers */ \
  123. stw r12,GPR12(r11); \
  124. stw r9,GPR9(r11); \
  125. mfspr r10,SPRN_SPRG0; \
  126. stw r10,GPR10(r11); \
  127. mfspr r12,SPRN_SPRG1; \
  128. stw r12,GPR11(r11); \
  129. mflr r10; \
  130. stw r10,_LINK(r11); \
  131. mfspr r12,SPRN_SRR0; \
  132. mfspr r9,SPRN_SRR1; \
  133. stw r1,GPR1(r11); \
  134. stw r1,0(r11); \
  135. tovirt(r1,r11); /* set new kernel sp */ \
  136. li r10,MSR_KERNEL & ~(MSR_IR|MSR_DR); /* can take exceptions */ \
  137. MTMSRD(r10); /* (except for mach check in rtas) */ \
  138. stw r0,GPR0(r11); \
  139. SAVE_4GPRS(3, r11); \
  140. SAVE_2GPRS(7, r11)
  141. /*
  142. * Note: code which follows this uses cr0.eq (set if from kernel),
  143. * r11, r12 (SRR0), and r9 (SRR1).
  144. *
  145. * Note2: once we have set r1 we are in a position to take exceptions
  146. * again, and we could thus set MSR:RI at that point.
  147. */
  148. /*
  149. * Exception vectors.
  150. */
  151. #define EXCEPTION(n, label, hdlr, xfer) \
  152. . = n; \
  153. label: \
  154. EXCEPTION_PROLOG; \
  155. addi r3,r1,STACK_FRAME_OVERHEAD; \
  156. xfer(n, hdlr)
  157. #define EXC_XFER_TEMPLATE(n, hdlr, trap, copyee, tfer, ret) \
  158. li r10,trap; \
  159. stw r10,_TRAP(r11); \
  160. li r10,MSR_KERNEL; \
  161. copyee(r10, r9); \
  162. bl tfer; \
  163. i##n: \
  164. .long hdlr; \
  165. .long ret
  166. #define COPY_EE(d, s) rlwimi d,s,0,16,16
  167. #define NOCOPY(d, s)
  168. #define EXC_XFER_STD(n, hdlr) \
  169. EXC_XFER_TEMPLATE(n, hdlr, n, NOCOPY, transfer_to_handler_full, \
  170. ret_from_except_full)
  171. #define EXC_XFER_LITE(n, hdlr) \
  172. EXC_XFER_TEMPLATE(n, hdlr, n+1, NOCOPY, transfer_to_handler, \
  173. ret_from_except)
  174. #define EXC_XFER_EE(n, hdlr) \
  175. EXC_XFER_TEMPLATE(n, hdlr, n, COPY_EE, transfer_to_handler_full, \
  176. ret_from_except_full)
  177. #define EXC_XFER_EE_LITE(n, hdlr) \
  178. EXC_XFER_TEMPLATE(n, hdlr, n+1, COPY_EE, transfer_to_handler, \
  179. ret_from_except)
  180. /* System reset */
  181. EXCEPTION(0x100, Reset, unknown_exception, EXC_XFER_STD)
  182. /* Machine check */
  183. . = 0x200
  184. MachineCheck:
  185. EXCEPTION_PROLOG
  186. mfspr r4,SPRN_DAR
  187. stw r4,_DAR(r11)
  188. mfspr r5,SPRN_DSISR
  189. stw r5,_DSISR(r11)
  190. addi r3,r1,STACK_FRAME_OVERHEAD
  191. EXC_XFER_STD(0x200, machine_check_exception)
  192. /* Data access exception.
  193. * This is "never generated" by the MPC8xx. We jump to it for other
  194. * translation errors.
  195. */
  196. . = 0x300
  197. DataAccess:
  198. EXCEPTION_PROLOG
  199. mfspr r10,SPRN_DSISR
  200. stw r10,_DSISR(r11)
  201. mr r5,r10
  202. mfspr r4,SPRN_DAR
  203. EXC_XFER_EE_LITE(0x300, handle_page_fault)
  204. /* Instruction access exception.
  205. * This is "never generated" by the MPC8xx. We jump to it for other
  206. * translation errors.
  207. */
  208. . = 0x400
  209. InstructionAccess:
  210. EXCEPTION_PROLOG
  211. mr r4,r12
  212. mr r5,r9
  213. EXC_XFER_EE_LITE(0x400, handle_page_fault)
  214. /* External interrupt */
  215. EXCEPTION(0x500, HardwareInterrupt, do_IRQ, EXC_XFER_LITE)
  216. /* Alignment exception */
  217. . = 0x600
  218. Alignment:
  219. EXCEPTION_PROLOG
  220. mfspr r4,SPRN_DAR
  221. stw r4,_DAR(r11)
  222. mfspr r5,SPRN_DSISR
  223. stw r5,_DSISR(r11)
  224. addi r3,r1,STACK_FRAME_OVERHEAD
  225. EXC_XFER_EE(0x600, alignment_exception)
  226. /* Program check exception */
  227. EXCEPTION(0x700, ProgramCheck, program_check_exception, EXC_XFER_STD)
  228. /* No FPU on MPC8xx. This exception is not supposed to happen.
  229. */
  230. EXCEPTION(0x800, FPUnavailable, unknown_exception, EXC_XFER_STD)
  231. /* Decrementer */
  232. EXCEPTION(0x900, Decrementer, timer_interrupt, EXC_XFER_LITE)
  233. EXCEPTION(0xa00, Trap_0a, unknown_exception, EXC_XFER_EE)
  234. EXCEPTION(0xb00, Trap_0b, unknown_exception, EXC_XFER_EE)
  235. /* System call */
  236. . = 0xc00
  237. SystemCall:
  238. EXCEPTION_PROLOG
  239. EXC_XFER_EE_LITE(0xc00, DoSyscall)
  240. /* Single step - not used on 601 */
  241. EXCEPTION(0xd00, SingleStep, single_step_exception, EXC_XFER_STD)
  242. EXCEPTION(0xe00, Trap_0e, unknown_exception, EXC_XFER_EE)
  243. EXCEPTION(0xf00, Trap_0f, unknown_exception, EXC_XFER_EE)
  244. /* On the MPC8xx, this is a software emulation interrupt. It occurs
  245. * for all unimplemented and illegal instructions.
  246. */
  247. EXCEPTION(0x1000, SoftEmu, SoftwareEmulation, EXC_XFER_STD)
  248. . = 0x1100
  249. /*
  250. * For the MPC8xx, this is a software tablewalk to load the instruction
  251. * TLB. It is modelled after the example in the Motorola manual. The task
  252. * switch loads the M_TWB register with the pointer to the first level table.
  253. * If we discover there is no second level table (value is zero) or if there
  254. * is an invalid pte, we load that into the TLB, which causes another fault
  255. * into the TLB Error interrupt where we can handle such problems.
  256. * We have to use the MD_xxx registers for the tablewalk because the
  257. * equivalent MI_xxx registers only perform the attribute functions.
  258. */
  259. InstructionTLBMiss:
  260. #ifdef CONFIG_8xx_CPU6
  261. stw r3, 8(r0)
  262. #endif
  263. DO_8xx_CPU6(0x3f80, r3)
  264. mtspr SPRN_M_TW, r10 /* Save a couple of working registers */
  265. mfcr r10
  266. stw r10, 0(r0)
  267. stw r11, 4(r0)
  268. mfspr r10, SPRN_SRR0 /* Get effective address of fault */
  269. #ifdef CONFIG_8xx_CPU15
  270. addi r11, r10, 0x1000
  271. tlbie r11
  272. addi r11, r10, -0x1000
  273. tlbie r11
  274. #endif
  275. DO_8xx_CPU6(0x3780, r3)
  276. mtspr SPRN_MD_EPN, r10 /* Have to use MD_EPN for walk, MI_EPN can't */
  277. mfspr r10, SPRN_M_TWB /* Get level 1 table entry address */
  278. /* If we are faulting a kernel address, we have to use the
  279. * kernel page tables.
  280. */
  281. andi. r11, r10, 0x0800 /* Address >= 0x80000000 */
  282. beq 3f
  283. lis r11, swapper_pg_dir@h
  284. ori r11, r11, swapper_pg_dir@l
  285. rlwimi r10, r11, 0, 2, 19
  286. 3:
  287. lwz r11, 0(r10) /* Get the level 1 entry */
  288. rlwinm. r10, r11,0,0,19 /* Extract page descriptor page address */
  289. beq 2f /* If zero, don't try to find a pte */
  290. /* We have a pte table, so load the MI_TWC with the attributes
  291. * for this "segment."
  292. */
  293. ori r11,r11,1 /* Set valid bit */
  294. DO_8xx_CPU6(0x2b80, r3)
  295. mtspr SPRN_MI_TWC, r11 /* Set segment attributes */
  296. DO_8xx_CPU6(0x3b80, r3)
  297. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  298. mfspr r11, SPRN_MD_TWC /* ....and get the pte address */
  299. lwz r10, 0(r11) /* Get the pte */
  300. ori r10, r10, _PAGE_ACCESSED
  301. stw r10, 0(r11)
  302. /* The Linux PTE won't go exactly into the MMU TLB.
  303. * Software indicator bits 21, 22 and 28 must be clear.
  304. * Software indicator bits 24, 25, 26, and 27 must be
  305. * set. All other Linux PTE bits control the behavior
  306. * of the MMU.
  307. */
  308. 2: li r11, 0x00f0
  309. rlwimi r10, r11, 0, 24, 28 /* Set 24-27, clear 28 */
  310. DO_8xx_CPU6(0x2d80, r3)
  311. mtspr SPRN_MI_RPN, r10 /* Update TLB entry */
  312. mfspr r10, SPRN_M_TW /* Restore registers */
  313. lwz r11, 0(r0)
  314. mtcr r11
  315. lwz r11, 4(r0)
  316. #ifdef CONFIG_8xx_CPU6
  317. lwz r3, 8(r0)
  318. #endif
  319. rfi
  320. . = 0x1200
  321. DataStoreTLBMiss:
  322. #ifdef CONFIG_8xx_CPU6
  323. stw r3, 8(r0)
  324. #endif
  325. DO_8xx_CPU6(0x3f80, r3)
  326. mtspr SPRN_M_TW, r10 /* Save a couple of working registers */
  327. mfcr r10
  328. stw r10, 0(r0)
  329. stw r11, 4(r0)
  330. mfspr r10, SPRN_M_TWB /* Get level 1 table entry address */
  331. /* If we are faulting a kernel address, we have to use the
  332. * kernel page tables.
  333. */
  334. andi. r11, r10, 0x0800
  335. beq 3f
  336. lis r11, swapper_pg_dir@h
  337. ori r11, r11, swapper_pg_dir@l
  338. rlwimi r10, r11, 0, 2, 19
  339. 3:
  340. lwz r11, 0(r10) /* Get the level 1 entry */
  341. rlwinm. r10, r11,0,0,19 /* Extract page descriptor page address */
  342. beq 2f /* If zero, don't try to find a pte */
  343. /* We have a pte table, so load fetch the pte from the table.
  344. */
  345. ori r11, r11, 1 /* Set valid bit in physical L2 page */
  346. DO_8xx_CPU6(0x3b80, r3)
  347. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  348. mfspr r10, SPRN_MD_TWC /* ....and get the pte address */
  349. lwz r10, 0(r10) /* Get the pte */
  350. /* Insert the Guarded flag into the TWC from the Linux PTE.
  351. * It is bit 27 of both the Linux PTE and the TWC (at least
  352. * I got that right :-). It will be better when we can put
  353. * this into the Linux pgd/pmd and load it in the operation
  354. * above.
  355. */
  356. rlwimi r11, r10, 0, 27, 27
  357. DO_8xx_CPU6(0x3b80, r3)
  358. mtspr SPRN_MD_TWC, r11
  359. mfspr r11, SPRN_MD_TWC /* get the pte address again */
  360. ori r10, r10, _PAGE_ACCESSED
  361. stw r10, 0(r11)
  362. /* The Linux PTE won't go exactly into the MMU TLB.
  363. * Software indicator bits 21, 22 and 28 must be clear.
  364. * Software indicator bits 24, 25, 26, and 27 must be
  365. * set. All other Linux PTE bits control the behavior
  366. * of the MMU.
  367. */
  368. 2: li r11, 0x00f0
  369. rlwimi r10, r11, 0, 24, 28 /* Set 24-27, clear 28 */
  370. DO_8xx_CPU6(0x3d80, r3)
  371. mtspr SPRN_MD_RPN, r10 /* Update TLB entry */
  372. mfspr r10, SPRN_M_TW /* Restore registers */
  373. lwz r11, 0(r0)
  374. mtcr r11
  375. lwz r11, 4(r0)
  376. #ifdef CONFIG_8xx_CPU6
  377. lwz r3, 8(r0)
  378. #endif
  379. rfi
  380. /* This is an instruction TLB error on the MPC8xx. This could be due
  381. * to many reasons, such as executing guarded memory or illegal instruction
  382. * addresses. There is nothing to do but handle a big time error fault.
  383. */
  384. . = 0x1300
  385. InstructionTLBError:
  386. b InstructionAccess
  387. /* This is the data TLB error on the MPC8xx. This could be due to
  388. * many reasons, including a dirty update to a pte. We can catch that
  389. * one here, but anything else is an error. First, we track down the
  390. * Linux pte. If it is valid, write access is allowed, but the
  391. * page dirty bit is not set, we will set it and reload the TLB. For
  392. * any other case, we bail out to a higher level function that can
  393. * handle it.
  394. */
  395. . = 0x1400
  396. DataTLBError:
  397. #ifdef CONFIG_8xx_CPU6
  398. stw r3, 8(r0)
  399. #endif
  400. DO_8xx_CPU6(0x3f80, r3)
  401. mtspr SPRN_M_TW, r10 /* Save a couple of working registers */
  402. mfcr r10
  403. stw r10, 0(r0)
  404. stw r11, 4(r0)
  405. /* First, make sure this was a store operation.
  406. */
  407. mfspr r10, SPRN_DSISR
  408. andis. r11, r10, 0x0200 /* If set, indicates store op */
  409. beq 2f
  410. /* The EA of a data TLB miss is automatically stored in the MD_EPN
  411. * register. The EA of a data TLB error is automatically stored in
  412. * the DAR, but not the MD_EPN register. We must copy the 20 most
  413. * significant bits of the EA from the DAR to MD_EPN before we
  414. * start walking the page tables. We also need to copy the CASID
  415. * value from the M_CASID register.
  416. * Addendum: The EA of a data TLB error is _supposed_ to be stored
  417. * in DAR, but it seems that this doesn't happen in some cases, such
  418. * as when the error is due to a dcbi instruction to a page with a
  419. * TLB that doesn't have the changed bit set. In such cases, there
  420. * does not appear to be any way to recover the EA of the error
  421. * since it is neither in DAR nor MD_EPN. As a workaround, the
  422. * _PAGE_HWWRITE bit is set for all kernel data pages when the PTEs
  423. * are initialized in mapin_ram(). This will avoid the problem,
  424. * assuming we only use the dcbi instruction on kernel addresses.
  425. */
  426. mfspr r10, SPRN_DAR
  427. rlwinm r11, r10, 0, 0, 19
  428. ori r11, r11, MD_EVALID
  429. mfspr r10, SPRN_M_CASID
  430. rlwimi r11, r10, 0, 28, 31
  431. DO_8xx_CPU6(0x3780, r3)
  432. mtspr SPRN_MD_EPN, r11
  433. mfspr r10, SPRN_M_TWB /* Get level 1 table entry address */
  434. /* If we are faulting a kernel address, we have to use the
  435. * kernel page tables.
  436. */
  437. andi. r11, r10, 0x0800
  438. beq 3f
  439. lis r11, swapper_pg_dir@h
  440. ori r11, r11, swapper_pg_dir@l
  441. rlwimi r10, r11, 0, 2, 19
  442. 3:
  443. lwz r11, 0(r10) /* Get the level 1 entry */
  444. rlwinm. r10, r11,0,0,19 /* Extract page descriptor page address */
  445. beq 2f /* If zero, bail */
  446. /* We have a pte table, so fetch the pte from the table.
  447. */
  448. ori r11, r11, 1 /* Set valid bit in physical L2 page */
  449. DO_8xx_CPU6(0x3b80, r3)
  450. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  451. mfspr r11, SPRN_MD_TWC /* ....and get the pte address */
  452. lwz r10, 0(r11) /* Get the pte */
  453. andi. r11, r10, _PAGE_RW /* Is it writeable? */
  454. beq 2f /* Bail out if not */
  455. /* Update 'changed', among others.
  456. */
  457. ori r10, r10, _PAGE_DIRTY|_PAGE_ACCESSED|_PAGE_HWWRITE
  458. mfspr r11, SPRN_MD_TWC /* Get pte address again */
  459. stw r10, 0(r11) /* and update pte in table */
  460. /* The Linux PTE won't go exactly into the MMU TLB.
  461. * Software indicator bits 21, 22 and 28 must be clear.
  462. * Software indicator bits 24, 25, 26, and 27 must be
  463. * set. All other Linux PTE bits control the behavior
  464. * of the MMU.
  465. */
  466. li r11, 0x00f0
  467. rlwimi r10, r11, 0, 24, 28 /* Set 24-27, clear 28 */
  468. DO_8xx_CPU6(0x3d80, r3)
  469. mtspr SPRN_MD_RPN, r10 /* Update TLB entry */
  470. mfspr r10, SPRN_M_TW /* Restore registers */
  471. lwz r11, 0(r0)
  472. mtcr r11
  473. lwz r11, 4(r0)
  474. #ifdef CONFIG_8xx_CPU6
  475. lwz r3, 8(r0)
  476. #endif
  477. rfi
  478. 2:
  479. mfspr r10, SPRN_M_TW /* Restore registers */
  480. lwz r11, 0(r0)
  481. mtcr r11
  482. lwz r11, 4(r0)
  483. #ifdef CONFIG_8xx_CPU6
  484. lwz r3, 8(r0)
  485. #endif
  486. b DataAccess
  487. EXCEPTION(0x1500, Trap_15, unknown_exception, EXC_XFER_EE)
  488. EXCEPTION(0x1600, Trap_16, unknown_exception, EXC_XFER_EE)
  489. EXCEPTION(0x1700, Trap_17, unknown_exception, EXC_XFER_EE)
  490. EXCEPTION(0x1800, Trap_18, unknown_exception, EXC_XFER_EE)
  491. EXCEPTION(0x1900, Trap_19, unknown_exception, EXC_XFER_EE)
  492. EXCEPTION(0x1a00, Trap_1a, unknown_exception, EXC_XFER_EE)
  493. EXCEPTION(0x1b00, Trap_1b, unknown_exception, EXC_XFER_EE)
  494. /* On the MPC8xx, these next four traps are used for development
  495. * support of breakpoints and such. Someday I will get around to
  496. * using them.
  497. */
  498. EXCEPTION(0x1c00, Trap_1c, unknown_exception, EXC_XFER_EE)
  499. EXCEPTION(0x1d00, Trap_1d, unknown_exception, EXC_XFER_EE)
  500. EXCEPTION(0x1e00, Trap_1e, unknown_exception, EXC_XFER_EE)
  501. EXCEPTION(0x1f00, Trap_1f, unknown_exception, EXC_XFER_EE)
  502. . = 0x2000
  503. .globl giveup_fpu
  504. giveup_fpu:
  505. blr
  506. /*
  507. * This is where the main kernel code starts.
  508. */
  509. start_here:
  510. /* ptr to current */
  511. lis r2,init_task@h
  512. ori r2,r2,init_task@l
  513. /* ptr to phys current thread */
  514. tophys(r4,r2)
  515. addi r4,r4,THREAD /* init task's THREAD */
  516. mtspr SPRN_SPRG3,r4
  517. li r3,0
  518. mtspr SPRN_SPRG2,r3 /* 0 => r1 has kernel sp */
  519. /* stack */
  520. lis r1,init_thread_union@ha
  521. addi r1,r1,init_thread_union@l
  522. li r0,0
  523. stwu r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1)
  524. bl early_init /* We have to do this with MMU on */
  525. /*
  526. * Decide what sort of machine this is and initialize the MMU.
  527. */
  528. mr r3,r31
  529. mr r4,r30
  530. mr r5,r29
  531. mr r6,r28
  532. mr r7,r27
  533. bl machine_init
  534. bl MMU_init
  535. /*
  536. * Go back to running unmapped so we can load up new values
  537. * and change to using our exception vectors.
  538. * On the 8xx, all we have to do is invalidate the TLB to clear
  539. * the old 8M byte TLB mappings and load the page table base register.
  540. */
  541. /* The right way to do this would be to track it down through
  542. * init's THREAD like the context switch code does, but this is
  543. * easier......until someone changes init's static structures.
  544. */
  545. lis r6, swapper_pg_dir@h
  546. ori r6, r6, swapper_pg_dir@l
  547. tophys(r6,r6)
  548. #ifdef CONFIG_8xx_CPU6
  549. lis r4, cpu6_errata_word@h
  550. ori r4, r4, cpu6_errata_word@l
  551. li r3, 0x3980
  552. stw r3, 12(r4)
  553. lwz r3, 12(r4)
  554. #endif
  555. mtspr SPRN_M_TWB, r6
  556. lis r4,2f@h
  557. ori r4,r4,2f@l
  558. tophys(r4,r4)
  559. li r3,MSR_KERNEL & ~(MSR_IR|MSR_DR)
  560. mtspr SPRN_SRR0,r4
  561. mtspr SPRN_SRR1,r3
  562. rfi
  563. /* Load up the kernel context */
  564. 2:
  565. SYNC /* Force all PTE updates to finish */
  566. tlbia /* Clear all TLB entries */
  567. sync /* wait for tlbia/tlbie to finish */
  568. TLBSYNC /* ... on all CPUs */
  569. /* set up the PTE pointers for the Abatron bdiGDB.
  570. */
  571. tovirt(r6,r6)
  572. lis r5, abatron_pteptrs@h
  573. ori r5, r5, abatron_pteptrs@l
  574. stw r5, 0xf0(r0) /* Must match your Abatron config file */
  575. tophys(r5,r5)
  576. stw r6, 0(r5)
  577. /* Now turn on the MMU for real! */
  578. li r4,MSR_KERNEL
  579. lis r3,start_kernel@h
  580. ori r3,r3,start_kernel@l
  581. mtspr SPRN_SRR0,r3
  582. mtspr SPRN_SRR1,r4
  583. rfi /* enable MMU and jump to start_kernel */
  584. /* Set up the initial MMU state so we can do the first level of
  585. * kernel initialization. This maps the first 8 MBytes of memory 1:1
  586. * virtual to physical. Also, set the cache mode since that is defined
  587. * by TLB entries and perform any additional mapping (like of the IMMR).
  588. * If configured to pin some TLBs, we pin the first 8 Mbytes of kernel,
  589. * 24 Mbytes of data, and the 8M IMMR space. Anything not covered by
  590. * these mappings is mapped by page tables.
  591. */
  592. initial_mmu:
  593. tlbia /* Invalidate all TLB entries */
  594. #ifdef CONFIG_PIN_TLB
  595. lis r8, MI_RSV4I@h
  596. ori r8, r8, 0x1c00
  597. #else
  598. li r8, 0
  599. #endif
  600. mtspr SPRN_MI_CTR, r8 /* Set instruction MMU control */
  601. #ifdef CONFIG_PIN_TLB
  602. lis r10, (MD_RSV4I | MD_RESETVAL)@h
  603. ori r10, r10, 0x1c00
  604. mr r8, r10
  605. #else
  606. lis r10, MD_RESETVAL@h
  607. #endif
  608. #ifndef CONFIG_8xx_COPYBACK
  609. oris r10, r10, MD_WTDEF@h
  610. #endif
  611. mtspr SPRN_MD_CTR, r10 /* Set data TLB control */
  612. /* Now map the lower 8 Meg into the TLBs. For this quick hack,
  613. * we can load the instruction and data TLB registers with the
  614. * same values.
  615. */
  616. lis r8, KERNELBASE@h /* Create vaddr for TLB */
  617. ori r8, r8, MI_EVALID /* Mark it valid */
  618. mtspr SPRN_MI_EPN, r8
  619. mtspr SPRN_MD_EPN, r8
  620. li r8, MI_PS8MEG /* Set 8M byte page */
  621. ori r8, r8, MI_SVALID /* Make it valid */
  622. mtspr SPRN_MI_TWC, r8
  623. mtspr SPRN_MD_TWC, r8
  624. li r8, MI_BOOTINIT /* Create RPN for address 0 */
  625. mtspr SPRN_MI_RPN, r8 /* Store TLB entry */
  626. mtspr SPRN_MD_RPN, r8
  627. lis r8, MI_Kp@h /* Set the protection mode */
  628. mtspr SPRN_MI_AP, r8
  629. mtspr SPRN_MD_AP, r8
  630. /* Map another 8 MByte at the IMMR to get the processor
  631. * internal registers (among other things).
  632. */
  633. #ifdef CONFIG_PIN_TLB
  634. addi r10, r10, 0x0100
  635. mtspr SPRN_MD_CTR, r10
  636. #endif
  637. mfspr r9, 638 /* Get current IMMR */
  638. andis. r9, r9, 0xff80 /* Get 8Mbyte boundary */
  639. mr r8, r9 /* Create vaddr for TLB */
  640. ori r8, r8, MD_EVALID /* Mark it valid */
  641. mtspr SPRN_MD_EPN, r8
  642. li r8, MD_PS8MEG /* Set 8M byte page */
  643. ori r8, r8, MD_SVALID /* Make it valid */
  644. mtspr SPRN_MD_TWC, r8
  645. mr r8, r9 /* Create paddr for TLB */
  646. ori r8, r8, MI_BOOTINIT|0x2 /* Inhibit cache -- Cort */
  647. mtspr SPRN_MD_RPN, r8
  648. #ifdef CONFIG_PIN_TLB
  649. /* Map two more 8M kernel data pages.
  650. */
  651. addi r10, r10, 0x0100
  652. mtspr SPRN_MD_CTR, r10
  653. lis r8, KERNELBASE@h /* Create vaddr for TLB */
  654. addis r8, r8, 0x0080 /* Add 8M */
  655. ori r8, r8, MI_EVALID /* Mark it valid */
  656. mtspr SPRN_MD_EPN, r8
  657. li r9, MI_PS8MEG /* Set 8M byte page */
  658. ori r9, r9, MI_SVALID /* Make it valid */
  659. mtspr SPRN_MD_TWC, r9
  660. li r11, MI_BOOTINIT /* Create RPN for address 0 */
  661. addis r11, r11, 0x0080 /* Add 8M */
  662. mtspr SPRN_MD_RPN, r11
  663. addis r8, r8, 0x0080 /* Add 8M */
  664. mtspr SPRN_MD_EPN, r8
  665. mtspr SPRN_MD_TWC, r9
  666. addis r11, r11, 0x0080 /* Add 8M */
  667. mtspr SPRN_MD_RPN, r11
  668. #endif
  669. /* Since the cache is enabled according to the information we
  670. * just loaded into the TLB, invalidate and enable the caches here.
  671. * We should probably check/set other modes....later.
  672. */
  673. lis r8, IDC_INVALL@h
  674. mtspr SPRN_IC_CST, r8
  675. mtspr SPRN_DC_CST, r8
  676. lis r8, IDC_ENABLE@h
  677. mtspr SPRN_IC_CST, r8
  678. #ifdef CONFIG_8xx_COPYBACK
  679. mtspr SPRN_DC_CST, r8
  680. #else
  681. /* For a debug option, I left this here to easily enable
  682. * the write through cache mode
  683. */
  684. lis r8, DC_SFWT@h
  685. mtspr SPRN_DC_CST, r8
  686. lis r8, IDC_ENABLE@h
  687. mtspr SPRN_DC_CST, r8
  688. #endif
  689. blr
  690. /*
  691. * Set up to use a given MMU context.
  692. * r3 is context number, r4 is PGD pointer.
  693. *
  694. * We place the physical address of the new task page directory loaded
  695. * into the MMU base register, and set the ASID compare register with
  696. * the new "context."
  697. */
  698. _GLOBAL(set_context)
  699. #ifdef CONFIG_BDI_SWITCH
  700. /* Context switch the PTE pointer for the Abatron BDI2000.
  701. * The PGDIR is passed as second argument.
  702. */
  703. lis r5, KERNELBASE@h
  704. lwz r5, 0xf0(r5)
  705. stw r4, 0x4(r5)
  706. #endif
  707. #ifdef CONFIG_8xx_CPU6
  708. lis r6, cpu6_errata_word@h
  709. ori r6, r6, cpu6_errata_word@l
  710. tophys (r4, r4)
  711. li r7, 0x3980
  712. stw r7, 12(r6)
  713. lwz r7, 12(r6)
  714. mtspr SPRN_M_TWB, r4 /* Update MMU base address */
  715. li r7, 0x3380
  716. stw r7, 12(r6)
  717. lwz r7, 12(r6)
  718. mtspr SPRN_M_CASID, r3 /* Update context */
  719. #else
  720. mtspr SPRN_M_CASID,r3 /* Update context */
  721. tophys (r4, r4)
  722. mtspr SPRN_M_TWB, r4 /* and pgd */
  723. #endif
  724. SYNC
  725. blr
  726. #ifdef CONFIG_8xx_CPU6
  727. /* It's here because it is unique to the 8xx.
  728. * It is important we get called with interrupts disabled. I used to
  729. * do that, but it appears that all code that calls this already had
  730. * interrupt disabled.
  731. */
  732. .globl set_dec_cpu6
  733. set_dec_cpu6:
  734. lis r7, cpu6_errata_word@h
  735. ori r7, r7, cpu6_errata_word@l
  736. li r4, 0x2c00
  737. stw r4, 8(r7)
  738. lwz r4, 8(r7)
  739. mtspr 22, r3 /* Update Decrementer */
  740. SYNC
  741. blr
  742. #endif
  743. /*
  744. * We put a few things here that have to be page-aligned.
  745. * This stuff goes at the beginning of the data segment,
  746. * which is page-aligned.
  747. */
  748. .data
  749. .globl sdata
  750. sdata:
  751. .globl empty_zero_page
  752. empty_zero_page:
  753. .space 4096
  754. .globl swapper_pg_dir
  755. swapper_pg_dir:
  756. .space 4096
  757. /* Room for two PTE table poiners, usually the kernel and current user
  758. * pointer to their respective root page table (pgdir).
  759. */
  760. abatron_pteptrs:
  761. .space 8
  762. #ifdef CONFIG_8xx_CPU6
  763. .globl cpu6_errata_word
  764. cpu6_errata_word:
  765. .space 16
  766. #endif