mpc8548cds.dts 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405
  1. /*
  2. * MPC8548 CDS Device Tree Source
  3. *
  4. * Copyright 2006 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. / {
  12. model = "MPC8548CDS";
  13. compatible = "MPC8548CDS", "MPC85xxCDS";
  14. #address-cells = <1>;
  15. #size-cells = <1>;
  16. cpus {
  17. #address-cells = <1>;
  18. #size-cells = <0>;
  19. PowerPC,8548@0 {
  20. device_type = "cpu";
  21. reg = <0>;
  22. d-cache-line-size = <20>; // 32 bytes
  23. i-cache-line-size = <20>; // 32 bytes
  24. d-cache-size = <8000>; // L1, 32K
  25. i-cache-size = <8000>; // L1, 32K
  26. timebase-frequency = <0>; // 33 MHz, from uboot
  27. bus-frequency = <0>; // 166 MHz
  28. clock-frequency = <0>; // 825 MHz, from uboot
  29. };
  30. };
  31. memory {
  32. device_type = "memory";
  33. reg = <00000000 08000000>; // 128M at 0x0
  34. };
  35. soc8548@e0000000 {
  36. #address-cells = <1>;
  37. #size-cells = <1>;
  38. device_type = "soc";
  39. ranges = <00000000 e0000000 00100000>;
  40. reg = <e0000000 00001000>; // CCSRBAR
  41. bus-frequency = <0>;
  42. memory-controller@2000 {
  43. compatible = "fsl,8548-memory-controller";
  44. reg = <2000 1000>;
  45. interrupt-parent = <&mpic>;
  46. interrupts = <12 2>;
  47. };
  48. l2-cache-controller@20000 {
  49. compatible = "fsl,8548-l2-cache-controller";
  50. reg = <20000 1000>;
  51. cache-line-size = <20>; // 32 bytes
  52. cache-size = <80000>; // L2, 512K
  53. interrupt-parent = <&mpic>;
  54. interrupts = <10 2>;
  55. };
  56. i2c@3000 {
  57. device_type = "i2c";
  58. compatible = "fsl-i2c";
  59. reg = <3000 100>;
  60. interrupts = <2b 2>;
  61. interrupt-parent = <&mpic>;
  62. dfsrr;
  63. };
  64. mdio@24520 {
  65. #address-cells = <1>;
  66. #size-cells = <0>;
  67. device_type = "mdio";
  68. compatible = "gianfar";
  69. reg = <24520 20>;
  70. phy0: ethernet-phy@0 {
  71. interrupt-parent = <&mpic>;
  72. interrupts = <5 1>;
  73. reg = <0>;
  74. device_type = "ethernet-phy";
  75. };
  76. phy1: ethernet-phy@1 {
  77. interrupt-parent = <&mpic>;
  78. interrupts = <5 1>;
  79. reg = <1>;
  80. device_type = "ethernet-phy";
  81. };
  82. phy2: ethernet-phy@2 {
  83. interrupt-parent = <&mpic>;
  84. interrupts = <5 1>;
  85. reg = <2>;
  86. device_type = "ethernet-phy";
  87. };
  88. phy3: ethernet-phy@3 {
  89. interrupt-parent = <&mpic>;
  90. interrupts = <5 1>;
  91. reg = <3>;
  92. device_type = "ethernet-phy";
  93. };
  94. };
  95. ethernet@24000 {
  96. #address-cells = <1>;
  97. #size-cells = <0>;
  98. device_type = "network";
  99. model = "eTSEC";
  100. compatible = "gianfar";
  101. reg = <24000 1000>;
  102. local-mac-address = [ 00 00 00 00 00 00 ];
  103. interrupts = <1d 2 1e 2 22 2>;
  104. interrupt-parent = <&mpic>;
  105. phy-handle = <&phy0>;
  106. };
  107. ethernet@25000 {
  108. #address-cells = <1>;
  109. #size-cells = <0>;
  110. device_type = "network";
  111. model = "eTSEC";
  112. compatible = "gianfar";
  113. reg = <25000 1000>;
  114. local-mac-address = [ 00 00 00 00 00 00 ];
  115. interrupts = <23 2 24 2 28 2>;
  116. interrupt-parent = <&mpic>;
  117. phy-handle = <&phy1>;
  118. };
  119. /* eTSEC 3/4 are currently broken
  120. ethernet@26000 {
  121. #address-cells = <1>;
  122. #size-cells = <0>;
  123. device_type = "network";
  124. model = "eTSEC";
  125. compatible = "gianfar";
  126. reg = <26000 1000>;
  127. local-mac-address = [ 00 00 00 00 00 00 ];
  128. interrupts = <1f 2 20 2 21 2>;
  129. interrupt-parent = <&mpic>;
  130. phy-handle = <&phy2>;
  131. };
  132. ethernet@27000 {
  133. #address-cells = <1>;
  134. #size-cells = <0>;
  135. device_type = "network";
  136. model = "eTSEC";
  137. compatible = "gianfar";
  138. reg = <27000 1000>;
  139. local-mac-address = [ 00 00 00 00 00 00 ];
  140. interrupts = <25 2 26 2 27 2>;
  141. interrupt-parent = <&mpic>;
  142. phy-handle = <&phy3>;
  143. };
  144. */
  145. serial@4500 {
  146. device_type = "serial";
  147. compatible = "ns16550";
  148. reg = <4500 100>; // reg base, size
  149. clock-frequency = <0>; // should we fill in in uboot?
  150. interrupts = <2a 2>;
  151. interrupt-parent = <&mpic>;
  152. };
  153. serial@4600 {
  154. device_type = "serial";
  155. compatible = "ns16550";
  156. reg = <4600 100>; // reg base, size
  157. clock-frequency = <0>; // should we fill in in uboot?
  158. interrupts = <2a 2>;
  159. interrupt-parent = <&mpic>;
  160. };
  161. global-utilities@e0000 { //global utilities reg
  162. compatible = "fsl,mpc8548-guts";
  163. reg = <e0000 1000>;
  164. fsl,has-rstcr;
  165. };
  166. mpic: pic@40000 {
  167. clock-frequency = <0>;
  168. interrupt-controller;
  169. #address-cells = <0>;
  170. #interrupt-cells = <2>;
  171. reg = <40000 40000>;
  172. compatible = "chrp,open-pic";
  173. device_type = "open-pic";
  174. big-endian;
  175. };
  176. };
  177. pci@e0008000 {
  178. interrupt-map-mask = <f800 0 0 7>;
  179. interrupt-map = <
  180. /* IDSEL 0x4 (PCIX Slot 2) */
  181. 02000 0 0 1 &mpic 0 1
  182. 02000 0 0 2 &mpic 1 1
  183. 02000 0 0 3 &mpic 2 1
  184. 02000 0 0 4 &mpic 3 1
  185. /* IDSEL 0x5 (PCIX Slot 3) */
  186. 02800 0 0 1 &mpic 1 1
  187. 02800 0 0 2 &mpic 2 1
  188. 02800 0 0 3 &mpic 3 1
  189. 02800 0 0 4 &mpic 0 1
  190. /* IDSEL 0x6 (PCIX Slot 4) */
  191. 03000 0 0 1 &mpic 2 1
  192. 03000 0 0 2 &mpic 3 1
  193. 03000 0 0 3 &mpic 0 1
  194. 03000 0 0 4 &mpic 1 1
  195. /* IDSEL 0x8 (PCIX Slot 5) */
  196. 04000 0 0 1 &mpic 0 1
  197. 04000 0 0 2 &mpic 1 1
  198. 04000 0 0 3 &mpic 2 1
  199. 04000 0 0 4 &mpic 3 1
  200. /* IDSEL 0xC (Tsi310 bridge) */
  201. 06000 0 0 1 &mpic 0 1
  202. 06000 0 0 2 &mpic 1 1
  203. 06000 0 0 3 &mpic 2 1
  204. 06000 0 0 4 &mpic 3 1
  205. /* IDSEL 0x14 (Slot 2) */
  206. 0a000 0 0 1 &mpic 0 1
  207. 0a000 0 0 2 &mpic 1 1
  208. 0a000 0 0 3 &mpic 2 1
  209. 0a000 0 0 4 &mpic 3 1
  210. /* IDSEL 0x15 (Slot 3) */
  211. 0a800 0 0 1 &mpic 1 1
  212. 0a800 0 0 2 &mpic 2 1
  213. 0a800 0 0 3 &mpic 3 1
  214. 0a800 0 0 4 &mpic 0 1
  215. /* IDSEL 0x16 (Slot 4) */
  216. 0b000 0 0 1 &mpic 2 1
  217. 0b000 0 0 2 &mpic 3 1
  218. 0b000 0 0 3 &mpic 0 1
  219. 0b000 0 0 4 &mpic 1 1
  220. /* IDSEL 0x18 (Slot 5) */
  221. 0c000 0 0 1 &mpic 0 1
  222. 0c000 0 0 2 &mpic 1 1
  223. 0c000 0 0 3 &mpic 2 1
  224. 0c000 0 0 4 &mpic 3 1
  225. /* IDSEL 0x1C (Tsi310 bridge PCI primary) */
  226. 0E000 0 0 1 &mpic 0 1
  227. 0E000 0 0 2 &mpic 1 1
  228. 0E000 0 0 3 &mpic 2 1
  229. 0E000 0 0 4 &mpic 3 1>;
  230. interrupt-parent = <&mpic>;
  231. interrupts = <18 2>;
  232. bus-range = <0 0>;
  233. ranges = <02000000 0 80000000 80000000 0 10000000
  234. 01000000 0 00000000 e2000000 0 00800000>;
  235. clock-frequency = <3f940aa>;
  236. #interrupt-cells = <1>;
  237. #size-cells = <2>;
  238. #address-cells = <3>;
  239. reg = <e0008000 1000>;
  240. compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
  241. device_type = "pci";
  242. pci_bridge@1c {
  243. interrupt-map-mask = <f800 0 0 7>;
  244. interrupt-map = <
  245. /* IDSEL 0x00 (PrPMC Site) */
  246. 0000 0 0 1 &mpic 0 1
  247. 0000 0 0 2 &mpic 1 1
  248. 0000 0 0 3 &mpic 2 1
  249. 0000 0 0 4 &mpic 3 1
  250. /* IDSEL 0x04 (VIA chip) */
  251. 2000 0 0 1 &mpic 0 1
  252. 2000 0 0 2 &mpic 1 1
  253. 2000 0 0 3 &mpic 2 1
  254. 2000 0 0 4 &mpic 3 1
  255. /* IDSEL 0x05 (8139) */
  256. 2800 0 0 1 &mpic 1 1
  257. /* IDSEL 0x06 (Slot 6) */
  258. 3000 0 0 1 &mpic 2 1
  259. 3000 0 0 2 &mpic 3 1
  260. 3000 0 0 3 &mpic 0 1
  261. 3000 0 0 4 &mpic 1 1
  262. /* IDESL 0x07 (Slot 7) */
  263. 3800 0 0 1 &mpic 3 1
  264. 3800 0 0 2 &mpic 0 1
  265. 3800 0 0 3 &mpic 1 1
  266. 3800 0 0 4 &mpic 2 1>;
  267. reg = <e000 0 0 0 0>;
  268. #interrupt-cells = <1>;
  269. #size-cells = <2>;
  270. #address-cells = <3>;
  271. ranges = <02000000 0 80000000
  272. 02000000 0 80000000
  273. 0 20000000
  274. 01000000 0 00000000
  275. 01000000 0 00000000
  276. 0 00080000>;
  277. clock-frequency = <1fca055>;
  278. isa@4 {
  279. device_type = "isa";
  280. #interrupt-cells = <2>;
  281. #size-cells = <1>;
  282. #address-cells = <2>;
  283. reg = <2000 0 0 0 0>;
  284. ranges = <1 0 01000000 0 0 00001000>;
  285. interrupt-parent = <&i8259>;
  286. i8259: interrupt-controller@20 {
  287. interrupt-controller;
  288. device_type = "interrupt-controller";
  289. reg = <1 20 2
  290. 1 a0 2
  291. 1 4d0 2>;
  292. #address-cells = <0>;
  293. #interrupt-cells = <2>;
  294. compatible = "chrp,iic";
  295. interrupts = <0 1>;
  296. interrupt-parent = <&mpic>;
  297. };
  298. rtc@70 {
  299. compatible = "pnpPNP,b00";
  300. reg = <1 70 2>;
  301. };
  302. };
  303. };
  304. };
  305. pci@e0009000 {
  306. interrupt-map-mask = <f800 0 0 7>;
  307. interrupt-map = <
  308. /* IDSEL 0x15 */
  309. a800 0 0 1 &mpic b 1
  310. a800 0 0 2 &mpic 1 1
  311. a800 0 0 3 &mpic 2 1
  312. a800 0 0 4 &mpic 3 1>;
  313. interrupt-parent = <&mpic>;
  314. interrupts = <19 2>;
  315. bus-range = <0 0>;
  316. ranges = <02000000 0 90000000 90000000 0 10000000
  317. 01000000 0 00000000 e2800000 0 00800000>;
  318. clock-frequency = <3f940aa>;
  319. #interrupt-cells = <1>;
  320. #size-cells = <2>;
  321. #address-cells = <3>;
  322. reg = <e0009000 1000>;
  323. compatible = "fsl,mpc8540-pci";
  324. device_type = "pci";
  325. };
  326. pcie@e000a000 {
  327. interrupt-map-mask = <f800 0 0 7>;
  328. interrupt-map = <
  329. /* IDSEL 0x0 (PEX) */
  330. 00000 0 0 1 &mpic 0 1
  331. 00000 0 0 2 &mpic 1 1
  332. 00000 0 0 3 &mpic 2 1
  333. 00000 0 0 4 &mpic 3 1>;
  334. interrupt-parent = <&mpic>;
  335. interrupts = <1a 2>;
  336. bus-range = <0 ff>;
  337. ranges = <02000000 0 a0000000 a0000000 0 20000000
  338. 01000000 0 00000000 e3000000 0 08000000>;
  339. clock-frequency = <1fca055>;
  340. #interrupt-cells = <1>;
  341. #size-cells = <2>;
  342. #address-cells = <3>;
  343. reg = <e000a000 1000>;
  344. compatible = "fsl,mpc8548-pcie";
  345. device_type = "pci";
  346. pcie@0 {
  347. reg = <0 0 0 0 0>;
  348. #size-cells = <2>;
  349. #address-cells = <3>;
  350. device_type = "pci";
  351. ranges = <02000000 0 a0000000
  352. 02000000 0 a0000000
  353. 0 20000000
  354. 01000000 0 00000000
  355. 01000000 0 00000000
  356. 0 08000000>;
  357. };
  358. };
  359. };