pci.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327
  1. /*
  2. * This program is free software; you can redistribute it and/or modify it
  3. * under the terms of the GNU General Public License as published by the
  4. * Free Software Foundation; either version 2 of the License, or (at your
  5. * option) any later version.
  6. *
  7. * Copyright (C) 2003, 04 Ralf Baechle (ralf@linux-mips.org)
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/mm.h>
  11. #include <linux/bootmem.h>
  12. #include <linux/init.h>
  13. #include <linux/types.h>
  14. #include <linux/pci.h>
  15. /*
  16. * Indicate whether we respect the PCI setup left by the firmware.
  17. *
  18. * Make this long-lived so that we know when shutting down
  19. * whether we probed only or not.
  20. */
  21. int pci_probe_only;
  22. #define PCI_ASSIGN_ALL_BUSSES 1
  23. unsigned int pci_probe = PCI_ASSIGN_ALL_BUSSES;
  24. /*
  25. * The PCI controller list.
  26. */
  27. struct pci_controller *hose_head, **hose_tail = &hose_head;
  28. struct pci_controller *pci_isa_hose;
  29. unsigned long PCIBIOS_MIN_IO = 0x0000;
  30. unsigned long PCIBIOS_MIN_MEM = 0;
  31. /*
  32. * We need to avoid collisions with `mirrored' VGA ports
  33. * and other strange ISA hardware, so we always want the
  34. * addresses to be allocated in the 0x000-0x0ff region
  35. * modulo 0x400.
  36. *
  37. * Why? Because some silly external IO cards only decode
  38. * the low 10 bits of the IO address. The 0x00-0xff region
  39. * is reserved for motherboard devices that decode all 16
  40. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  41. * but we want to try to avoid allocating at 0x2900-0x2bff
  42. * which might have be mirrored at 0x0100-0x03ff..
  43. */
  44. void
  45. pcibios_align_resource(void *data, struct resource *res,
  46. resource_size_t size, resource_size_t align)
  47. {
  48. struct pci_dev *dev = data;
  49. struct pci_controller *hose = dev->sysdata;
  50. resource_size_t start = res->start;
  51. if (res->flags & IORESOURCE_IO) {
  52. /* Make sure we start at our min on all hoses */
  53. if (start < PCIBIOS_MIN_IO + hose->io_resource->start)
  54. start = PCIBIOS_MIN_IO + hose->io_resource->start;
  55. /*
  56. * Put everything into 0x00-0xff region modulo 0x400
  57. */
  58. if (start & 0x300)
  59. start = (start + 0x3ff) & ~0x3ff;
  60. } else if (res->flags & IORESOURCE_MEM) {
  61. /* Make sure we start at our min on all hoses */
  62. if (start < PCIBIOS_MIN_MEM + hose->mem_resource->start)
  63. start = PCIBIOS_MIN_MEM + hose->mem_resource->start;
  64. }
  65. res->start = start;
  66. }
  67. void __devinit register_pci_controller(struct pci_controller *hose)
  68. {
  69. if (request_resource(&iomem_resource, hose->mem_resource) < 0)
  70. goto out;
  71. if (request_resource(&ioport_resource, hose->io_resource) < 0) {
  72. release_resource(hose->mem_resource);
  73. goto out;
  74. }
  75. *hose_tail = hose;
  76. hose_tail = &hose->next;
  77. /*
  78. * Do not panic here but later - this might hapen before console init.
  79. */
  80. if (!hose->io_map_base) {
  81. printk(KERN_WARNING
  82. "registering PCI controller with io_map_base unset\n");
  83. }
  84. return;
  85. out:
  86. printk(KERN_WARNING
  87. "Skipping PCI bus scan due to resource conflict\n");
  88. }
  89. /* Most MIPS systems have straight-forward swizzling needs. */
  90. static inline u8 bridge_swizzle(u8 pin, u8 slot)
  91. {
  92. return (((pin - 1) + slot) % 4) + 1;
  93. }
  94. static u8 __init common_swizzle(struct pci_dev *dev, u8 *pinp)
  95. {
  96. u8 pin = *pinp;
  97. while (dev->bus->parent) {
  98. pin = bridge_swizzle(pin, PCI_SLOT(dev->devfn));
  99. /* Move up the chain of bridges. */
  100. dev = dev->bus->self;
  101. }
  102. *pinp = pin;
  103. /* The slot is the slot of the last bridge. */
  104. return PCI_SLOT(dev->devfn);
  105. }
  106. static int __init pcibios_init(void)
  107. {
  108. struct pci_controller *hose;
  109. struct pci_bus *bus;
  110. int next_busno;
  111. int need_domain_info = 0;
  112. /* Scan all of the recorded PCI controllers. */
  113. for (next_busno = 0, hose = hose_head; hose; hose = hose->next) {
  114. if (!hose->iommu)
  115. PCI_DMA_BUS_IS_PHYS = 1;
  116. if (hose->get_busno && pci_probe_only)
  117. next_busno = (*hose->get_busno)();
  118. bus = pci_scan_bus(next_busno, hose->pci_ops, hose);
  119. hose->bus = bus;
  120. need_domain_info = need_domain_info || hose->index;
  121. hose->need_domain_info = need_domain_info;
  122. if (bus) {
  123. next_busno = bus->subordinate + 1;
  124. /* Don't allow 8-bit bus number overflow inside the hose -
  125. reserve some space for bridges. */
  126. if (next_busno > 224) {
  127. next_busno = 0;
  128. need_domain_info = 1;
  129. }
  130. }
  131. }
  132. if (!pci_probe_only)
  133. pci_assign_unassigned_resources();
  134. pci_fixup_irqs(common_swizzle, pcibios_map_irq);
  135. return 0;
  136. }
  137. subsys_initcall(pcibios_init);
  138. static int pcibios_enable_resources(struct pci_dev *dev, int mask)
  139. {
  140. u16 cmd, old_cmd;
  141. int idx;
  142. struct resource *r;
  143. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  144. old_cmd = cmd;
  145. for (idx=0; idx < PCI_NUM_RESOURCES; idx++) {
  146. /* Only set up the requested stuff */
  147. if (!(mask & (1<<idx)))
  148. continue;
  149. r = &dev->resource[idx];
  150. if (!r->start && r->end) {
  151. printk(KERN_ERR "PCI: Device %s not available because of resource collisions\n", pci_name(dev));
  152. return -EINVAL;
  153. }
  154. if (r->flags & IORESOURCE_IO)
  155. cmd |= PCI_COMMAND_IO;
  156. if (r->flags & IORESOURCE_MEM)
  157. cmd |= PCI_COMMAND_MEMORY;
  158. }
  159. if (dev->resource[PCI_ROM_RESOURCE].start)
  160. cmd |= PCI_COMMAND_MEMORY;
  161. if (cmd != old_cmd) {
  162. printk("PCI: Enabling device %s (%04x -> %04x)\n", pci_name(dev), old_cmd, cmd);
  163. pci_write_config_word(dev, PCI_COMMAND, cmd);
  164. }
  165. return 0;
  166. }
  167. /*
  168. * If we set up a device for bus mastering, we need to check the latency
  169. * timer as certain crappy BIOSes forget to set it properly.
  170. */
  171. unsigned int pcibios_max_latency = 255;
  172. void pcibios_set_master(struct pci_dev *dev)
  173. {
  174. u8 lat;
  175. pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
  176. if (lat < 16)
  177. lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
  178. else if (lat > pcibios_max_latency)
  179. lat = pcibios_max_latency;
  180. else
  181. return;
  182. printk(KERN_DEBUG "PCI: Setting latency timer of device %s to %d\n",
  183. pci_name(dev), lat);
  184. pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
  185. }
  186. unsigned int pcibios_assign_all_busses(void)
  187. {
  188. return (pci_probe & PCI_ASSIGN_ALL_BUSSES) ? 1 : 0;
  189. }
  190. int pcibios_enable_device(struct pci_dev *dev, int mask)
  191. {
  192. int err;
  193. if ((err = pcibios_enable_resources(dev, mask)) < 0)
  194. return err;
  195. return pcibios_plat_dev_init(dev);
  196. }
  197. static void pcibios_fixup_device_resources(struct pci_dev *dev,
  198. struct pci_bus *bus)
  199. {
  200. /* Update device resources. */
  201. struct pci_controller *hose = (struct pci_controller *)bus->sysdata;
  202. unsigned long offset = 0;
  203. int i;
  204. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  205. if (!dev->resource[i].start)
  206. continue;
  207. if (dev->resource[i].flags & IORESOURCE_IO)
  208. offset = hose->io_offset;
  209. else if (dev->resource[i].flags & IORESOURCE_MEM)
  210. offset = hose->mem_offset;
  211. dev->resource[i].start += offset;
  212. dev->resource[i].end += offset;
  213. }
  214. }
  215. void pcibios_fixup_bus(struct pci_bus *bus)
  216. {
  217. /* Propagate hose info into the subordinate devices. */
  218. struct pci_controller *hose = bus->sysdata;
  219. struct list_head *ln;
  220. struct pci_dev *dev = bus->self;
  221. if (!dev) {
  222. bus->resource[0] = hose->io_resource;
  223. bus->resource[1] = hose->mem_resource;
  224. } else if (pci_probe_only &&
  225. (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  226. pci_read_bridge_bases(bus);
  227. pcibios_fixup_device_resources(dev, bus);
  228. }
  229. for (ln = bus->devices.next; ln != &bus->devices; ln = ln->next) {
  230. dev = pci_dev_b(ln);
  231. if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
  232. pcibios_fixup_device_resources(dev, bus);
  233. }
  234. }
  235. void __init
  236. pcibios_update_irq(struct pci_dev *dev, int irq)
  237. {
  238. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, irq);
  239. }
  240. void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  241. struct resource *res)
  242. {
  243. struct pci_controller *hose = (struct pci_controller *)dev->sysdata;
  244. unsigned long offset = 0;
  245. if (res->flags & IORESOURCE_IO)
  246. offset = hose->io_offset;
  247. else if (res->flags & IORESOURCE_MEM)
  248. offset = hose->mem_offset;
  249. region->start = res->start - offset;
  250. region->end = res->end - offset;
  251. }
  252. void __devinit
  253. pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  254. struct pci_bus_region *region)
  255. {
  256. struct pci_controller *hose = (struct pci_controller *)dev->sysdata;
  257. unsigned long offset = 0;
  258. if (res->flags & IORESOURCE_IO)
  259. offset = hose->io_offset;
  260. else if (res->flags & IORESOURCE_MEM)
  261. offset = hose->mem_offset;
  262. res->start = region->start + offset;
  263. res->end = region->end + offset;
  264. }
  265. #ifdef CONFIG_HOTPLUG
  266. EXPORT_SYMBOL(pcibios_resource_to_bus);
  267. EXPORT_SYMBOL(pcibios_bus_to_resource);
  268. EXPORT_SYMBOL(PCIBIOS_MIN_IO);
  269. EXPORT_SYMBOL(PCIBIOS_MIN_MEM);
  270. #endif
  271. char *pcibios_setup(char *str)
  272. {
  273. return str;
  274. }