ptrace.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1992 Ross Biro
  7. * Copyright (C) Linus Torvalds
  8. * Copyright (C) 1994, 95, 96, 97, 98, 2000 Ralf Baechle
  9. * Copyright (C) 1996 David S. Miller
  10. * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
  11. * Copyright (C) 1999 MIPS Technologies, Inc.
  12. * Copyright (C) 2000 Ulf Carlsson
  13. *
  14. * At this time Linux/MIPS64 only supports syscall tracing, even for 32-bit
  15. * binaries.
  16. */
  17. #include <linux/compiler.h>
  18. #include <linux/kernel.h>
  19. #include <linux/sched.h>
  20. #include <linux/mm.h>
  21. #include <linux/errno.h>
  22. #include <linux/ptrace.h>
  23. #include <linux/smp.h>
  24. #include <linux/user.h>
  25. #include <linux/security.h>
  26. #include <linux/audit.h>
  27. #include <linux/seccomp.h>
  28. #include <asm/byteorder.h>
  29. #include <asm/cpu.h>
  30. #include <asm/dsp.h>
  31. #include <asm/fpu.h>
  32. #include <asm/mipsregs.h>
  33. #include <asm/mipsmtregs.h>
  34. #include <asm/pgtable.h>
  35. #include <asm/page.h>
  36. #include <asm/system.h>
  37. #include <asm/uaccess.h>
  38. #include <asm/bootinfo.h>
  39. #include <asm/reg.h>
  40. /*
  41. * Called by kernel/ptrace.c when detaching..
  42. *
  43. * Make sure single step bits etc are not set.
  44. */
  45. void ptrace_disable(struct task_struct *child)
  46. {
  47. /* Nothing to do.. */
  48. }
  49. /*
  50. * Read a general register set. We always use the 64-bit format, even
  51. * for 32-bit kernels and for 32-bit processes on a 64-bit kernel.
  52. * Registers are sign extended to fill the available space.
  53. */
  54. int ptrace_getregs(struct task_struct *child, __s64 __user *data)
  55. {
  56. struct pt_regs *regs;
  57. int i;
  58. if (!access_ok(VERIFY_WRITE, data, 38 * 8))
  59. return -EIO;
  60. regs = task_pt_regs(child);
  61. for (i = 0; i < 32; i++)
  62. __put_user(regs->regs[i], data + i);
  63. __put_user(regs->lo, data + EF_LO - EF_R0);
  64. __put_user(regs->hi, data + EF_HI - EF_R0);
  65. __put_user(regs->cp0_epc, data + EF_CP0_EPC - EF_R0);
  66. __put_user(regs->cp0_badvaddr, data + EF_CP0_BADVADDR - EF_R0);
  67. __put_user(regs->cp0_status, data + EF_CP0_STATUS - EF_R0);
  68. __put_user(regs->cp0_cause, data + EF_CP0_CAUSE - EF_R0);
  69. return 0;
  70. }
  71. /*
  72. * Write a general register set. As for PTRACE_GETREGS, we always use
  73. * the 64-bit format. On a 32-bit kernel only the lower order half
  74. * (according to endianness) will be used.
  75. */
  76. int ptrace_setregs(struct task_struct *child, __s64 __user *data)
  77. {
  78. struct pt_regs *regs;
  79. int i;
  80. if (!access_ok(VERIFY_READ, data, 38 * 8))
  81. return -EIO;
  82. regs = task_pt_regs(child);
  83. for (i = 0; i < 32; i++)
  84. __get_user(regs->regs[i], data + i);
  85. __get_user(regs->lo, data + EF_LO - EF_R0);
  86. __get_user(regs->hi, data + EF_HI - EF_R0);
  87. __get_user(regs->cp0_epc, data + EF_CP0_EPC - EF_R0);
  88. /* badvaddr, status, and cause may not be written. */
  89. return 0;
  90. }
  91. int ptrace_getfpregs(struct task_struct *child, __u32 __user *data)
  92. {
  93. int i;
  94. unsigned int tmp;
  95. if (!access_ok(VERIFY_WRITE, data, 33 * 8))
  96. return -EIO;
  97. if (tsk_used_math(child)) {
  98. fpureg_t *fregs = get_fpu_regs(child);
  99. for (i = 0; i < 32; i++)
  100. __put_user(fregs[i], i + (__u64 __user *) data);
  101. } else {
  102. for (i = 0; i < 32; i++)
  103. __put_user((__u64) -1, i + (__u64 __user *) data);
  104. }
  105. __put_user(child->thread.fpu.fcr31, data + 64);
  106. preempt_disable();
  107. if (cpu_has_fpu) {
  108. unsigned int flags;
  109. if (cpu_has_mipsmt) {
  110. unsigned int vpflags = dvpe();
  111. flags = read_c0_status();
  112. __enable_fpu();
  113. __asm__ __volatile__("cfc1\t%0,$0" : "=r" (tmp));
  114. write_c0_status(flags);
  115. evpe(vpflags);
  116. } else {
  117. flags = read_c0_status();
  118. __enable_fpu();
  119. __asm__ __volatile__("cfc1\t%0,$0" : "=r" (tmp));
  120. write_c0_status(flags);
  121. }
  122. } else {
  123. tmp = 0;
  124. }
  125. preempt_enable();
  126. __put_user(tmp, data + 65);
  127. return 0;
  128. }
  129. int ptrace_setfpregs(struct task_struct *child, __u32 __user *data)
  130. {
  131. fpureg_t *fregs;
  132. int i;
  133. if (!access_ok(VERIFY_READ, data, 33 * 8))
  134. return -EIO;
  135. fregs = get_fpu_regs(child);
  136. for (i = 0; i < 32; i++)
  137. __get_user(fregs[i], i + (__u64 __user *) data);
  138. __get_user(child->thread.fpu.fcr31, data + 64);
  139. /* FIR may not be written. */
  140. return 0;
  141. }
  142. long arch_ptrace(struct task_struct *child, long request, long addr, long data)
  143. {
  144. int ret;
  145. switch (request) {
  146. /* when I and D space are separate, these will need to be fixed. */
  147. case PTRACE_PEEKTEXT: /* read word at location addr. */
  148. case PTRACE_PEEKDATA:
  149. ret = generic_ptrace_peekdata(child, addr, data);
  150. break;
  151. /* Read the word at location addr in the USER area. */
  152. case PTRACE_PEEKUSR: {
  153. struct pt_regs *regs;
  154. unsigned long tmp = 0;
  155. regs = task_pt_regs(child);
  156. ret = 0; /* Default return value. */
  157. switch (addr) {
  158. case 0 ... 31:
  159. tmp = regs->regs[addr];
  160. break;
  161. case FPR_BASE ... FPR_BASE + 31:
  162. if (tsk_used_math(child)) {
  163. fpureg_t *fregs = get_fpu_regs(child);
  164. #ifdef CONFIG_32BIT
  165. /*
  166. * The odd registers are actually the high
  167. * order bits of the values stored in the even
  168. * registers - unless we're using r2k_switch.S.
  169. */
  170. if (addr & 1)
  171. tmp = (unsigned long) (fregs[((addr & ~1) - 32)] >> 32);
  172. else
  173. tmp = (unsigned long) (fregs[(addr - 32)] & 0xffffffff);
  174. #endif
  175. #ifdef CONFIG_64BIT
  176. tmp = fregs[addr - FPR_BASE];
  177. #endif
  178. } else {
  179. tmp = -1; /* FP not yet used */
  180. }
  181. break;
  182. case PC:
  183. tmp = regs->cp0_epc;
  184. break;
  185. case CAUSE:
  186. tmp = regs->cp0_cause;
  187. break;
  188. case BADVADDR:
  189. tmp = regs->cp0_badvaddr;
  190. break;
  191. case MMHI:
  192. tmp = regs->hi;
  193. break;
  194. case MMLO:
  195. tmp = regs->lo;
  196. break;
  197. #ifdef CONFIG_CPU_HAS_SMARTMIPS
  198. case ACX:
  199. tmp = regs->acx;
  200. break;
  201. #endif
  202. case FPC_CSR:
  203. tmp = child->thread.fpu.fcr31;
  204. break;
  205. case FPC_EIR: { /* implementation / version register */
  206. unsigned int flags;
  207. #ifdef CONFIG_MIPS_MT_SMTC
  208. unsigned int irqflags;
  209. unsigned int mtflags;
  210. #endif /* CONFIG_MIPS_MT_SMTC */
  211. preempt_disable();
  212. if (!cpu_has_fpu) {
  213. preempt_enable();
  214. break;
  215. }
  216. #ifdef CONFIG_MIPS_MT_SMTC
  217. /* Read-modify-write of Status must be atomic */
  218. local_irq_save(irqflags);
  219. mtflags = dmt();
  220. #endif /* CONFIG_MIPS_MT_SMTC */
  221. if (cpu_has_mipsmt) {
  222. unsigned int vpflags = dvpe();
  223. flags = read_c0_status();
  224. __enable_fpu();
  225. __asm__ __volatile__("cfc1\t%0,$0": "=r" (tmp));
  226. write_c0_status(flags);
  227. evpe(vpflags);
  228. } else {
  229. flags = read_c0_status();
  230. __enable_fpu();
  231. __asm__ __volatile__("cfc1\t%0,$0": "=r" (tmp));
  232. write_c0_status(flags);
  233. }
  234. #ifdef CONFIG_MIPS_MT_SMTC
  235. emt(mtflags);
  236. local_irq_restore(irqflags);
  237. #endif /* CONFIG_MIPS_MT_SMTC */
  238. preempt_enable();
  239. break;
  240. }
  241. case DSP_BASE ... DSP_BASE + 5: {
  242. dspreg_t *dregs;
  243. if (!cpu_has_dsp) {
  244. tmp = 0;
  245. ret = -EIO;
  246. goto out;
  247. }
  248. dregs = __get_dsp_regs(child);
  249. tmp = (unsigned long) (dregs[addr - DSP_BASE]);
  250. break;
  251. }
  252. case DSP_CONTROL:
  253. if (!cpu_has_dsp) {
  254. tmp = 0;
  255. ret = -EIO;
  256. goto out;
  257. }
  258. tmp = child->thread.dsp.dspcontrol;
  259. break;
  260. default:
  261. tmp = 0;
  262. ret = -EIO;
  263. goto out;
  264. }
  265. ret = put_user(tmp, (unsigned long __user *) data);
  266. break;
  267. }
  268. /* when I and D space are separate, this will have to be fixed. */
  269. case PTRACE_POKETEXT: /* write the word at location addr. */
  270. case PTRACE_POKEDATA:
  271. ret = generic_ptrace_pokedata(child, addr, data);
  272. break;
  273. case PTRACE_POKEUSR: {
  274. struct pt_regs *regs;
  275. ret = 0;
  276. regs = task_pt_regs(child);
  277. switch (addr) {
  278. case 0 ... 31:
  279. regs->regs[addr] = data;
  280. break;
  281. case FPR_BASE ... FPR_BASE + 31: {
  282. fpureg_t *fregs = get_fpu_regs(child);
  283. if (!tsk_used_math(child)) {
  284. /* FP not yet used */
  285. memset(&child->thread.fpu, ~0,
  286. sizeof(child->thread.fpu));
  287. child->thread.fpu.fcr31 = 0;
  288. }
  289. #ifdef CONFIG_32BIT
  290. /*
  291. * The odd registers are actually the high order bits
  292. * of the values stored in the even registers - unless
  293. * we're using r2k_switch.S.
  294. */
  295. if (addr & 1) {
  296. fregs[(addr & ~1) - FPR_BASE] &= 0xffffffff;
  297. fregs[(addr & ~1) - FPR_BASE] |= ((unsigned long long) data) << 32;
  298. } else {
  299. fregs[addr - FPR_BASE] &= ~0xffffffffLL;
  300. fregs[addr - FPR_BASE] |= data;
  301. }
  302. #endif
  303. #ifdef CONFIG_64BIT
  304. fregs[addr - FPR_BASE] = data;
  305. #endif
  306. break;
  307. }
  308. case PC:
  309. regs->cp0_epc = data;
  310. break;
  311. case MMHI:
  312. regs->hi = data;
  313. break;
  314. case MMLO:
  315. regs->lo = data;
  316. break;
  317. #ifdef CONFIG_CPU_HAS_SMARTMIPS
  318. case ACX:
  319. regs->acx = data;
  320. break;
  321. #endif
  322. case FPC_CSR:
  323. child->thread.fpu.fcr31 = data;
  324. break;
  325. case DSP_BASE ... DSP_BASE + 5: {
  326. dspreg_t *dregs;
  327. if (!cpu_has_dsp) {
  328. ret = -EIO;
  329. break;
  330. }
  331. dregs = __get_dsp_regs(child);
  332. dregs[addr - DSP_BASE] = data;
  333. break;
  334. }
  335. case DSP_CONTROL:
  336. if (!cpu_has_dsp) {
  337. ret = -EIO;
  338. break;
  339. }
  340. child->thread.dsp.dspcontrol = data;
  341. break;
  342. default:
  343. /* The rest are not allowed. */
  344. ret = -EIO;
  345. break;
  346. }
  347. break;
  348. }
  349. case PTRACE_GETREGS:
  350. ret = ptrace_getregs(child, (__u64 __user *) data);
  351. break;
  352. case PTRACE_SETREGS:
  353. ret = ptrace_setregs(child, (__u64 __user *) data);
  354. break;
  355. case PTRACE_GETFPREGS:
  356. ret = ptrace_getfpregs(child, (__u32 __user *) data);
  357. break;
  358. case PTRACE_SETFPREGS:
  359. ret = ptrace_setfpregs(child, (__u32 __user *) data);
  360. break;
  361. case PTRACE_SYSCALL: /* continue and stop at next (return from) syscall */
  362. case PTRACE_CONT: { /* restart after signal. */
  363. ret = -EIO;
  364. if (!valid_signal(data))
  365. break;
  366. if (request == PTRACE_SYSCALL) {
  367. set_tsk_thread_flag(child, TIF_SYSCALL_TRACE);
  368. }
  369. else {
  370. clear_tsk_thread_flag(child, TIF_SYSCALL_TRACE);
  371. }
  372. child->exit_code = data;
  373. wake_up_process(child);
  374. ret = 0;
  375. break;
  376. }
  377. /*
  378. * make the child exit. Best I can do is send it a sigkill.
  379. * perhaps it should be put in the status that it wants to
  380. * exit.
  381. */
  382. case PTRACE_KILL:
  383. ret = 0;
  384. if (child->exit_state == EXIT_ZOMBIE) /* already dead */
  385. break;
  386. child->exit_code = SIGKILL;
  387. wake_up_process(child);
  388. break;
  389. case PTRACE_DETACH: /* detach a process that was attached. */
  390. ret = ptrace_detach(child, data);
  391. break;
  392. case PTRACE_GET_THREAD_AREA:
  393. ret = put_user(task_thread_info(child)->tp_value,
  394. (unsigned long __user *) data);
  395. break;
  396. default:
  397. ret = ptrace_request(child, request, addr, data);
  398. break;
  399. }
  400. out:
  401. return ret;
  402. }
  403. static inline int audit_arch(void)
  404. {
  405. int arch = EM_MIPS;
  406. #ifdef CONFIG_64BIT
  407. arch |= __AUDIT_ARCH_64BIT;
  408. #endif
  409. #if defined(__LITTLE_ENDIAN)
  410. arch |= __AUDIT_ARCH_LE;
  411. #endif
  412. return arch;
  413. }
  414. /*
  415. * Notification of system call entry/exit
  416. * - triggered by current->work.syscall_trace
  417. */
  418. asmlinkage void do_syscall_trace(struct pt_regs *regs, int entryexit)
  419. {
  420. /* do the secure computing check first */
  421. if (!entryexit)
  422. secure_computing(regs->regs[0]);
  423. if (unlikely(current->audit_context) && entryexit)
  424. audit_syscall_exit(AUDITSC_RESULT(regs->regs[2]),
  425. regs->regs[2]);
  426. if (!(current->ptrace & PT_PTRACED))
  427. goto out;
  428. if (!test_thread_flag(TIF_SYSCALL_TRACE))
  429. goto out;
  430. /* The 0x80 provides a way for the tracing parent to distinguish
  431. between a syscall stop and SIGTRAP delivery */
  432. ptrace_notify(SIGTRAP | ((current->ptrace & PT_TRACESYSGOOD) ?
  433. 0x80 : 0));
  434. /*
  435. * this isn't the same as continuing with a signal, but it will do
  436. * for normal use. strace only continues with a signal if the
  437. * stopping signal is not SIGTRAP. -brl
  438. */
  439. if (current->exit_code) {
  440. send_sig(current->exit_code, current, 1);
  441. current->exit_code = 0;
  442. }
  443. out:
  444. if (unlikely(current->audit_context) && !entryexit)
  445. audit_syscall_entry(audit_arch(), regs->regs[0],
  446. regs->regs[4], regs->regs[5],
  447. regs->regs[6], regs->regs[7]);
  448. }