kn02-irq.c 1.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384
  1. /*
  2. * linux/arch/mips/dec/kn02-irq.c
  3. *
  4. * DECstation 5000/200 (KN02) Control and Status Register
  5. * interrupts.
  6. *
  7. * Copyright (c) 2002, 2003, 2005 Maciej W. Rozycki
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version
  12. * 2 of the License, or (at your option) any later version.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/irq.h>
  16. #include <linux/types.h>
  17. #include <asm/dec/kn02.h>
  18. /*
  19. * Bits 7:0 of the Control Register are write-only -- the
  20. * corresponding bits of the Status Register have a different
  21. * meaning. Hence we use a cache. It speeds up things a bit
  22. * as well.
  23. *
  24. * There is no default value -- it has to be initialized.
  25. */
  26. u32 cached_kn02_csr;
  27. static int kn02_irq_base;
  28. static inline void unmask_kn02_irq(unsigned int irq)
  29. {
  30. volatile u32 *csr = (volatile u32 *)CKSEG1ADDR(KN02_SLOT_BASE +
  31. KN02_CSR);
  32. cached_kn02_csr |= (1 << (irq - kn02_irq_base + 16));
  33. *csr = cached_kn02_csr;
  34. }
  35. static inline void mask_kn02_irq(unsigned int irq)
  36. {
  37. volatile u32 *csr = (volatile u32 *)CKSEG1ADDR(KN02_SLOT_BASE +
  38. KN02_CSR);
  39. cached_kn02_csr &= ~(1 << (irq - kn02_irq_base + 16));
  40. *csr = cached_kn02_csr;
  41. }
  42. static void ack_kn02_irq(unsigned int irq)
  43. {
  44. mask_kn02_irq(irq);
  45. iob();
  46. }
  47. static struct irq_chip kn02_irq_type = {
  48. .name = "KN02-CSR",
  49. .ack = ack_kn02_irq,
  50. .mask = mask_kn02_irq,
  51. .mask_ack = ack_kn02_irq,
  52. .unmask = unmask_kn02_irq,
  53. };
  54. void __init init_kn02_irqs(int base)
  55. {
  56. volatile u32 *csr = (volatile u32 *)CKSEG1ADDR(KN02_SLOT_BASE +
  57. KN02_CSR);
  58. int i;
  59. /* Mask interrupts. */
  60. cached_kn02_csr &= ~KN02_CSR_IOINTEN;
  61. *csr = cached_kn02_csr;
  62. iob();
  63. for (i = base; i < base + KN02_IRQ_LINES; i++)
  64. set_irq_chip_and_handler(i, &kn02_irq_type, handle_level_irq);
  65. kn02_irq_base = base;
  66. }