ints-priority-sc.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919
  1. /*
  2. * File: arch/blackfin/mach-common/ints-priority-sc.c
  3. * Based on:
  4. * Author:
  5. *
  6. * Created: ?
  7. * Description: Set up the interrupt priorities
  8. *
  9. * Modified:
  10. * 1996 Roman Zippel
  11. * 1999 D. Jeff Dionne <jeff@uclinux.org>
  12. * 2000-2001 Lineo, Inc. D. Jefff Dionne <jeff@lineo.ca>
  13. * 2002 Arcturus Networks Inc. MaTed <mated@sympatico.ca>
  14. * 2003 Metrowerks/Motorola
  15. * 2003 Bas Vermeulen <bas@buyways.nl>
  16. * Copyright 2004-2007 Analog Devices Inc.
  17. *
  18. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2 of the License, or
  23. * (at your option) any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; if not, see the file COPYING, or write
  32. * to the Free Software Foundation, Inc.,
  33. * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  34. */
  35. #include <linux/module.h>
  36. #include <linux/kernel_stat.h>
  37. #include <linux/seq_file.h>
  38. #include <linux/irq.h>
  39. #ifdef CONFIG_KGDB
  40. #include <linux/kgdb.h>
  41. #endif
  42. #include <asm/traps.h>
  43. #include <asm/blackfin.h>
  44. #include <asm/gpio.h>
  45. #include <asm/irq_handler.h>
  46. #ifdef BF537_FAMILY
  47. # define BF537_GENERIC_ERROR_INT_DEMUX
  48. #else
  49. # undef BF537_GENERIC_ERROR_INT_DEMUX
  50. #endif
  51. /*
  52. * NOTES:
  53. * - we have separated the physical Hardware interrupt from the
  54. * levels that the LINUX kernel sees (see the description in irq.h)
  55. * -
  56. */
  57. unsigned long irq_flags = 0;
  58. /* The number of spurious interrupts */
  59. atomic_t num_spurious;
  60. struct ivgx {
  61. /* irq number for request_irq, available in mach-bf533/irq.h */
  62. unsigned int irqno;
  63. /* corresponding bit in the SIC_ISR register */
  64. unsigned int isrflag;
  65. } ivg_table[NR_PERI_INTS];
  66. struct ivg_slice {
  67. /* position of first irq in ivg_table for given ivg */
  68. struct ivgx *ifirst;
  69. struct ivgx *istop;
  70. } ivg7_13[IVG13 - IVG7 + 1];
  71. static void search_IAR(void);
  72. /*
  73. * Search SIC_IAR and fill tables with the irqvalues
  74. * and their positions in the SIC_ISR register.
  75. */
  76. static void __init search_IAR(void)
  77. {
  78. unsigned ivg, irq_pos = 0;
  79. for (ivg = 0; ivg <= IVG13 - IVG7; ivg++) {
  80. int irqn;
  81. ivg7_13[ivg].istop = ivg7_13[ivg].ifirst = &ivg_table[irq_pos];
  82. for (irqn = 0; irqn < NR_PERI_INTS; irqn++) {
  83. int iar_shift = (irqn & 7) * 4;
  84. if (ivg ==
  85. (0xf &
  86. bfin_read32((unsigned long *)SIC_IAR0 +
  87. (irqn >> 3)) >> iar_shift)) {
  88. ivg_table[irq_pos].irqno = IVG7 + irqn;
  89. ivg_table[irq_pos].isrflag = 1 << (irqn % 32);
  90. ivg7_13[ivg].istop++;
  91. irq_pos++;
  92. }
  93. }
  94. }
  95. }
  96. /*
  97. * This is for BF533 internal IRQs
  98. */
  99. static void ack_noop(unsigned int irq)
  100. {
  101. /* Dummy function. */
  102. }
  103. static void bfin_core_mask_irq(unsigned int irq)
  104. {
  105. irq_flags &= ~(1 << irq);
  106. if (!irqs_disabled())
  107. local_irq_enable();
  108. }
  109. static void bfin_core_unmask_irq(unsigned int irq)
  110. {
  111. irq_flags |= 1 << irq;
  112. /*
  113. * If interrupts are enabled, IMASK must contain the same value
  114. * as irq_flags. Make sure that invariant holds. If interrupts
  115. * are currently disabled we need not do anything; one of the
  116. * callers will take care of setting IMASK to the proper value
  117. * when reenabling interrupts.
  118. * local_irq_enable just does "STI irq_flags", so it's exactly
  119. * what we need.
  120. */
  121. if (!irqs_disabled())
  122. local_irq_enable();
  123. return;
  124. }
  125. static void bfin_internal_mask_irq(unsigned int irq)
  126. {
  127. #ifndef CONFIG_BF54x
  128. bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() &
  129. ~(1 << (irq - (IRQ_CORETMR + 1))));
  130. #else
  131. unsigned mask_bank, mask_bit;
  132. mask_bank = (irq - (IRQ_CORETMR + 1)) / 32;
  133. mask_bit = (irq - (IRQ_CORETMR + 1)) % 32;
  134. bfin_write_SIC_IMASK(mask_bank, bfin_read_SIC_IMASK(mask_bank) &
  135. ~(1 << mask_bit));
  136. #endif
  137. SSYNC();
  138. }
  139. static void bfin_internal_unmask_irq(unsigned int irq)
  140. {
  141. #ifndef CONFIG_BF54x
  142. bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() |
  143. (1 << (irq - (IRQ_CORETMR + 1))));
  144. #else
  145. unsigned mask_bank, mask_bit;
  146. mask_bank = (irq - (IRQ_CORETMR + 1)) / 32;
  147. mask_bit = (irq - (IRQ_CORETMR + 1)) % 32;
  148. bfin_write_SIC_IMASK(mask_bank, bfin_read_SIC_IMASK(mask_bank) |
  149. (1 << mask_bit));
  150. #endif
  151. SSYNC();
  152. }
  153. static struct irq_chip bfin_core_irqchip = {
  154. .ack = ack_noop,
  155. .mask = bfin_core_mask_irq,
  156. .unmask = bfin_core_unmask_irq,
  157. };
  158. static struct irq_chip bfin_internal_irqchip = {
  159. .ack = ack_noop,
  160. .mask = bfin_internal_mask_irq,
  161. .unmask = bfin_internal_unmask_irq,
  162. };
  163. #ifdef BF537_GENERIC_ERROR_INT_DEMUX
  164. static int error_int_mask;
  165. static void bfin_generic_error_ack_irq(unsigned int irq)
  166. {
  167. }
  168. static void bfin_generic_error_mask_irq(unsigned int irq)
  169. {
  170. error_int_mask &= ~(1L << (irq - IRQ_PPI_ERROR));
  171. if (!error_int_mask) {
  172. local_irq_disable();
  173. bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() &
  174. ~(1 <<
  175. (IRQ_GENERIC_ERROR -
  176. (IRQ_CORETMR + 1))));
  177. SSYNC();
  178. local_irq_enable();
  179. }
  180. }
  181. static void bfin_generic_error_unmask_irq(unsigned int irq)
  182. {
  183. local_irq_disable();
  184. bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() | 1 <<
  185. (IRQ_GENERIC_ERROR - (IRQ_CORETMR + 1)));
  186. SSYNC();
  187. local_irq_enable();
  188. error_int_mask |= 1L << (irq - IRQ_PPI_ERROR);
  189. }
  190. static struct irq_chip bfin_generic_error_irqchip = {
  191. .ack = bfin_generic_error_ack_irq,
  192. .mask = bfin_generic_error_mask_irq,
  193. .unmask = bfin_generic_error_unmask_irq,
  194. };
  195. static void bfin_demux_error_irq(unsigned int int_err_irq,
  196. struct irq_desc *intb_desc)
  197. {
  198. int irq = 0;
  199. SSYNC();
  200. #if (defined(CONFIG_BF537) || defined(CONFIG_BF536))
  201. if (bfin_read_EMAC_SYSTAT() & EMAC_ERR_MASK)
  202. irq = IRQ_MAC_ERROR;
  203. else
  204. #endif
  205. if (bfin_read_SPORT0_STAT() & SPORT_ERR_MASK)
  206. irq = IRQ_SPORT0_ERROR;
  207. else if (bfin_read_SPORT1_STAT() & SPORT_ERR_MASK)
  208. irq = IRQ_SPORT1_ERROR;
  209. else if (bfin_read_PPI_STATUS() & PPI_ERR_MASK)
  210. irq = IRQ_PPI_ERROR;
  211. else if (bfin_read_CAN_GIF() & CAN_ERR_MASK)
  212. irq = IRQ_CAN_ERROR;
  213. else if (bfin_read_SPI_STAT() & SPI_ERR_MASK)
  214. irq = IRQ_SPI_ERROR;
  215. else if ((bfin_read_UART0_IIR() & UART_ERR_MASK_STAT1) &&
  216. (bfin_read_UART0_IIR() & UART_ERR_MASK_STAT0))
  217. irq = IRQ_UART0_ERROR;
  218. else if ((bfin_read_UART1_IIR() & UART_ERR_MASK_STAT1) &&
  219. (bfin_read_UART1_IIR() & UART_ERR_MASK_STAT0))
  220. irq = IRQ_UART1_ERROR;
  221. if (irq) {
  222. if (error_int_mask & (1L << (irq - IRQ_PPI_ERROR))) {
  223. struct irq_desc *desc = irq_desc + irq;
  224. desc->handle_irq(irq, desc);
  225. } else {
  226. switch (irq) {
  227. case IRQ_PPI_ERROR:
  228. bfin_write_PPI_STATUS(PPI_ERR_MASK);
  229. break;
  230. #if (defined(CONFIG_BF537) || defined(CONFIG_BF536))
  231. case IRQ_MAC_ERROR:
  232. bfin_write_EMAC_SYSTAT(EMAC_ERR_MASK);
  233. break;
  234. #endif
  235. case IRQ_SPORT0_ERROR:
  236. bfin_write_SPORT0_STAT(SPORT_ERR_MASK);
  237. break;
  238. case IRQ_SPORT1_ERROR:
  239. bfin_write_SPORT1_STAT(SPORT_ERR_MASK);
  240. break;
  241. case IRQ_CAN_ERROR:
  242. bfin_write_CAN_GIS(CAN_ERR_MASK);
  243. break;
  244. case IRQ_SPI_ERROR:
  245. bfin_write_SPI_STAT(SPI_ERR_MASK);
  246. break;
  247. default:
  248. break;
  249. }
  250. pr_debug("IRQ %d:"
  251. " MASKED PERIPHERAL ERROR INTERRUPT ASSERTED\n",
  252. irq);
  253. }
  254. } else
  255. printk(KERN_ERR
  256. "%s : %s : LINE %d :\nIRQ ?: PERIPHERAL ERROR"
  257. " INTERRUPT ASSERTED BUT NO SOURCE FOUND\n",
  258. __FUNCTION__, __FILE__, __LINE__);
  259. }
  260. #endif /* BF537_GENERIC_ERROR_INT_DEMUX */
  261. #if defined(CONFIG_IRQCHIP_DEMUX_GPIO) && !defined(CONFIG_BF54x)
  262. static unsigned short gpio_enabled[gpio_bank(MAX_BLACKFIN_GPIOS)];
  263. static unsigned short gpio_edge_triggered[gpio_bank(MAX_BLACKFIN_GPIOS)];
  264. static void bfin_gpio_ack_irq(unsigned int irq)
  265. {
  266. u16 gpionr = irq - IRQ_PF0;
  267. if (gpio_edge_triggered[gpio_bank(gpionr)] & gpio_bit(gpionr)) {
  268. set_gpio_data(gpionr, 0);
  269. SSYNC();
  270. }
  271. }
  272. static void bfin_gpio_mask_ack_irq(unsigned int irq)
  273. {
  274. u16 gpionr = irq - IRQ_PF0;
  275. if (gpio_edge_triggered[gpio_bank(gpionr)] & gpio_bit(gpionr)) {
  276. set_gpio_data(gpionr, 0);
  277. SSYNC();
  278. }
  279. set_gpio_maska(gpionr, 0);
  280. SSYNC();
  281. }
  282. static void bfin_gpio_mask_irq(unsigned int irq)
  283. {
  284. set_gpio_maska(irq - IRQ_PF0, 0);
  285. SSYNC();
  286. }
  287. static void bfin_gpio_unmask_irq(unsigned int irq)
  288. {
  289. set_gpio_maska(irq - IRQ_PF0, 1);
  290. SSYNC();
  291. }
  292. static unsigned int bfin_gpio_irq_startup(unsigned int irq)
  293. {
  294. unsigned int ret;
  295. u16 gpionr = irq - IRQ_PF0;
  296. if (!(gpio_enabled[gpio_bank(gpionr)] & gpio_bit(gpionr))) {
  297. ret = gpio_request(gpionr, "IRQ");
  298. if (ret)
  299. return ret;
  300. }
  301. gpio_enabled[gpio_bank(gpionr)] |= gpio_bit(gpionr);
  302. bfin_gpio_unmask_irq(irq);
  303. return ret;
  304. }
  305. static void bfin_gpio_irq_shutdown(unsigned int irq)
  306. {
  307. bfin_gpio_mask_irq(irq);
  308. gpio_free(irq - IRQ_PF0);
  309. gpio_enabled[gpio_bank(irq - IRQ_PF0)] &= ~gpio_bit(irq - IRQ_PF0);
  310. }
  311. static int bfin_gpio_irq_type(unsigned int irq, unsigned int type)
  312. {
  313. unsigned int ret;
  314. u16 gpionr = irq - IRQ_PF0;
  315. if (type == IRQ_TYPE_PROBE) {
  316. /* only probe unenabled GPIO interrupt lines */
  317. if (gpio_enabled[gpio_bank(gpionr)] & gpio_bit(gpionr))
  318. return 0;
  319. type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
  320. }
  321. if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING |
  322. IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
  323. if (!(gpio_enabled[gpio_bank(gpionr)] & gpio_bit(gpionr))) {
  324. ret = gpio_request(gpionr, "IRQ");
  325. if (ret)
  326. return ret;
  327. }
  328. gpio_enabled[gpio_bank(gpionr)] |= gpio_bit(gpionr);
  329. } else {
  330. gpio_enabled[gpio_bank(gpionr)] &= ~gpio_bit(gpionr);
  331. return 0;
  332. }
  333. set_gpio_dir(gpionr, 0);
  334. set_gpio_inen(gpionr, 1);
  335. if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
  336. gpio_edge_triggered[gpio_bank(gpionr)] |= gpio_bit(gpionr);
  337. set_gpio_edge(gpionr, 1);
  338. } else {
  339. set_gpio_edge(gpionr, 0);
  340. gpio_edge_triggered[gpio_bank(gpionr)] &= ~gpio_bit(gpionr);
  341. }
  342. if ((type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
  343. == (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
  344. set_gpio_both(gpionr, 1);
  345. else
  346. set_gpio_both(gpionr, 0);
  347. if ((type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW)))
  348. set_gpio_polar(gpionr, 1); /* low or falling edge denoted by one */
  349. else
  350. set_gpio_polar(gpionr, 0); /* high or rising edge denoted by zero */
  351. SSYNC();
  352. if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
  353. set_irq_handler(irq, handle_edge_irq);
  354. else
  355. set_irq_handler(irq, handle_level_irq);
  356. return 0;
  357. }
  358. static struct irq_chip bfin_gpio_irqchip = {
  359. .ack = bfin_gpio_ack_irq,
  360. .mask = bfin_gpio_mask_irq,
  361. .mask_ack = bfin_gpio_mask_ack_irq,
  362. .unmask = bfin_gpio_unmask_irq,
  363. .set_type = bfin_gpio_irq_type,
  364. .startup = bfin_gpio_irq_startup,
  365. .shutdown = bfin_gpio_irq_shutdown
  366. };
  367. static void bfin_demux_gpio_irq(unsigned int intb_irq,
  368. struct irq_desc *intb_desc)
  369. {
  370. u16 i;
  371. struct irq_desc *desc;
  372. for (i = 0; i < MAX_BLACKFIN_GPIOS; i += 16) {
  373. int irq = IRQ_PF0 + i;
  374. int flag_d = get_gpiop_data(i);
  375. int mask =
  376. flag_d & (gpio_enabled[gpio_bank(i)] & get_gpiop_maska(i));
  377. while (mask) {
  378. if (mask & 1) {
  379. desc = irq_desc + irq;
  380. desc->handle_irq(irq, desc);
  381. }
  382. irq++;
  383. mask >>= 1;
  384. }
  385. }
  386. }
  387. #else /* CONFIG_IRQCHIP_DEMUX_GPIO */
  388. #define NR_PINT_SYS_IRQS 4
  389. #define NR_PINT_BITS 32
  390. #define NR_PINTS 160
  391. #define IRQ_NOT_AVAIL 0xFF
  392. #define PINT_2_BANK(x) ((x) >> 5)
  393. #define PINT_2_BIT(x) ((x) & 0x1F)
  394. #define PINT_BIT(x) (1 << (PINT_2_BIT(x)))
  395. static unsigned char irq2pint_lut[NR_PINTS];
  396. static unsigned char pint2irq_lut[NR_PINT_SYS_IRQS * NR_PINT_BITS];
  397. struct pin_int_t {
  398. unsigned int mask_set;
  399. unsigned int mask_clear;
  400. unsigned int request;
  401. unsigned int assign;
  402. unsigned int edge_set;
  403. unsigned int edge_clear;
  404. unsigned int invert_set;
  405. unsigned int invert_clear;
  406. unsigned int pinstate;
  407. unsigned int latch;
  408. };
  409. static struct pin_int_t *pint[NR_PINT_SYS_IRQS] = {
  410. (struct pin_int_t *)PINT0_MASK_SET,
  411. (struct pin_int_t *)PINT1_MASK_SET,
  412. (struct pin_int_t *)PINT2_MASK_SET,
  413. (struct pin_int_t *)PINT3_MASK_SET,
  414. };
  415. unsigned short get_irq_base(u8 bank, u8 bmap)
  416. {
  417. u16 irq_base;
  418. if (bank < 2) { /*PA-PB */
  419. irq_base = IRQ_PA0 + bmap * 16;
  420. } else { /*PC-PJ */
  421. irq_base = IRQ_PC0 + bmap * 16;
  422. }
  423. return irq_base;
  424. }
  425. /* Whenever PINTx_ASSIGN is altered init_pint_lut() must be executed! */
  426. void init_pint_lut(void)
  427. {
  428. u16 bank, bit, irq_base, bit_pos;
  429. u32 pint_assign;
  430. u8 bmap;
  431. memset(irq2pint_lut, IRQ_NOT_AVAIL, sizeof(irq2pint_lut));
  432. for (bank = 0; bank < NR_PINT_SYS_IRQS; bank++) {
  433. pint_assign = pint[bank]->assign;
  434. for (bit = 0; bit < NR_PINT_BITS; bit++) {
  435. bmap = (pint_assign >> ((bit / 8) * 8)) & 0xFF;
  436. irq_base = get_irq_base(bank, bmap);
  437. irq_base += (bit % 8) + ((bit / 8) & 1 ? 8 : 0);
  438. bit_pos = bit + bank * NR_PINT_BITS;
  439. pint2irq_lut[bit_pos] = irq_base - SYS_IRQS;
  440. irq2pint_lut[irq_base - SYS_IRQS] = bit_pos;
  441. }
  442. }
  443. }
  444. static unsigned short gpio_enabled[gpio_bank(MAX_BLACKFIN_GPIOS)];
  445. static void bfin_gpio_ack_irq(unsigned int irq)
  446. {
  447. u8 pint_val = irq2pint_lut[irq - SYS_IRQS];
  448. pint[PINT_2_BANK(pint_val)]->request = PINT_BIT(pint_val);
  449. SSYNC();
  450. }
  451. static void bfin_gpio_mask_ack_irq(unsigned int irq)
  452. {
  453. u8 pint_val = irq2pint_lut[irq - SYS_IRQS];
  454. u32 pintbit = PINT_BIT(pint_val);
  455. u8 bank = PINT_2_BANK(pint_val);
  456. pint[bank]->request = pintbit;
  457. pint[bank]->mask_clear = pintbit;
  458. SSYNC();
  459. }
  460. static void bfin_gpio_mask_irq(unsigned int irq)
  461. {
  462. u8 pint_val = irq2pint_lut[irq - SYS_IRQS];
  463. pint[PINT_2_BANK(pint_val)]->mask_clear = PINT_BIT(pint_val);
  464. SSYNC();
  465. }
  466. static void bfin_gpio_unmask_irq(unsigned int irq)
  467. {
  468. u8 pint_val = irq2pint_lut[irq - SYS_IRQS];
  469. u32 pintbit = PINT_BIT(pint_val);
  470. u8 bank = PINT_2_BANK(pint_val);
  471. pint[bank]->request = pintbit;
  472. pint[bank]->mask_set = pintbit;
  473. SSYNC();
  474. }
  475. static unsigned int bfin_gpio_irq_startup(unsigned int irq)
  476. {
  477. unsigned int ret;
  478. u16 gpionr = irq - IRQ_PA0;
  479. u8 pint_val = irq2pint_lut[irq - SYS_IRQS];
  480. if (pint_val == IRQ_NOT_AVAIL) {
  481. printk(KERN_ERR
  482. "GPIO IRQ %d :Not in PINT Assign table "
  483. "Reconfigure Interrupt to Port Assignemt\n", irq);
  484. return -ENODEV;
  485. }
  486. if (!(gpio_enabled[gpio_bank(gpionr)] & gpio_bit(gpionr))) {
  487. ret = gpio_request(gpionr, "IRQ");
  488. if (ret)
  489. return ret;
  490. }
  491. gpio_enabled[gpio_bank(gpionr)] |= gpio_bit(gpionr);
  492. bfin_gpio_unmask_irq(irq);
  493. return ret;
  494. }
  495. static void bfin_gpio_irq_shutdown(unsigned int irq)
  496. {
  497. bfin_gpio_mask_irq(irq);
  498. gpio_free(irq - IRQ_PA0);
  499. gpio_enabled[gpio_bank(irq - IRQ_PA0)] &= ~gpio_bit(irq - IRQ_PA0);
  500. }
  501. static int bfin_gpio_irq_type(unsigned int irq, unsigned int type)
  502. {
  503. unsigned int ret;
  504. u16 gpionr = irq - IRQ_PA0;
  505. u8 pint_val = irq2pint_lut[irq - SYS_IRQS];
  506. u32 pintbit = PINT_BIT(pint_val);
  507. u8 bank = PINT_2_BANK(pint_val);
  508. if (pint_val == IRQ_NOT_AVAIL)
  509. return -ENODEV;
  510. if (type == IRQ_TYPE_PROBE) {
  511. /* only probe unenabled GPIO interrupt lines */
  512. if (gpio_enabled[gpio_bank(gpionr)] & gpio_bit(gpionr))
  513. return 0;
  514. type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
  515. }
  516. if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING |
  517. IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
  518. if (!(gpio_enabled[gpio_bank(gpionr)] & gpio_bit(gpionr))) {
  519. ret = gpio_request(gpionr, "IRQ");
  520. if (ret)
  521. return ret;
  522. }
  523. gpio_enabled[gpio_bank(gpionr)] |= gpio_bit(gpionr);
  524. } else {
  525. gpio_enabled[gpio_bank(gpionr)] &= ~gpio_bit(gpionr);
  526. return 0;
  527. }
  528. gpio_direction_input(gpionr);
  529. if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
  530. pint[bank]->edge_set = pintbit;
  531. } else {
  532. pint[bank]->edge_clear = pintbit;
  533. }
  534. if ((type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW)))
  535. pint[bank]->invert_set = pintbit; /* low or falling edge denoted by one */
  536. else
  537. pint[bank]->invert_set = pintbit; /* high or rising edge denoted by zero */
  538. if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
  539. pint[bank]->invert_set = pintbit;
  540. else
  541. pint[bank]->invert_set = pintbit;
  542. SSYNC();
  543. if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
  544. set_irq_handler(irq, handle_edge_irq);
  545. else
  546. set_irq_handler(irq, handle_level_irq);
  547. return 0;
  548. }
  549. static struct irq_chip bfin_gpio_irqchip = {
  550. .ack = bfin_gpio_ack_irq,
  551. .mask = bfin_gpio_mask_irq,
  552. .mask_ack = bfin_gpio_mask_ack_irq,
  553. .unmask = bfin_gpio_unmask_irq,
  554. .set_type = bfin_gpio_irq_type,
  555. .startup = bfin_gpio_irq_startup,
  556. .shutdown = bfin_gpio_irq_shutdown
  557. };
  558. static void bfin_demux_gpio_irq(unsigned int intb_irq,
  559. struct irq_desc *intb_desc)
  560. {
  561. u8 bank, pint_val;
  562. u32 request, irq;
  563. struct irq_desc *desc;
  564. switch (intb_irq) {
  565. case IRQ_PINT0:
  566. bank = 0;
  567. break;
  568. case IRQ_PINT2:
  569. bank = 2;
  570. break;
  571. case IRQ_PINT3:
  572. bank = 3;
  573. break;
  574. case IRQ_PINT1:
  575. bank = 1;
  576. break;
  577. default:
  578. return;
  579. }
  580. pint_val = bank * NR_PINT_BITS;
  581. request = pint[bank]->request;
  582. while (request) {
  583. if (request & 1) {
  584. irq = pint2irq_lut[pint_val] + SYS_IRQS;
  585. desc = irq_desc + irq;
  586. desc->handle_irq(irq, desc);
  587. }
  588. pint_val++;
  589. request >>= 1;
  590. }
  591. }
  592. #endif /* CONFIG_IRQCHIP_DEMUX_GPIO */
  593. void __init init_exception_vectors(void)
  594. {
  595. SSYNC();
  596. /* cannot program in software:
  597. * evt0 - emulation (jtag)
  598. * evt1 - reset
  599. */
  600. bfin_write_EVT2(evt_nmi);
  601. bfin_write_EVT3(trap);
  602. bfin_write_EVT5(evt_ivhw);
  603. bfin_write_EVT6(evt_timer);
  604. bfin_write_EVT7(evt_evt7);
  605. bfin_write_EVT8(evt_evt8);
  606. bfin_write_EVT9(evt_evt9);
  607. bfin_write_EVT10(evt_evt10);
  608. bfin_write_EVT11(evt_evt11);
  609. bfin_write_EVT12(evt_evt12);
  610. bfin_write_EVT13(evt_evt13);
  611. bfin_write_EVT14(evt14_softirq);
  612. bfin_write_EVT15(evt_system_call);
  613. CSYNC();
  614. }
  615. /*
  616. * This function should be called during kernel startup to initialize
  617. * the BFin IRQ handling routines.
  618. */
  619. int __init init_arch_irq(void)
  620. {
  621. int irq;
  622. unsigned long ilat = 0;
  623. /* Disable all the peripheral intrs - page 4-29 HW Ref manual */
  624. #ifdef CONFIG_BF54x
  625. bfin_write_SIC_IMASK0(SIC_UNMASK_ALL);
  626. bfin_write_SIC_IMASK1(SIC_UNMASK_ALL);
  627. bfin_write_SIC_IMASK2(SIC_UNMASK_ALL);
  628. bfin_write_SIC_IWR0(IWR_ENABLE_ALL);
  629. bfin_write_SIC_IWR1(IWR_ENABLE_ALL);
  630. bfin_write_SIC_IWR2(IWR_ENABLE_ALL);
  631. #else
  632. bfin_write_SIC_IMASK(SIC_UNMASK_ALL);
  633. bfin_write_SIC_IWR(IWR_ENABLE_ALL);
  634. #endif
  635. SSYNC();
  636. local_irq_disable();
  637. #if defined(CONFIG_IRQCHIP_DEMUX_GPIO) && defined(CONFIG_BF54x)
  638. #ifdef CONFIG_PINTx_REASSIGN
  639. pint[0]->assign = CONFIG_PINT0_ASSIGN;
  640. pint[1]->assign = CONFIG_PINT1_ASSIGN;
  641. pint[2]->assign = CONFIG_PINT2_ASSIGN;
  642. pint[3]->assign = CONFIG_PINT3_ASSIGN;
  643. #endif
  644. /* Whenever PINTx_ASSIGN is altered init_pint_lut() must be executed! */
  645. init_pint_lut();
  646. #endif
  647. for (irq = 0; irq <= SYS_IRQS; irq++) {
  648. if (irq <= IRQ_CORETMR)
  649. set_irq_chip(irq, &bfin_core_irqchip);
  650. else
  651. set_irq_chip(irq, &bfin_internal_irqchip);
  652. #ifdef BF537_GENERIC_ERROR_INT_DEMUX
  653. if (irq != IRQ_GENERIC_ERROR) {
  654. #endif
  655. switch (irq) {
  656. #ifdef CONFIG_IRQCHIP_DEMUX_GPIO
  657. #ifndef CONFIG_BF54x
  658. case IRQ_PROG_INTA:
  659. set_irq_chained_handler(irq,
  660. bfin_demux_gpio_irq);
  661. break;
  662. #if defined(BF537_FAMILY) && !(defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE))
  663. case IRQ_MAC_RX:
  664. set_irq_chained_handler(irq,
  665. bfin_demux_gpio_irq);
  666. break;
  667. #endif
  668. #else
  669. case IRQ_PINT0:
  670. set_irq_chained_handler(irq,
  671. bfin_demux_gpio_irq);
  672. break;
  673. case IRQ_PINT1:
  674. set_irq_chained_handler(irq,
  675. bfin_demux_gpio_irq);
  676. break;
  677. case IRQ_PINT2:
  678. set_irq_chained_handler(irq,
  679. bfin_demux_gpio_irq);
  680. break;
  681. case IRQ_PINT3:
  682. set_irq_chained_handler(irq,
  683. bfin_demux_gpio_irq);
  684. break;
  685. #endif /*CONFIG_BF54x */
  686. #endif
  687. default:
  688. set_irq_handler(irq, handle_simple_irq);
  689. break;
  690. }
  691. #ifdef BF537_GENERIC_ERROR_INT_DEMUX
  692. } else {
  693. set_irq_handler(irq, bfin_demux_error_irq);
  694. }
  695. #endif
  696. }
  697. #ifdef BF537_GENERIC_ERROR_INT_DEMUX
  698. for (irq = IRQ_PPI_ERROR; irq <= IRQ_UART1_ERROR; irq++) {
  699. set_irq_chip(irq, &bfin_generic_error_irqchip);
  700. set_irq_handler(irq, handle_level_irq);
  701. }
  702. #endif
  703. #ifdef CONFIG_IRQCHIP_DEMUX_GPIO
  704. #ifndef CONFIG_BF54x
  705. for (irq = IRQ_PF0; irq < NR_IRQS; irq++) {
  706. #else
  707. for (irq = IRQ_PA0; irq < NR_IRQS; irq++) {
  708. #endif
  709. set_irq_chip(irq, &bfin_gpio_irqchip);
  710. /* if configured as edge, then will be changed to do_edge_IRQ */
  711. set_irq_handler(irq, handle_level_irq);
  712. }
  713. #endif
  714. bfin_write_IMASK(0);
  715. CSYNC();
  716. ilat = bfin_read_ILAT();
  717. CSYNC();
  718. bfin_write_ILAT(ilat);
  719. CSYNC();
  720. printk(KERN_INFO "Configuring Blackfin Priority Driven Interrupts\n");
  721. /* IMASK=xxx is equivalent to STI xx or irq_flags=xx,
  722. * local_irq_enable()
  723. */
  724. program_IAR();
  725. /* Therefore it's better to setup IARs before interrupts enabled */
  726. search_IAR();
  727. /* Enable interrupts IVG7-15 */
  728. irq_flags = irq_flags | IMASK_IVG15 |
  729. IMASK_IVG14 | IMASK_IVG13 | IMASK_IVG12 | IMASK_IVG11 |
  730. IMASK_IVG10 | IMASK_IVG9 | IMASK_IVG8 | IMASK_IVG7 | IMASK_IVGHW;
  731. return 0;
  732. }
  733. #ifdef CONFIG_DO_IRQ_L1
  734. void do_irq(int vec, struct pt_regs *fp) __attribute__((l1_text));
  735. #endif
  736. void do_irq(int vec, struct pt_regs *fp)
  737. {
  738. if (vec == EVT_IVTMR_P) {
  739. vec = IRQ_CORETMR;
  740. } else {
  741. struct ivgx *ivg = ivg7_13[vec - IVG7].ifirst;
  742. struct ivgx *ivg_stop = ivg7_13[vec - IVG7].istop;
  743. #ifdef CONFIG_BF54x
  744. unsigned long sic_status[3];
  745. SSYNC();
  746. sic_status[0] = bfin_read_SIC_ISR(0) & bfin_read_SIC_IMASK(0);
  747. sic_status[1] = bfin_read_SIC_ISR(1) & bfin_read_SIC_IMASK(1);
  748. sic_status[2] = bfin_read_SIC_ISR(2) & bfin_read_SIC_IMASK(2);
  749. for (;; ivg++) {
  750. if (ivg >= ivg_stop) {
  751. atomic_inc(&num_spurious);
  752. return;
  753. }
  754. if (sic_status[(ivg->irqno - IVG7) / 32] & ivg->isrflag)
  755. break;
  756. }
  757. #else
  758. unsigned long sic_status;
  759. SSYNC();
  760. sic_status = bfin_read_SIC_IMASK() & bfin_read_SIC_ISR();
  761. for (;; ivg++) {
  762. if (ivg >= ivg_stop) {
  763. atomic_inc(&num_spurious);
  764. return;
  765. } else if (sic_status & ivg->isrflag)
  766. break;
  767. }
  768. #endif
  769. vec = ivg->irqno;
  770. }
  771. asm_do_IRQ(vec, fp);
  772. #ifdef CONFIG_KGDB
  773. kgdb_process_breakpoint();
  774. #endif
  775. }