pio.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418
  1. /*
  2. * Atmel PIO2 Port Multiplexer support
  3. *
  4. * Copyright (C) 2004-2006 Atmel Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/clk.h>
  11. #include <linux/debugfs.h>
  12. #include <linux/fs.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/irq.h>
  15. #include <asm/gpio.h>
  16. #include <asm/io.h>
  17. #include <asm/arch/portmux.h>
  18. #include "pio.h"
  19. #define MAX_NR_PIO_DEVICES 8
  20. struct pio_device {
  21. void __iomem *regs;
  22. const struct platform_device *pdev;
  23. struct clk *clk;
  24. u32 pinmux_mask;
  25. u32 gpio_mask;
  26. char name[8];
  27. };
  28. static struct pio_device pio_dev[MAX_NR_PIO_DEVICES];
  29. static struct pio_device *gpio_to_pio(unsigned int gpio)
  30. {
  31. struct pio_device *pio;
  32. unsigned int index;
  33. index = gpio >> 5;
  34. if (index >= MAX_NR_PIO_DEVICES)
  35. return NULL;
  36. pio = &pio_dev[index];
  37. if (!pio->regs)
  38. return NULL;
  39. return pio;
  40. }
  41. /* Pin multiplexing API */
  42. void __init at32_select_periph(unsigned int pin, unsigned int periph,
  43. unsigned long flags)
  44. {
  45. struct pio_device *pio;
  46. unsigned int pin_index = pin & 0x1f;
  47. u32 mask = 1 << pin_index;
  48. pio = gpio_to_pio(pin);
  49. if (unlikely(!pio)) {
  50. printk("pio: invalid pin %u\n", pin);
  51. goto fail;
  52. }
  53. if (unlikely(test_and_set_bit(pin_index, &pio->pinmux_mask))) {
  54. printk("%s: pin %u is busy\n", pio->name, pin_index);
  55. goto fail;
  56. }
  57. pio_writel(pio, PUER, mask);
  58. if (periph)
  59. pio_writel(pio, BSR, mask);
  60. else
  61. pio_writel(pio, ASR, mask);
  62. pio_writel(pio, PDR, mask);
  63. if (!(flags & AT32_GPIOF_PULLUP))
  64. pio_writel(pio, PUDR, mask);
  65. /* gpio_request NOT allowed */
  66. set_bit(pin_index, &pio->gpio_mask);
  67. return;
  68. fail:
  69. dump_stack();
  70. }
  71. void __init at32_select_gpio(unsigned int pin, unsigned long flags)
  72. {
  73. struct pio_device *pio;
  74. unsigned int pin_index = pin & 0x1f;
  75. u32 mask = 1 << pin_index;
  76. pio = gpio_to_pio(pin);
  77. if (unlikely(!pio)) {
  78. printk("pio: invalid pin %u\n", pin);
  79. goto fail;
  80. }
  81. if (unlikely(test_and_set_bit(pin_index, &pio->pinmux_mask))) {
  82. printk("%s: pin %u is busy\n", pio->name, pin_index);
  83. goto fail;
  84. }
  85. if (flags & AT32_GPIOF_OUTPUT) {
  86. if (flags & AT32_GPIOF_HIGH)
  87. pio_writel(pio, SODR, mask);
  88. else
  89. pio_writel(pio, CODR, mask);
  90. if (flags & AT32_GPIOF_MULTIDRV)
  91. pio_writel(pio, MDER, mask);
  92. else
  93. pio_writel(pio, MDDR, mask);
  94. pio_writel(pio, PUDR, mask);
  95. pio_writel(pio, OER, mask);
  96. } else {
  97. if (flags & AT32_GPIOF_PULLUP)
  98. pio_writel(pio, PUER, mask);
  99. else
  100. pio_writel(pio, PUDR, mask);
  101. if (flags & AT32_GPIOF_DEGLITCH)
  102. pio_writel(pio, IFER, mask);
  103. else
  104. pio_writel(pio, IFDR, mask);
  105. pio_writel(pio, ODR, mask);
  106. }
  107. pio_writel(pio, PER, mask);
  108. /* gpio_request now allowed */
  109. clear_bit(pin_index, &pio->gpio_mask);
  110. return;
  111. fail:
  112. dump_stack();
  113. }
  114. /* Reserve a pin, preventing anyone else from changing its configuration. */
  115. void __init at32_reserve_pin(unsigned int pin)
  116. {
  117. struct pio_device *pio;
  118. unsigned int pin_index = pin & 0x1f;
  119. pio = gpio_to_pio(pin);
  120. if (unlikely(!pio)) {
  121. printk("pio: invalid pin %u\n", pin);
  122. goto fail;
  123. }
  124. if (unlikely(test_and_set_bit(pin_index, &pio->pinmux_mask))) {
  125. printk("%s: pin %u is busy\n", pio->name, pin_index);
  126. goto fail;
  127. }
  128. return;
  129. fail:
  130. dump_stack();
  131. }
  132. /*--------------------------------------------------------------------------*/
  133. /* GPIO API */
  134. int gpio_request(unsigned int gpio, const char *label)
  135. {
  136. struct pio_device *pio;
  137. unsigned int pin;
  138. pio = gpio_to_pio(gpio);
  139. if (!pio)
  140. return -ENODEV;
  141. pin = gpio & 0x1f;
  142. if (test_and_set_bit(pin, &pio->gpio_mask))
  143. return -EBUSY;
  144. return 0;
  145. }
  146. EXPORT_SYMBOL(gpio_request);
  147. void gpio_free(unsigned int gpio)
  148. {
  149. struct pio_device *pio;
  150. unsigned int pin;
  151. pio = gpio_to_pio(gpio);
  152. if (!pio) {
  153. printk(KERN_ERR
  154. "gpio: attempted to free invalid pin %u\n", gpio);
  155. return;
  156. }
  157. pin = gpio & 0x1f;
  158. if (!test_and_clear_bit(pin, &pio->gpio_mask))
  159. printk(KERN_ERR "gpio: freeing free or non-gpio pin %s-%u\n",
  160. pio->name, pin);
  161. }
  162. EXPORT_SYMBOL(gpio_free);
  163. int gpio_direction_input(unsigned int gpio)
  164. {
  165. struct pio_device *pio;
  166. unsigned int pin;
  167. pio = gpio_to_pio(gpio);
  168. if (!pio)
  169. return -ENODEV;
  170. pin = gpio & 0x1f;
  171. pio_writel(pio, ODR, 1 << pin);
  172. return 0;
  173. }
  174. EXPORT_SYMBOL(gpio_direction_input);
  175. int gpio_direction_output(unsigned int gpio, int value)
  176. {
  177. struct pio_device *pio;
  178. unsigned int pin;
  179. pio = gpio_to_pio(gpio);
  180. if (!pio)
  181. return -ENODEV;
  182. gpio_set_value(gpio, value);
  183. pin = gpio & 0x1f;
  184. pio_writel(pio, OER, 1 << pin);
  185. return 0;
  186. }
  187. EXPORT_SYMBOL(gpio_direction_output);
  188. int gpio_get_value(unsigned int gpio)
  189. {
  190. struct pio_device *pio = &pio_dev[gpio >> 5];
  191. return (pio_readl(pio, PDSR) >> (gpio & 0x1f)) & 1;
  192. }
  193. EXPORT_SYMBOL(gpio_get_value);
  194. void gpio_set_value(unsigned int gpio, int value)
  195. {
  196. struct pio_device *pio = &pio_dev[gpio >> 5];
  197. u32 mask;
  198. mask = 1 << (gpio & 0x1f);
  199. if (value)
  200. pio_writel(pio, SODR, mask);
  201. else
  202. pio_writel(pio, CODR, mask);
  203. }
  204. EXPORT_SYMBOL(gpio_set_value);
  205. /*--------------------------------------------------------------------------*/
  206. /* GPIO IRQ support */
  207. static void gpio_irq_mask(unsigned irq)
  208. {
  209. unsigned gpio = irq_to_gpio(irq);
  210. struct pio_device *pio = &pio_dev[gpio >> 5];
  211. pio_writel(pio, IDR, 1 << (gpio & 0x1f));
  212. }
  213. static void gpio_irq_unmask(unsigned irq)
  214. {
  215. unsigned gpio = irq_to_gpio(irq);
  216. struct pio_device *pio = &pio_dev[gpio >> 5];
  217. pio_writel(pio, IER, 1 << (gpio & 0x1f));
  218. }
  219. static int gpio_irq_type(unsigned irq, unsigned type)
  220. {
  221. if (type != IRQ_TYPE_EDGE_BOTH && type != IRQ_TYPE_NONE)
  222. return -EINVAL;
  223. return 0;
  224. }
  225. static struct irq_chip gpio_irqchip = {
  226. .name = "gpio",
  227. .mask = gpio_irq_mask,
  228. .unmask = gpio_irq_unmask,
  229. .set_type = gpio_irq_type,
  230. };
  231. static void gpio_irq_handler(unsigned irq, struct irq_desc *desc)
  232. {
  233. struct pio_device *pio = get_irq_chip_data(irq);
  234. unsigned gpio_irq;
  235. gpio_irq = (unsigned) get_irq_data(irq);
  236. for (;;) {
  237. u32 isr;
  238. struct irq_desc *d;
  239. /* ack pending GPIO interrupts */
  240. isr = pio_readl(pio, ISR) & pio_readl(pio, IMR);
  241. if (!isr)
  242. break;
  243. do {
  244. int i;
  245. i = ffs(isr) - 1;
  246. isr &= ~(1 << i);
  247. i += gpio_irq;
  248. d = &irq_desc[i];
  249. d->handle_irq(i, d);
  250. } while (isr);
  251. }
  252. }
  253. static void __init
  254. gpio_irq_setup(struct pio_device *pio, int irq, int gpio_irq)
  255. {
  256. unsigned i;
  257. set_irq_chip_data(irq, pio);
  258. set_irq_data(irq, (void *) gpio_irq);
  259. for (i = 0; i < 32; i++, gpio_irq++) {
  260. set_irq_chip_data(gpio_irq, pio);
  261. set_irq_chip_and_handler(gpio_irq, &gpio_irqchip,
  262. handle_simple_irq);
  263. }
  264. set_irq_chained_handler(irq, gpio_irq_handler);
  265. }
  266. /*--------------------------------------------------------------------------*/
  267. static int __init pio_probe(struct platform_device *pdev)
  268. {
  269. struct pio_device *pio = NULL;
  270. int irq = platform_get_irq(pdev, 0);
  271. int gpio_irq_base = GPIO_IRQ_BASE + pdev->id * 32;
  272. BUG_ON(pdev->id >= MAX_NR_PIO_DEVICES);
  273. pio = &pio_dev[pdev->id];
  274. BUG_ON(!pio->regs);
  275. gpio_irq_setup(pio, irq, gpio_irq_base);
  276. platform_set_drvdata(pdev, pio);
  277. printk(KERN_DEBUG "%s: base 0x%p, irq %d chains %d..%d\n",
  278. pio->name, pio->regs, irq, gpio_irq_base, gpio_irq_base + 31);
  279. return 0;
  280. }
  281. static struct platform_driver pio_driver = {
  282. .probe = pio_probe,
  283. .driver = {
  284. .name = "pio",
  285. },
  286. };
  287. static int __init pio_init(void)
  288. {
  289. return platform_driver_register(&pio_driver);
  290. }
  291. postcore_initcall(pio_init);
  292. void __init at32_init_pio(struct platform_device *pdev)
  293. {
  294. struct resource *regs;
  295. struct pio_device *pio;
  296. if (pdev->id > MAX_NR_PIO_DEVICES) {
  297. dev_err(&pdev->dev, "only %d PIO devices supported\n",
  298. MAX_NR_PIO_DEVICES);
  299. return;
  300. }
  301. pio = &pio_dev[pdev->id];
  302. snprintf(pio->name, sizeof(pio->name), "pio%d", pdev->id);
  303. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  304. if (!regs) {
  305. dev_err(&pdev->dev, "no mmio resource defined\n");
  306. return;
  307. }
  308. pio->clk = clk_get(&pdev->dev, "mck");
  309. if (IS_ERR(pio->clk))
  310. /*
  311. * This is a fatal error, but if we continue we might
  312. * be so lucky that we manage to initialize the
  313. * console and display this message...
  314. */
  315. dev_err(&pdev->dev, "no mck clock defined\n");
  316. else
  317. clk_enable(pio->clk);
  318. pio->pdev = pdev;
  319. pio->regs = ioremap(regs->start, regs->end - regs->start + 1);
  320. /*
  321. * request_gpio() is only valid for pins that have been
  322. * explicitly configured as GPIO and not previously requested
  323. */
  324. pio->gpio_mask = ~0UL;
  325. /* start with irqs disabled and acked */
  326. pio_writel(pio, IDR, ~0UL);
  327. (void) pio_readl(pio, ISR);
  328. }