timer32k.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269
  1. /*
  2. * linux/arch/arm/plat-omap/timer32k.c
  3. *
  4. * OMAP 32K Timer
  5. *
  6. * Copyright (C) 2004 - 2005 Nokia Corporation
  7. * Partial timer rewrite and additional dynamic tick timer support by
  8. * Tony Lindgen <tony@atomide.com> and
  9. * Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  10. * OMAP Dual-mode timer framework support by Timo Teras
  11. *
  12. * MPU timer code based on the older MPU timer code for OMAP
  13. * Copyright (C) 2000 RidgeRun, Inc.
  14. * Author: Greg Lonnon <glonnon@ridgerun.com>
  15. *
  16. * This program is free software; you can redistribute it and/or modify it
  17. * under the terms of the GNU General Public License as published by the
  18. * Free Software Foundation; either version 2 of the License, or (at your
  19. * option) any later version.
  20. *
  21. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  22. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  23. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  24. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  25. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  26. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  27. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  28. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  29. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  30. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  31. *
  32. * You should have received a copy of the GNU General Public License along
  33. * with this program; if not, write to the Free Software Foundation, Inc.,
  34. * 675 Mass Ave, Cambridge, MA 02139, USA.
  35. */
  36. #include <linux/kernel.h>
  37. #include <linux/init.h>
  38. #include <linux/delay.h>
  39. #include <linux/interrupt.h>
  40. #include <linux/sched.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/err.h>
  43. #include <linux/clk.h>
  44. #include <linux/clocksource.h>
  45. #include <linux/clockchips.h>
  46. #include <asm/system.h>
  47. #include <asm/hardware.h>
  48. #include <asm/io.h>
  49. #include <asm/leds.h>
  50. #include <asm/irq.h>
  51. #include <asm/mach/irq.h>
  52. #include <asm/mach/time.h>
  53. #include <asm/arch/dmtimer.h>
  54. struct sys_timer omap_timer;
  55. /*
  56. * ---------------------------------------------------------------------------
  57. * 32KHz OS timer
  58. *
  59. * This currently works only on 16xx, as 1510 does not have the continuous
  60. * 32KHz synchronous timer. The 32KHz synchronous timer is used to keep track
  61. * of time in addition to the 32KHz OS timer. Using only the 32KHz OS timer
  62. * on 1510 would be possible, but the timer would not be as accurate as
  63. * with the 32KHz synchronized timer.
  64. * ---------------------------------------------------------------------------
  65. */
  66. #if defined(CONFIG_ARCH_OMAP16XX)
  67. #define TIMER_32K_SYNCHRONIZED 0xfffbc410
  68. #elif defined(CONFIG_ARCH_OMAP24XX)
  69. #define TIMER_32K_SYNCHRONIZED (OMAP24XX_32KSYNCT_BASE + 0x10)
  70. #else
  71. #error OMAP 32KHz timer does not currently work on 15XX!
  72. #endif
  73. /* 16xx specific defines */
  74. #define OMAP1_32K_TIMER_BASE 0xfffb9000
  75. #define OMAP1_32K_TIMER_CR 0x08
  76. #define OMAP1_32K_TIMER_TVR 0x00
  77. #define OMAP1_32K_TIMER_TCR 0x04
  78. #define OMAP_32K_TICKS_PER_SEC (32768)
  79. /*
  80. * TRM says 1 / HZ = ( TVR + 1) / 32768, so TRV = (32768 / HZ) - 1
  81. * so with HZ = 128, TVR = 255.
  82. */
  83. #define OMAP_32K_TIMER_TICK_PERIOD ((OMAP_32K_TICKS_PER_SEC / HZ) - 1)
  84. #define JIFFIES_TO_HW_TICKS(nr_jiffies, clock_rate) \
  85. (((nr_jiffies) * (clock_rate)) / HZ)
  86. #if defined(CONFIG_ARCH_OMAP1)
  87. static inline void omap_32k_timer_write(int val, int reg)
  88. {
  89. omap_writew(val, OMAP1_32K_TIMER_BASE + reg);
  90. }
  91. static inline unsigned long omap_32k_timer_read(int reg)
  92. {
  93. return omap_readl(OMAP1_32K_TIMER_BASE + reg) & 0xffffff;
  94. }
  95. static inline void omap_32k_timer_start(unsigned long load_val)
  96. {
  97. if (!load_val)
  98. load_val = 1;
  99. omap_32k_timer_write(load_val, OMAP1_32K_TIMER_TVR);
  100. omap_32k_timer_write(0x0f, OMAP1_32K_TIMER_CR);
  101. }
  102. static inline void omap_32k_timer_stop(void)
  103. {
  104. omap_32k_timer_write(0x0, OMAP1_32K_TIMER_CR);
  105. }
  106. #define omap_32k_timer_ack_irq()
  107. #elif defined(CONFIG_ARCH_OMAP2)
  108. static struct omap_dm_timer *gptimer;
  109. static inline void omap_32k_timer_start(unsigned long load_val)
  110. {
  111. omap_dm_timer_set_load(gptimer, 1, 0xffffffff - load_val);
  112. omap_dm_timer_set_int_enable(gptimer, OMAP_TIMER_INT_OVERFLOW);
  113. omap_dm_timer_start(gptimer);
  114. }
  115. static inline void omap_32k_timer_stop(void)
  116. {
  117. omap_dm_timer_stop(gptimer);
  118. }
  119. static inline void omap_32k_timer_ack_irq(void)
  120. {
  121. u32 status = omap_dm_timer_read_status(gptimer);
  122. omap_dm_timer_write_status(gptimer, status);
  123. }
  124. #endif
  125. static void omap_32k_timer_set_mode(enum clock_event_mode mode,
  126. struct clock_event_device *evt)
  127. {
  128. omap_32k_timer_stop();
  129. switch (mode) {
  130. case CLOCK_EVT_MODE_PERIODIC:
  131. omap_32k_timer_start(OMAP_32K_TIMER_TICK_PERIOD);
  132. break;
  133. case CLOCK_EVT_MODE_ONESHOT:
  134. case CLOCK_EVT_MODE_UNUSED:
  135. case CLOCK_EVT_MODE_SHUTDOWN:
  136. break;
  137. case CLOCK_EVT_MODE_RESUME:
  138. break;
  139. }
  140. }
  141. static struct clock_event_device clockevent_32k_timer = {
  142. .name = "32k-timer",
  143. .features = CLOCK_EVT_FEAT_PERIODIC,
  144. .shift = 32,
  145. .set_mode = omap_32k_timer_set_mode,
  146. };
  147. /*
  148. * The 32KHz synchronized timer is an additional timer on 16xx.
  149. * It is always running.
  150. */
  151. static inline unsigned long omap_32k_sync_timer_read(void)
  152. {
  153. return omap_readl(TIMER_32K_SYNCHRONIZED);
  154. }
  155. /*
  156. * Rounds down to nearest usec. Note that this will overflow for larger values.
  157. */
  158. static inline unsigned long omap_32k_ticks_to_usecs(unsigned long ticks_32k)
  159. {
  160. return (ticks_32k * 5*5*5*5*5*5) >> 9;
  161. }
  162. /*
  163. * Rounds down to nearest nsec.
  164. */
  165. static inline unsigned long long
  166. omap_32k_ticks_to_nsecs(unsigned long ticks_32k)
  167. {
  168. return (unsigned long long) ticks_32k * 1000 * 5*5*5*5*5*5 >> 9;
  169. }
  170. /*
  171. * Returns current time from boot in nsecs. It's OK for this to wrap
  172. * around for now, as it's just a relative time stamp.
  173. */
  174. unsigned long long sched_clock(void)
  175. {
  176. return omap_32k_ticks_to_nsecs(omap_32k_sync_timer_read());
  177. }
  178. static irqreturn_t omap_32k_timer_interrupt(int irq, void *dev_id)
  179. {
  180. struct clock_event_device *evt = &clockevent_32k_timer;
  181. omap_32k_timer_ack_irq();
  182. evt->event_handler(evt);
  183. return IRQ_HANDLED;
  184. }
  185. static struct irqaction omap_32k_timer_irq = {
  186. .name = "32KHz timer",
  187. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  188. .handler = omap_32k_timer_interrupt,
  189. };
  190. static __init void omap_init_32k_timer(void)
  191. {
  192. if (cpu_class_is_omap1())
  193. setup_irq(INT_OS_TIMER, &omap_32k_timer_irq);
  194. #ifdef CONFIG_ARCH_OMAP2
  195. /* REVISIT: Check 24xx TIOCP_CFG settings after idle works */
  196. if (cpu_is_omap24xx()) {
  197. gptimer = omap_dm_timer_request_specific(1);
  198. BUG_ON(gptimer == NULL);
  199. omap_dm_timer_set_source(gptimer, OMAP_TIMER_SRC_32_KHZ);
  200. setup_irq(omap_dm_timer_get_irq(gptimer), &omap_32k_timer_irq);
  201. omap_dm_timer_set_int_enable(gptimer,
  202. OMAP_TIMER_INT_CAPTURE | OMAP_TIMER_INT_OVERFLOW |
  203. OMAP_TIMER_INT_MATCH);
  204. }
  205. #endif
  206. clockevent_32k_timer.mult = div_sc(OMAP_32K_TICKS_PER_SEC,
  207. NSEC_PER_SEC,
  208. clockevent_32k_timer.shift);
  209. clockevent_32k_timer.max_delta_ns =
  210. clockevent_delta2ns(0xfffffffe, &clockevent_32k_timer);
  211. clockevent_32k_timer.min_delta_ns =
  212. clockevent_delta2ns(1, &clockevent_32k_timer);
  213. clockevent_32k_timer.cpumask = cpumask_of_cpu(0);
  214. clockevents_register_device(&clockevent_32k_timer);
  215. }
  216. /*
  217. * ---------------------------------------------------------------------------
  218. * Timer initialization
  219. * ---------------------------------------------------------------------------
  220. */
  221. static void __init omap_timer_init(void)
  222. {
  223. #ifdef CONFIG_OMAP_DM_TIMER
  224. omap_dm_timer_init();
  225. #endif
  226. omap_init_32k_timer();
  227. }
  228. struct sys_timer omap_timer = {
  229. .init = omap_timer_init,
  230. };