dmtimer.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523
  1. /*
  2. * linux/arch/arm/plat-omap/dmtimer.c
  3. *
  4. * OMAP Dual-Mode Timers
  5. *
  6. * Copyright (C) 2005 Nokia Corporation
  7. * OMAP2 support by Juha Yrjola
  8. * API improvements and OMAP2 clock framework support by Timo Teras
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. *
  15. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  16. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  17. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  18. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  19. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  20. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  21. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  22. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  23. *
  24. * You should have received a copy of the GNU General Public License along
  25. * with this program; if not, write to the Free Software Foundation, Inc.,
  26. * 675 Mass Ave, Cambridge, MA 02139, USA.
  27. */
  28. #include <linux/init.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/errno.h>
  31. #include <linux/list.h>
  32. #include <linux/clk.h>
  33. #include <linux/delay.h>
  34. #include <asm/hardware.h>
  35. #include <asm/arch/dmtimer.h>
  36. #include <asm/io.h>
  37. #include <asm/arch/irqs.h>
  38. /* register offsets */
  39. #define OMAP_TIMER_ID_REG 0x00
  40. #define OMAP_TIMER_OCP_CFG_REG 0x10
  41. #define OMAP_TIMER_SYS_STAT_REG 0x14
  42. #define OMAP_TIMER_STAT_REG 0x18
  43. #define OMAP_TIMER_INT_EN_REG 0x1c
  44. #define OMAP_TIMER_WAKEUP_EN_REG 0x20
  45. #define OMAP_TIMER_CTRL_REG 0x24
  46. #define OMAP_TIMER_COUNTER_REG 0x28
  47. #define OMAP_TIMER_LOAD_REG 0x2c
  48. #define OMAP_TIMER_TRIGGER_REG 0x30
  49. #define OMAP_TIMER_WRITE_PEND_REG 0x34
  50. #define OMAP_TIMER_MATCH_REG 0x38
  51. #define OMAP_TIMER_CAPTURE_REG 0x3c
  52. #define OMAP_TIMER_IF_CTRL_REG 0x40
  53. /* timer control reg bits */
  54. #define OMAP_TIMER_CTRL_GPOCFG (1 << 14)
  55. #define OMAP_TIMER_CTRL_CAPTMODE (1 << 13)
  56. #define OMAP_TIMER_CTRL_PT (1 << 12)
  57. #define OMAP_TIMER_CTRL_TCM_LOWTOHIGH (0x1 << 8)
  58. #define OMAP_TIMER_CTRL_TCM_HIGHTOLOW (0x2 << 8)
  59. #define OMAP_TIMER_CTRL_TCM_BOTHEDGES (0x3 << 8)
  60. #define OMAP_TIMER_CTRL_SCPWM (1 << 7)
  61. #define OMAP_TIMER_CTRL_CE (1 << 6) /* compare enable */
  62. #define OMAP_TIMER_CTRL_PRE (1 << 5) /* prescaler enable */
  63. #define OMAP_TIMER_CTRL_PTV_SHIFT 2 /* how much to shift the prescaler value */
  64. #define OMAP_TIMER_CTRL_AR (1 << 1) /* auto-reload enable */
  65. #define OMAP_TIMER_CTRL_ST (1 << 0) /* start timer */
  66. struct omap_dm_timer {
  67. unsigned long phys_base;
  68. int irq;
  69. #ifdef CONFIG_ARCH_OMAP2
  70. struct clk *iclk, *fclk;
  71. #endif
  72. void __iomem *io_base;
  73. unsigned reserved:1;
  74. unsigned enabled:1;
  75. };
  76. #ifdef CONFIG_ARCH_OMAP1
  77. #define omap_dm_clk_enable(x)
  78. #define omap_dm_clk_disable(x)
  79. static struct omap_dm_timer dm_timers[] = {
  80. { .phys_base = 0xfffb1400, .irq = INT_1610_GPTIMER1 },
  81. { .phys_base = 0xfffb1c00, .irq = INT_1610_GPTIMER2 },
  82. { .phys_base = 0xfffb2400, .irq = INT_1610_GPTIMER3 },
  83. { .phys_base = 0xfffb2c00, .irq = INT_1610_GPTIMER4 },
  84. { .phys_base = 0xfffb3400, .irq = INT_1610_GPTIMER5 },
  85. { .phys_base = 0xfffb3c00, .irq = INT_1610_GPTIMER6 },
  86. { .phys_base = 0xfffb7400, .irq = INT_1610_GPTIMER7 },
  87. { .phys_base = 0xfffbd400, .irq = INT_1610_GPTIMER8 },
  88. };
  89. #elif defined(CONFIG_ARCH_OMAP2)
  90. #define omap_dm_clk_enable(x) clk_enable(x)
  91. #define omap_dm_clk_disable(x) clk_disable(x)
  92. static struct omap_dm_timer dm_timers[] = {
  93. { .phys_base = 0x48028000, .irq = INT_24XX_GPTIMER1 },
  94. { .phys_base = 0x4802a000, .irq = INT_24XX_GPTIMER2 },
  95. { .phys_base = 0x48078000, .irq = INT_24XX_GPTIMER3 },
  96. { .phys_base = 0x4807a000, .irq = INT_24XX_GPTIMER4 },
  97. { .phys_base = 0x4807c000, .irq = INT_24XX_GPTIMER5 },
  98. { .phys_base = 0x4807e000, .irq = INT_24XX_GPTIMER6 },
  99. { .phys_base = 0x48080000, .irq = INT_24XX_GPTIMER7 },
  100. { .phys_base = 0x48082000, .irq = INT_24XX_GPTIMER8 },
  101. { .phys_base = 0x48084000, .irq = INT_24XX_GPTIMER9 },
  102. { .phys_base = 0x48086000, .irq = INT_24XX_GPTIMER10 },
  103. { .phys_base = 0x48088000, .irq = INT_24XX_GPTIMER11 },
  104. { .phys_base = 0x4808a000, .irq = INT_24XX_GPTIMER12 },
  105. };
  106. static const char *dm_source_names[] = {
  107. "sys_ck",
  108. "func_32k_ck",
  109. "alt_ck"
  110. };
  111. static struct clk *dm_source_clocks[3];
  112. #else
  113. #error OMAP architecture not supported!
  114. #endif
  115. static const int dm_timer_count = ARRAY_SIZE(dm_timers);
  116. static spinlock_t dm_timer_lock;
  117. static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, int reg)
  118. {
  119. return readl(timer->io_base + reg);
  120. }
  121. static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, int reg, u32 value)
  122. {
  123. writel(value, timer->io_base + reg);
  124. while (omap_dm_timer_read_reg(timer, OMAP_TIMER_WRITE_PEND_REG))
  125. ;
  126. }
  127. static void omap_dm_timer_wait_for_reset(struct omap_dm_timer *timer)
  128. {
  129. int c;
  130. c = 0;
  131. while (!(omap_dm_timer_read_reg(timer, OMAP_TIMER_SYS_STAT_REG) & 1)) {
  132. c++;
  133. if (c > 100000) {
  134. printk(KERN_ERR "Timer failed to reset\n");
  135. return;
  136. }
  137. }
  138. }
  139. static void omap_dm_timer_reset(struct omap_dm_timer *timer)
  140. {
  141. u32 l;
  142. if (!cpu_class_is_omap2() || timer != &dm_timers[0]) {
  143. omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
  144. omap_dm_timer_wait_for_reset(timer);
  145. }
  146. omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
  147. /* Set to smart-idle mode */
  148. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_OCP_CFG_REG);
  149. l |= 0x02 << 3;
  150. if (cpu_class_is_omap2() && timer == &dm_timers[0]) {
  151. /* Enable wake-up only for GPT1 on OMAP2 CPUs*/
  152. l |= 1 << 2;
  153. /* Non-posted mode */
  154. omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0);
  155. }
  156. omap_dm_timer_write_reg(timer, OMAP_TIMER_OCP_CFG_REG, l);
  157. }
  158. static void omap_dm_timer_prepare(struct omap_dm_timer *timer)
  159. {
  160. omap_dm_timer_enable(timer);
  161. omap_dm_timer_reset(timer);
  162. }
  163. struct omap_dm_timer *omap_dm_timer_request(void)
  164. {
  165. struct omap_dm_timer *timer = NULL;
  166. unsigned long flags;
  167. int i;
  168. spin_lock_irqsave(&dm_timer_lock, flags);
  169. for (i = 0; i < dm_timer_count; i++) {
  170. if (dm_timers[i].reserved)
  171. continue;
  172. timer = &dm_timers[i];
  173. timer->reserved = 1;
  174. break;
  175. }
  176. spin_unlock_irqrestore(&dm_timer_lock, flags);
  177. if (timer != NULL)
  178. omap_dm_timer_prepare(timer);
  179. return timer;
  180. }
  181. struct omap_dm_timer *omap_dm_timer_request_specific(int id)
  182. {
  183. struct omap_dm_timer *timer;
  184. unsigned long flags;
  185. spin_lock_irqsave(&dm_timer_lock, flags);
  186. if (id <= 0 || id > dm_timer_count || dm_timers[id-1].reserved) {
  187. spin_unlock_irqrestore(&dm_timer_lock, flags);
  188. printk("BUG: warning at %s:%d/%s(): unable to get timer %d\n",
  189. __FILE__, __LINE__, __FUNCTION__, id);
  190. dump_stack();
  191. return NULL;
  192. }
  193. timer = &dm_timers[id-1];
  194. timer->reserved = 1;
  195. spin_unlock_irqrestore(&dm_timer_lock, flags);
  196. omap_dm_timer_prepare(timer);
  197. return timer;
  198. }
  199. void omap_dm_timer_free(struct omap_dm_timer *timer)
  200. {
  201. omap_dm_timer_enable(timer);
  202. omap_dm_timer_reset(timer);
  203. omap_dm_timer_disable(timer);
  204. WARN_ON(!timer->reserved);
  205. timer->reserved = 0;
  206. }
  207. void omap_dm_timer_enable(struct omap_dm_timer *timer)
  208. {
  209. if (timer->enabled)
  210. return;
  211. omap_dm_clk_enable(timer->fclk);
  212. omap_dm_clk_enable(timer->iclk);
  213. timer->enabled = 1;
  214. }
  215. void omap_dm_timer_disable(struct omap_dm_timer *timer)
  216. {
  217. if (!timer->enabled)
  218. return;
  219. omap_dm_clk_disable(timer->iclk);
  220. omap_dm_clk_disable(timer->fclk);
  221. timer->enabled = 0;
  222. }
  223. int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
  224. {
  225. return timer->irq;
  226. }
  227. #if defined(CONFIG_ARCH_OMAP1)
  228. /**
  229. * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
  230. * @inputmask: current value of idlect mask
  231. */
  232. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  233. {
  234. int i;
  235. /* If ARMXOR cannot be idled this function call is unnecessary */
  236. if (!(inputmask & (1 << 1)))
  237. return inputmask;
  238. /* If any active timer is using ARMXOR return modified mask */
  239. for (i = 0; i < dm_timer_count; i++) {
  240. u32 l;
  241. l = omap_dm_timer_read_reg(&dm_timers[i], OMAP_TIMER_CTRL_REG);
  242. if (l & OMAP_TIMER_CTRL_ST) {
  243. if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
  244. inputmask &= ~(1 << 1);
  245. else
  246. inputmask &= ~(1 << 2);
  247. }
  248. }
  249. return inputmask;
  250. }
  251. #elif defined(CONFIG_ARCH_OMAP2)
  252. struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
  253. {
  254. return timer->fclk;
  255. }
  256. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  257. {
  258. BUG();
  259. return 0;
  260. }
  261. #endif
  262. void omap_dm_timer_trigger(struct omap_dm_timer *timer)
  263. {
  264. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  265. }
  266. void omap_dm_timer_start(struct omap_dm_timer *timer)
  267. {
  268. u32 l;
  269. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  270. if (!(l & OMAP_TIMER_CTRL_ST)) {
  271. l |= OMAP_TIMER_CTRL_ST;
  272. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  273. }
  274. }
  275. void omap_dm_timer_stop(struct omap_dm_timer *timer)
  276. {
  277. u32 l;
  278. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  279. if (l & OMAP_TIMER_CTRL_ST) {
  280. l &= ~0x1;
  281. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  282. }
  283. }
  284. #ifdef CONFIG_ARCH_OMAP1
  285. void omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
  286. {
  287. int n = (timer - dm_timers) << 1;
  288. u32 l;
  289. l = omap_readl(MOD_CONF_CTRL_1) & ~(0x03 << n);
  290. l |= source << n;
  291. omap_writel(l, MOD_CONF_CTRL_1);
  292. }
  293. #else
  294. void omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
  295. {
  296. if (source < 0 || source >= 3)
  297. return;
  298. clk_disable(timer->fclk);
  299. clk_set_parent(timer->fclk, dm_source_clocks[source]);
  300. clk_enable(timer->fclk);
  301. /* When the functional clock disappears, too quick writes seem to
  302. * cause an abort. */
  303. __delay(150000);
  304. }
  305. #endif
  306. void omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
  307. unsigned int load)
  308. {
  309. u32 l;
  310. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  311. if (autoreload)
  312. l |= OMAP_TIMER_CTRL_AR;
  313. else
  314. l &= ~OMAP_TIMER_CTRL_AR;
  315. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  316. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
  317. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  318. }
  319. void omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
  320. unsigned int match)
  321. {
  322. u32 l;
  323. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  324. if (enable)
  325. l |= OMAP_TIMER_CTRL_CE;
  326. else
  327. l &= ~OMAP_TIMER_CTRL_CE;
  328. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  329. omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
  330. }
  331. void omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
  332. int toggle, int trigger)
  333. {
  334. u32 l;
  335. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  336. l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
  337. OMAP_TIMER_CTRL_PT | (0x03 << 10));
  338. if (def_on)
  339. l |= OMAP_TIMER_CTRL_SCPWM;
  340. if (toggle)
  341. l |= OMAP_TIMER_CTRL_PT;
  342. l |= trigger << 10;
  343. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  344. }
  345. void omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
  346. {
  347. u32 l;
  348. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  349. l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
  350. if (prescaler >= 0x00 && prescaler <= 0x07) {
  351. l |= OMAP_TIMER_CTRL_PRE;
  352. l |= prescaler << 2;
  353. }
  354. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  355. }
  356. void omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
  357. unsigned int value)
  358. {
  359. omap_dm_timer_write_reg(timer, OMAP_TIMER_INT_EN_REG, value);
  360. omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG, value);
  361. }
  362. unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
  363. {
  364. unsigned int l;
  365. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_STAT_REG);
  366. return l;
  367. }
  368. void omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
  369. {
  370. omap_dm_timer_write_reg(timer, OMAP_TIMER_STAT_REG, value);
  371. }
  372. unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
  373. {
  374. unsigned int l;
  375. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_COUNTER_REG);
  376. return l;
  377. }
  378. void omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
  379. {
  380. omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
  381. }
  382. int omap_dm_timers_active(void)
  383. {
  384. int i;
  385. for (i = 0; i < dm_timer_count; i++) {
  386. struct omap_dm_timer *timer;
  387. timer = &dm_timers[i];
  388. if (!timer->enabled)
  389. continue;
  390. if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
  391. OMAP_TIMER_CTRL_ST) {
  392. return 1;
  393. }
  394. }
  395. return 0;
  396. }
  397. int omap_dm_timer_init(void)
  398. {
  399. struct omap_dm_timer *timer;
  400. int i;
  401. if (!(cpu_is_omap16xx() || cpu_is_omap24xx()))
  402. return -ENODEV;
  403. spin_lock_init(&dm_timer_lock);
  404. #ifdef CONFIG_ARCH_OMAP2
  405. for (i = 0; i < ARRAY_SIZE(dm_source_names); i++) {
  406. dm_source_clocks[i] = clk_get(NULL, dm_source_names[i]);
  407. BUG_ON(dm_source_clocks[i] == NULL);
  408. }
  409. #endif
  410. if (cpu_is_omap243x())
  411. dm_timers[0].phys_base = 0x49018000;
  412. for (i = 0; i < dm_timer_count; i++) {
  413. #ifdef CONFIG_ARCH_OMAP2
  414. char clk_name[16];
  415. #endif
  416. timer = &dm_timers[i];
  417. timer->io_base = (void __iomem *) io_p2v(timer->phys_base);
  418. #ifdef CONFIG_ARCH_OMAP2
  419. sprintf(clk_name, "gpt%d_ick", i + 1);
  420. timer->iclk = clk_get(NULL, clk_name);
  421. sprintf(clk_name, "gpt%d_fck", i + 1);
  422. timer->fclk = clk_get(NULL, clk_name);
  423. #endif
  424. }
  425. return 0;
  426. }