core.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597
  1. /*
  2. * linux/arch/arm/mach-realview/core.c
  3. *
  4. * Copyright (C) 1999 - 2003 ARM Limited
  5. * Copyright (C) 2000 Deep Blue Solutions Ltd
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. */
  21. #include <linux/init.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/sysdev.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/amba/bus.h>
  27. #include <linux/amba/clcd.h>
  28. #include <asm/system.h>
  29. #include <asm/hardware.h>
  30. #include <asm/io.h>
  31. #include <asm/irq.h>
  32. #include <asm/leds.h>
  33. #include <asm/hardware/arm_timer.h>
  34. #include <asm/hardware/icst307.h>
  35. #include <asm/mach/arch.h>
  36. #include <asm/mach/flash.h>
  37. #include <asm/mach/irq.h>
  38. #include <asm/mach/time.h>
  39. #include <asm/mach/map.h>
  40. #include <asm/mach/mmc.h>
  41. #include <asm/hardware/gic.h>
  42. #include "core.h"
  43. #include "clock.h"
  44. #define REALVIEW_REFCOUNTER (__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_24MHz_OFFSET)
  45. /*
  46. * This is the RealView sched_clock implementation. This has
  47. * a resolution of 41.7ns, and a maximum value of about 179s.
  48. */
  49. unsigned long long sched_clock(void)
  50. {
  51. unsigned long long v;
  52. v = (unsigned long long)readl(REALVIEW_REFCOUNTER) * 125;
  53. do_div(v, 3);
  54. return v;
  55. }
  56. #define REALVIEW_FLASHCTRL (__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_FLASH_OFFSET)
  57. static int realview_flash_init(void)
  58. {
  59. u32 val;
  60. val = __raw_readl(REALVIEW_FLASHCTRL);
  61. val &= ~REALVIEW_FLASHPROG_FLVPPEN;
  62. __raw_writel(val, REALVIEW_FLASHCTRL);
  63. return 0;
  64. }
  65. static void realview_flash_exit(void)
  66. {
  67. u32 val;
  68. val = __raw_readl(REALVIEW_FLASHCTRL);
  69. val &= ~REALVIEW_FLASHPROG_FLVPPEN;
  70. __raw_writel(val, REALVIEW_FLASHCTRL);
  71. }
  72. static void realview_flash_set_vpp(int on)
  73. {
  74. u32 val;
  75. val = __raw_readl(REALVIEW_FLASHCTRL);
  76. if (on)
  77. val |= REALVIEW_FLASHPROG_FLVPPEN;
  78. else
  79. val &= ~REALVIEW_FLASHPROG_FLVPPEN;
  80. __raw_writel(val, REALVIEW_FLASHCTRL);
  81. }
  82. static struct flash_platform_data realview_flash_data = {
  83. .map_name = "cfi_probe",
  84. .width = 4,
  85. .init = realview_flash_init,
  86. .exit = realview_flash_exit,
  87. .set_vpp = realview_flash_set_vpp,
  88. };
  89. static struct resource realview_flash_resource = {
  90. .start = REALVIEW_FLASH_BASE,
  91. .end = REALVIEW_FLASH_BASE + REALVIEW_FLASH_SIZE,
  92. .flags = IORESOURCE_MEM,
  93. };
  94. struct platform_device realview_flash_device = {
  95. .name = "armflash",
  96. .id = 0,
  97. .dev = {
  98. .platform_data = &realview_flash_data,
  99. },
  100. .num_resources = 1,
  101. .resource = &realview_flash_resource,
  102. };
  103. static struct resource realview_smc91x_resources[] = {
  104. [0] = {
  105. .start = REALVIEW_ETH_BASE,
  106. .end = REALVIEW_ETH_BASE + SZ_64K - 1,
  107. .flags = IORESOURCE_MEM,
  108. },
  109. [1] = {
  110. .start = IRQ_ETH,
  111. .end = IRQ_ETH,
  112. .flags = IORESOURCE_IRQ,
  113. },
  114. };
  115. struct platform_device realview_smc91x_device = {
  116. .name = "smc91x",
  117. .id = 0,
  118. .num_resources = ARRAY_SIZE(realview_smc91x_resources),
  119. .resource = realview_smc91x_resources,
  120. };
  121. static struct resource realview_i2c_resource = {
  122. .start = REALVIEW_I2C_BASE,
  123. .end = REALVIEW_I2C_BASE + SZ_4K - 1,
  124. .flags = IORESOURCE_MEM,
  125. };
  126. struct platform_device realview_i2c_device = {
  127. .name = "versatile-i2c",
  128. .id = -1,
  129. .num_resources = 1,
  130. .resource = &realview_i2c_resource,
  131. };
  132. #define REALVIEW_SYSMCI (__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_MCI_OFFSET)
  133. static unsigned int realview_mmc_status(struct device *dev)
  134. {
  135. struct amba_device *adev = container_of(dev, struct amba_device, dev);
  136. u32 mask;
  137. if (adev->res.start == REALVIEW_MMCI0_BASE)
  138. mask = 1;
  139. else
  140. mask = 2;
  141. return readl(REALVIEW_SYSMCI) & mask;
  142. }
  143. struct mmc_platform_data realview_mmc0_plat_data = {
  144. .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
  145. .status = realview_mmc_status,
  146. };
  147. struct mmc_platform_data realview_mmc1_plat_data = {
  148. .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
  149. .status = realview_mmc_status,
  150. };
  151. /*
  152. * Clock handling
  153. */
  154. static const struct icst307_params realview_oscvco_params = {
  155. .ref = 24000,
  156. .vco_max = 200000,
  157. .vd_min = 4 + 8,
  158. .vd_max = 511 + 8,
  159. .rd_min = 1 + 2,
  160. .rd_max = 127 + 2,
  161. };
  162. static void realview_oscvco_set(struct clk *clk, struct icst307_vco vco)
  163. {
  164. void __iomem *sys_lock = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_LOCK_OFFSET;
  165. void __iomem *sys_osc = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_OSC4_OFFSET;
  166. u32 val;
  167. val = readl(sys_osc) & ~0x7ffff;
  168. val |= vco.v | (vco.r << 9) | (vco.s << 16);
  169. writel(0xa05f, sys_lock);
  170. writel(val, sys_osc);
  171. writel(0, sys_lock);
  172. }
  173. struct clk realview_clcd_clk = {
  174. .name = "CLCDCLK",
  175. .params = &realview_oscvco_params,
  176. .setvco = realview_oscvco_set,
  177. };
  178. /*
  179. * CLCD support.
  180. */
  181. #define SYS_CLCD_NLCDIOON (1 << 2)
  182. #define SYS_CLCD_VDDPOSSWITCH (1 << 3)
  183. #define SYS_CLCD_PWR3V5SWITCH (1 << 4)
  184. #define SYS_CLCD_ID_MASK (0x1f << 8)
  185. #define SYS_CLCD_ID_SANYO_3_8 (0x00 << 8)
  186. #define SYS_CLCD_ID_UNKNOWN_8_4 (0x01 << 8)
  187. #define SYS_CLCD_ID_EPSON_2_2 (0x02 << 8)
  188. #define SYS_CLCD_ID_SANYO_2_5 (0x07 << 8)
  189. #define SYS_CLCD_ID_VGA (0x1f << 8)
  190. static struct clcd_panel vga = {
  191. .mode = {
  192. .name = "VGA",
  193. .refresh = 60,
  194. .xres = 640,
  195. .yres = 480,
  196. .pixclock = 39721,
  197. .left_margin = 40,
  198. .right_margin = 24,
  199. .upper_margin = 32,
  200. .lower_margin = 11,
  201. .hsync_len = 96,
  202. .vsync_len = 2,
  203. .sync = 0,
  204. .vmode = FB_VMODE_NONINTERLACED,
  205. },
  206. .width = -1,
  207. .height = -1,
  208. .tim2 = TIM2_BCD | TIM2_IPC,
  209. .cntl = CNTL_LCDTFT | CNTL_LCDVCOMP(1),
  210. .bpp = 16,
  211. };
  212. static struct clcd_panel sanyo_3_8_in = {
  213. .mode = {
  214. .name = "Sanyo QVGA",
  215. .refresh = 116,
  216. .xres = 320,
  217. .yres = 240,
  218. .pixclock = 100000,
  219. .left_margin = 6,
  220. .right_margin = 6,
  221. .upper_margin = 5,
  222. .lower_margin = 5,
  223. .hsync_len = 6,
  224. .vsync_len = 6,
  225. .sync = 0,
  226. .vmode = FB_VMODE_NONINTERLACED,
  227. },
  228. .width = -1,
  229. .height = -1,
  230. .tim2 = TIM2_BCD,
  231. .cntl = CNTL_LCDTFT | CNTL_LCDVCOMP(1),
  232. .bpp = 16,
  233. };
  234. static struct clcd_panel sanyo_2_5_in = {
  235. .mode = {
  236. .name = "Sanyo QVGA Portrait",
  237. .refresh = 116,
  238. .xres = 240,
  239. .yres = 320,
  240. .pixclock = 100000,
  241. .left_margin = 20,
  242. .right_margin = 10,
  243. .upper_margin = 2,
  244. .lower_margin = 2,
  245. .hsync_len = 10,
  246. .vsync_len = 2,
  247. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  248. .vmode = FB_VMODE_NONINTERLACED,
  249. },
  250. .width = -1,
  251. .height = -1,
  252. .tim2 = TIM2_IVS | TIM2_IHS | TIM2_IPC,
  253. .cntl = CNTL_LCDTFT | CNTL_LCDVCOMP(1),
  254. .bpp = 16,
  255. };
  256. static struct clcd_panel epson_2_2_in = {
  257. .mode = {
  258. .name = "Epson QCIF",
  259. .refresh = 390,
  260. .xres = 176,
  261. .yres = 220,
  262. .pixclock = 62500,
  263. .left_margin = 3,
  264. .right_margin = 2,
  265. .upper_margin = 1,
  266. .lower_margin = 0,
  267. .hsync_len = 3,
  268. .vsync_len = 2,
  269. .sync = 0,
  270. .vmode = FB_VMODE_NONINTERLACED,
  271. },
  272. .width = -1,
  273. .height = -1,
  274. .tim2 = TIM2_BCD | TIM2_IPC,
  275. .cntl = CNTL_LCDTFT | CNTL_LCDVCOMP(1),
  276. .bpp = 16,
  277. };
  278. /*
  279. * Detect which LCD panel is connected, and return the appropriate
  280. * clcd_panel structure. Note: we do not have any information on
  281. * the required timings for the 8.4in panel, so we presently assume
  282. * VGA timings.
  283. */
  284. static struct clcd_panel *realview_clcd_panel(void)
  285. {
  286. void __iomem *sys_clcd = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_CLCD_OFFSET;
  287. struct clcd_panel *panel = &vga;
  288. u32 val;
  289. val = readl(sys_clcd) & SYS_CLCD_ID_MASK;
  290. if (val == SYS_CLCD_ID_SANYO_3_8)
  291. panel = &sanyo_3_8_in;
  292. else if (val == SYS_CLCD_ID_SANYO_2_5)
  293. panel = &sanyo_2_5_in;
  294. else if (val == SYS_CLCD_ID_EPSON_2_2)
  295. panel = &epson_2_2_in;
  296. else if (val == SYS_CLCD_ID_VGA)
  297. panel = &vga;
  298. else {
  299. printk(KERN_ERR "CLCD: unknown LCD panel ID 0x%08x, using VGA\n",
  300. val);
  301. panel = &vga;
  302. }
  303. return panel;
  304. }
  305. /*
  306. * Disable all display connectors on the interface module.
  307. */
  308. static void realview_clcd_disable(struct clcd_fb *fb)
  309. {
  310. void __iomem *sys_clcd = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_CLCD_OFFSET;
  311. u32 val;
  312. val = readl(sys_clcd);
  313. val &= ~SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH;
  314. writel(val, sys_clcd);
  315. }
  316. /*
  317. * Enable the relevant connector on the interface module.
  318. */
  319. static void realview_clcd_enable(struct clcd_fb *fb)
  320. {
  321. void __iomem *sys_clcd = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_CLCD_OFFSET;
  322. u32 val;
  323. /*
  324. * Enable the PSUs
  325. */
  326. val = readl(sys_clcd);
  327. val |= SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH;
  328. writel(val, sys_clcd);
  329. }
  330. static unsigned long framesize = SZ_1M;
  331. static int realview_clcd_setup(struct clcd_fb *fb)
  332. {
  333. dma_addr_t dma;
  334. fb->panel = realview_clcd_panel();
  335. fb->fb.screen_base = dma_alloc_writecombine(&fb->dev->dev, framesize,
  336. &dma, GFP_KERNEL);
  337. if (!fb->fb.screen_base) {
  338. printk(KERN_ERR "CLCD: unable to map framebuffer\n");
  339. return -ENOMEM;
  340. }
  341. fb->fb.fix.smem_start = dma;
  342. fb->fb.fix.smem_len = framesize;
  343. return 0;
  344. }
  345. static int realview_clcd_mmap(struct clcd_fb *fb, struct vm_area_struct *vma)
  346. {
  347. return dma_mmap_writecombine(&fb->dev->dev, vma,
  348. fb->fb.screen_base,
  349. fb->fb.fix.smem_start,
  350. fb->fb.fix.smem_len);
  351. }
  352. static void realview_clcd_remove(struct clcd_fb *fb)
  353. {
  354. dma_free_writecombine(&fb->dev->dev, fb->fb.fix.smem_len,
  355. fb->fb.screen_base, fb->fb.fix.smem_start);
  356. }
  357. struct clcd_board clcd_plat_data = {
  358. .name = "RealView",
  359. .check = clcdfb_check,
  360. .decode = clcdfb_decode,
  361. .disable = realview_clcd_disable,
  362. .enable = realview_clcd_enable,
  363. .setup = realview_clcd_setup,
  364. .mmap = realview_clcd_mmap,
  365. .remove = realview_clcd_remove,
  366. };
  367. #ifdef CONFIG_LEDS
  368. #define VA_LEDS_BASE (__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_LED_OFFSET)
  369. void realview_leds_event(led_event_t ledevt)
  370. {
  371. unsigned long flags;
  372. u32 val;
  373. local_irq_save(flags);
  374. val = readl(VA_LEDS_BASE);
  375. switch (ledevt) {
  376. case led_idle_start:
  377. val = val & ~REALVIEW_SYS_LED0;
  378. break;
  379. case led_idle_end:
  380. val = val | REALVIEW_SYS_LED0;
  381. break;
  382. case led_timer:
  383. val = val ^ REALVIEW_SYS_LED1;
  384. break;
  385. case led_halted:
  386. val = 0;
  387. break;
  388. default:
  389. break;
  390. }
  391. writel(val, VA_LEDS_BASE);
  392. local_irq_restore(flags);
  393. }
  394. #endif /* CONFIG_LEDS */
  395. /*
  396. * Where is the timer (VA)?
  397. */
  398. #define TIMER0_VA_BASE __io_address(REALVIEW_TIMER0_1_BASE)
  399. #define TIMER1_VA_BASE (__io_address(REALVIEW_TIMER0_1_BASE) + 0x20)
  400. #define TIMER2_VA_BASE __io_address(REALVIEW_TIMER2_3_BASE)
  401. #define TIMER3_VA_BASE (__io_address(REALVIEW_TIMER2_3_BASE) + 0x20)
  402. /*
  403. * How long is the timer interval?
  404. */
  405. #define TIMER_INTERVAL (TICKS_PER_uSEC * mSEC_10)
  406. #if TIMER_INTERVAL >= 0x100000
  407. #define TIMER_RELOAD (TIMER_INTERVAL >> 8)
  408. #define TIMER_DIVISOR (TIMER_CTRL_DIV256)
  409. #define TICKS2USECS(x) (256 * (x) / TICKS_PER_uSEC)
  410. #elif TIMER_INTERVAL >= 0x10000
  411. #define TIMER_RELOAD (TIMER_INTERVAL >> 4) /* Divide by 16 */
  412. #define TIMER_DIVISOR (TIMER_CTRL_DIV16)
  413. #define TICKS2USECS(x) (16 * (x) / TICKS_PER_uSEC)
  414. #else
  415. #define TIMER_RELOAD (TIMER_INTERVAL)
  416. #define TIMER_DIVISOR (TIMER_CTRL_DIV1)
  417. #define TICKS2USECS(x) ((x) / TICKS_PER_uSEC)
  418. #endif
  419. /*
  420. * Returns number of ms since last clock interrupt. Note that interrupts
  421. * will have been disabled by do_gettimeoffset()
  422. */
  423. static unsigned long realview_gettimeoffset(void)
  424. {
  425. unsigned long ticks1, ticks2, status;
  426. /*
  427. * Get the current number of ticks. Note that there is a race
  428. * condition between us reading the timer and checking for
  429. * an interrupt. We get around this by ensuring that the
  430. * counter has not reloaded between our two reads.
  431. */
  432. ticks2 = readl(TIMER0_VA_BASE + TIMER_VALUE) & 0xffff;
  433. do {
  434. ticks1 = ticks2;
  435. status = __raw_readl(__io_address(REALVIEW_GIC_DIST_BASE + GIC_DIST_PENDING_SET)
  436. + ((IRQ_TIMERINT0_1 >> 5) << 2));
  437. ticks2 = readl(TIMER0_VA_BASE + TIMER_VALUE) & 0xffff;
  438. } while (ticks2 > ticks1);
  439. /*
  440. * Number of ticks since last interrupt.
  441. */
  442. ticks1 = TIMER_RELOAD - ticks2;
  443. /*
  444. * Interrupt pending? If so, we've reloaded once already.
  445. *
  446. * FIXME: Need to check this is effectively timer 0 that expires
  447. */
  448. if (status & IRQMASK_TIMERINT0_1)
  449. ticks1 += TIMER_RELOAD;
  450. /*
  451. * Convert the ticks to usecs
  452. */
  453. return TICKS2USECS(ticks1);
  454. }
  455. /*
  456. * IRQ handler for the timer
  457. */
  458. static irqreturn_t realview_timer_interrupt(int irq, void *dev_id)
  459. {
  460. write_seqlock(&xtime_lock);
  461. // ...clear the interrupt
  462. writel(1, TIMER0_VA_BASE + TIMER_INTCLR);
  463. timer_tick();
  464. #if defined(CONFIG_SMP) && !defined(CONFIG_LOCAL_TIMERS)
  465. smp_send_timer();
  466. update_process_times(user_mode(get_irq_regs()));
  467. #endif
  468. write_sequnlock(&xtime_lock);
  469. return IRQ_HANDLED;
  470. }
  471. static struct irqaction realview_timer_irq = {
  472. .name = "RealView Timer Tick",
  473. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  474. .handler = realview_timer_interrupt,
  475. };
  476. /*
  477. * Set up timer interrupt, and return the current time in seconds.
  478. */
  479. static void __init realview_timer_init(void)
  480. {
  481. u32 val;
  482. /*
  483. * set clock frequency:
  484. * REALVIEW_REFCLK is 32KHz
  485. * REALVIEW_TIMCLK is 1MHz
  486. */
  487. val = readl(__io_address(REALVIEW_SCTL_BASE));
  488. writel((REALVIEW_TIMCLK << REALVIEW_TIMER1_EnSel) |
  489. (REALVIEW_TIMCLK << REALVIEW_TIMER2_EnSel) |
  490. (REALVIEW_TIMCLK << REALVIEW_TIMER3_EnSel) |
  491. (REALVIEW_TIMCLK << REALVIEW_TIMER4_EnSel) | val,
  492. __io_address(REALVIEW_SCTL_BASE));
  493. /*
  494. * Initialise to a known state (all timers off)
  495. */
  496. writel(0, TIMER0_VA_BASE + TIMER_CTRL);
  497. writel(0, TIMER1_VA_BASE + TIMER_CTRL);
  498. writel(0, TIMER2_VA_BASE + TIMER_CTRL);
  499. writel(0, TIMER3_VA_BASE + TIMER_CTRL);
  500. writel(TIMER_RELOAD, TIMER0_VA_BASE + TIMER_LOAD);
  501. writel(TIMER_RELOAD, TIMER0_VA_BASE + TIMER_VALUE);
  502. writel(TIMER_DIVISOR | TIMER_CTRL_ENABLE | TIMER_CTRL_PERIODIC |
  503. TIMER_CTRL_IE, TIMER0_VA_BASE + TIMER_CTRL);
  504. /*
  505. * Make irqs happen for the system timer
  506. */
  507. setup_irq(IRQ_TIMERINT0_1, &realview_timer_irq);
  508. }
  509. struct sys_timer realview_timer = {
  510. .init = realview_timer_init,
  511. .offset = realview_gettimeoffset,
  512. };