prcm-regs.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483
  1. /*
  2. * linux/arch/arm/mach-omap2/prcm-regs.h
  3. *
  4. * OMAP24XX Power Reset and Clock Management (PRCM) registers
  5. *
  6. * Copyright (C) 2005 Texas Instruments, Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #ifndef __ARCH_ARM_MACH_OMAP2_PRCM_H
  23. #define __ARCH_ARM_MACH_OMAP2_PRCM_H
  24. /* SET_PERFORMANCE_LEVEL PARAMETERS */
  25. #define PRCM_HALF_SPEED 1
  26. #define PRCM_FULL_SPEED 2
  27. #ifndef __ASSEMBLER__
  28. #define PRCM_REG32(offset) __REG32(OMAP24XX_PRCM_BASE + (offset))
  29. #define PRCM_REVISION PRCM_REG32(0x000)
  30. #define PRCM_SYSCONFIG PRCM_REG32(0x010)
  31. #define PRCM_IRQSTATUS_MPU PRCM_REG32(0x018)
  32. #define PRCM_IRQENABLE_MPU PRCM_REG32(0x01C)
  33. #define PRCM_VOLTCTRL PRCM_REG32(0x050)
  34. #define PRCM_VOLTST PRCM_REG32(0x054)
  35. #define PRCM_CLKSRC_CTRL PRCM_REG32(0x060)
  36. #define PRCM_CLKOUT_CTRL PRCM_REG32(0x070)
  37. #define PRCM_CLKEMUL_CTRL PRCM_REG32(0x078)
  38. #define PRCM_CLKCFG_CTRL PRCM_REG32(0x080)
  39. #define PRCM_CLKCFG_STATUS PRCM_REG32(0x084)
  40. #define PRCM_VOLTSETUP PRCM_REG32(0x090)
  41. #define PRCM_CLKSSETUP PRCM_REG32(0x094)
  42. #define PRCM_POLCTRL PRCM_REG32(0x098)
  43. /* GENERAL PURPOSE */
  44. #define GENERAL_PURPOSE1 PRCM_REG32(0x0B0)
  45. #define GENERAL_PURPOSE2 PRCM_REG32(0x0B4)
  46. #define GENERAL_PURPOSE3 PRCM_REG32(0x0B8)
  47. #define GENERAL_PURPOSE4 PRCM_REG32(0x0BC)
  48. #define GENERAL_PURPOSE5 PRCM_REG32(0x0C0)
  49. #define GENERAL_PURPOSE6 PRCM_REG32(0x0C4)
  50. #define GENERAL_PURPOSE7 PRCM_REG32(0x0C8)
  51. #define GENERAL_PURPOSE8 PRCM_REG32(0x0CC)
  52. #define GENERAL_PURPOSE9 PRCM_REG32(0x0D0)
  53. #define GENERAL_PURPOSE10 PRCM_REG32(0x0D4)
  54. #define GENERAL_PURPOSE11 PRCM_REG32(0x0D8)
  55. #define GENERAL_PURPOSE12 PRCM_REG32(0x0DC)
  56. #define GENERAL_PURPOSE13 PRCM_REG32(0x0E0)
  57. #define GENERAL_PURPOSE14 PRCM_REG32(0x0E4)
  58. #define GENERAL_PURPOSE15 PRCM_REG32(0x0E8)
  59. #define GENERAL_PURPOSE16 PRCM_REG32(0x0EC)
  60. #define GENERAL_PURPOSE17 PRCM_REG32(0x0F0)
  61. #define GENERAL_PURPOSE18 PRCM_REG32(0x0F4)
  62. #define GENERAL_PURPOSE19 PRCM_REG32(0x0F8)
  63. #define GENERAL_PURPOSE20 PRCM_REG32(0x0FC)
  64. /* MPU */
  65. #define CM_CLKSEL_MPU PRCM_REG32(0x140)
  66. #define CM_CLKSTCTRL_MPU PRCM_REG32(0x148)
  67. #define RM_RSTST_MPU PRCM_REG32(0x158)
  68. #define PM_WKDEP_MPU PRCM_REG32(0x1C8)
  69. #define PM_EVGENCTRL_MPU PRCM_REG32(0x1D4)
  70. #define PM_EVEGENONTIM_MPU PRCM_REG32(0x1D8)
  71. #define PM_EVEGENOFFTIM_MPU PRCM_REG32(0x1DC)
  72. #define PM_PWSTCTRL_MPU PRCM_REG32(0x1E0)
  73. #define PM_PWSTST_MPU PRCM_REG32(0x1E4)
  74. /* CORE */
  75. #define CM_FCLKEN1_CORE PRCM_REG32(0x200)
  76. #define CM_FCLKEN2_CORE PRCM_REG32(0x204)
  77. #define CM_FCLKEN3_CORE PRCM_REG32(0x208)
  78. #define CM_ICLKEN1_CORE PRCM_REG32(0x210)
  79. #define CM_ICLKEN2_CORE PRCM_REG32(0x214)
  80. #define CM_ICLKEN3_CORE PRCM_REG32(0x218)
  81. #define CM_ICLKEN4_CORE PRCM_REG32(0x21C)
  82. #define CM_IDLEST1_CORE PRCM_REG32(0x220)
  83. #define CM_IDLEST2_CORE PRCM_REG32(0x224)
  84. #define CM_IDLEST3_CORE PRCM_REG32(0x228)
  85. #define CM_IDLEST4_CORE PRCM_REG32(0x22C)
  86. #define CM_AUTOIDLE1_CORE PRCM_REG32(0x230)
  87. #define CM_AUTOIDLE2_CORE PRCM_REG32(0x234)
  88. #define CM_AUTOIDLE3_CORE PRCM_REG32(0x238)
  89. #define CM_AUTOIDLE4_CORE PRCM_REG32(0x23C)
  90. #define CM_CLKSEL1_CORE PRCM_REG32(0x240)
  91. #define CM_CLKSEL2_CORE PRCM_REG32(0x244)
  92. #define CM_CLKSTCTRL_CORE PRCM_REG32(0x248)
  93. #define PM_WKEN1_CORE PRCM_REG32(0x2A0)
  94. #define PM_WKEN2_CORE PRCM_REG32(0x2A4)
  95. #define PM_WKST1_CORE PRCM_REG32(0x2B0)
  96. #define PM_WKST2_CORE PRCM_REG32(0x2B4)
  97. #define PM_WKDEP_CORE PRCM_REG32(0x2C8)
  98. #define PM_PWSTCTRL_CORE PRCM_REG32(0x2E0)
  99. #define PM_PWSTST_CORE PRCM_REG32(0x2E4)
  100. /* GFX */
  101. #define CM_FCLKEN_GFX PRCM_REG32(0x300)
  102. #define CM_ICLKEN_GFX PRCM_REG32(0x310)
  103. #define CM_IDLEST_GFX PRCM_REG32(0x320)
  104. #define CM_CLKSEL_GFX PRCM_REG32(0x340)
  105. #define CM_CLKSTCTRL_GFX PRCM_REG32(0x348)
  106. #define RM_RSTCTRL_GFX PRCM_REG32(0x350)
  107. #define RM_RSTST_GFX PRCM_REG32(0x358)
  108. #define PM_WKDEP_GFX PRCM_REG32(0x3C8)
  109. #define PM_PWSTCTRL_GFX PRCM_REG32(0x3E0)
  110. #define PM_PWSTST_GFX PRCM_REG32(0x3E4)
  111. /* WAKE-UP */
  112. #define CM_FCLKEN_WKUP PRCM_REG32(0x400)
  113. #define CM_ICLKEN_WKUP PRCM_REG32(0x410)
  114. #define CM_IDLEST_WKUP PRCM_REG32(0x420)
  115. #define CM_AUTOIDLE_WKUP PRCM_REG32(0x430)
  116. #define CM_CLKSEL_WKUP PRCM_REG32(0x440)
  117. #define RM_RSTCTRL_WKUP PRCM_REG32(0x450)
  118. #define RM_RSTTIME_WKUP PRCM_REG32(0x454)
  119. #define RM_RSTST_WKUP PRCM_REG32(0x458)
  120. #define PM_WKEN_WKUP PRCM_REG32(0x4A0)
  121. #define PM_WKST_WKUP PRCM_REG32(0x4B0)
  122. /* CLOCKS */
  123. #define CM_CLKEN_PLL PRCM_REG32(0x500)
  124. #define CM_IDLEST_CKGEN PRCM_REG32(0x520)
  125. #define CM_AUTOIDLE_PLL PRCM_REG32(0x530)
  126. #define CM_CLKSEL1_PLL PRCM_REG32(0x540)
  127. #define CM_CLKSEL2_PLL PRCM_REG32(0x544)
  128. /* DSP */
  129. #define CM_FCLKEN_DSP PRCM_REG32(0x800)
  130. #define CM_ICLKEN_DSP PRCM_REG32(0x810)
  131. #define CM_IDLEST_DSP PRCM_REG32(0x820)
  132. #define CM_AUTOIDLE_DSP PRCM_REG32(0x830)
  133. #define CM_CLKSEL_DSP PRCM_REG32(0x840)
  134. #define CM_CLKSTCTRL_DSP PRCM_REG32(0x848)
  135. #define RM_RSTCTRL_DSP PRCM_REG32(0x850)
  136. #define RM_RSTST_DSP PRCM_REG32(0x858)
  137. #define PM_WKEN_DSP PRCM_REG32(0x8A0)
  138. #define PM_WKDEP_DSP PRCM_REG32(0x8C8)
  139. #define PM_PWSTCTRL_DSP PRCM_REG32(0x8E0)
  140. #define PM_PWSTST_DSP PRCM_REG32(0x8E4)
  141. #define PRCM_IRQSTATUS_DSP PRCM_REG32(0x8F0)
  142. #define PRCM_IRQENABLE_DSP PRCM_REG32(0x8F4)
  143. /* IVA */
  144. #define PRCM_IRQSTATUS_IVA PRCM_REG32(0x8F8)
  145. #define PRCM_IRQENABLE_IVA PRCM_REG32(0x8FC)
  146. /* Modem on 2430 */
  147. #define CM_FCLKEN_MDM PRCM_REG32(0xC00)
  148. #define CM_ICLKEN_MDM PRCM_REG32(0xC10)
  149. #define CM_IDLEST_MDM PRCM_REG32(0xC20)
  150. #define CM_AUTOIDLE_MDM PRCM_REG32(0xC30)
  151. #define CM_CLKSEL_MDM PRCM_REG32(0xC40)
  152. #define CM_CLKSTCTRL_MDM PRCM_REG32(0xC48)
  153. #define RM_RSTCTRL_MDM PRCM_REG32(0xC50)
  154. #define RM_RSTST_MDM PRCM_REG32(0xC58)
  155. #define PM_WKEN_MDM PRCM_REG32(0xCA0)
  156. #define PM_WKST_MDM PRCM_REG32(0xCB0)
  157. #define PM_WKDEP_MDM PRCM_REG32(0xCC8)
  158. #define PM_PWSTCTRL_MDM PRCM_REG32(0xCE0)
  159. #define PM_PWSTST_MDM PRCM_REG32(0xCE4)
  160. #define OMAP24XX_L4_IO_BASE 0x48000000
  161. #define DISP_BASE (OMAP24XX_L4_IO_BASE + 0x50000)
  162. #define DISP_REG32(offset) __REG32(DISP_BASE + (offset))
  163. #define OMAP24XX_GPMC_BASE (L3_24XX_BASE + 0xa000)
  164. #define GPMC_REG32(offset) __REG32(OMAP24XX_GPMC_BASE + (offset))
  165. /* FIXME: Move these to timer code */
  166. #define GPT1_BASE (0x48028000)
  167. #define GPT1_REG32(offset) __REG32(GPT1_BASE + (offset))
  168. /* Misc sysconfig */
  169. #define DISPC_SYSCONFIG DISP_REG32(0x410)
  170. #define SPI_BASE (OMAP24XX_L4_IO_BASE + 0x98000)
  171. #define MCSPI1_SYSCONFIG __REG32(SPI_BASE + 0x10)
  172. #define MCSPI2_SYSCONFIG __REG32(SPI_BASE + 0x2000 + 0x10)
  173. #define MCSPI3_SYSCONFIG __REG32(OMAP24XX_L4_IO_BASE + 0xb8010)
  174. #define CAMERA_MMU_SYSCONFIG __REG32(DISP_BASE + 0x2C10)
  175. #define CAMERA_DMA_SYSCONFIG __REG32(DISP_BASE + 0x282C)
  176. #define SYSTEM_DMA_SYSCONFIG __REG32(DISP_BASE + 0x602C)
  177. #define GPMC_SYSCONFIG GPMC_REG32(0x010)
  178. #define MAILBOXES_SYSCONFIG __REG32(OMAP24XX_L4_IO_BASE + 0x94010)
  179. #define UART1_SYSCONFIG __REG32(OMAP24XX_L4_IO_BASE + 0x6A054)
  180. #define UART2_SYSCONFIG __REG32(OMAP24XX_L4_IO_BASE + 0x6C054)
  181. #define UART3_SYSCONFIG __REG32(OMAP24XX_L4_IO_BASE + 0x6E054)
  182. #define SDRC_SYSCONFIG __REG32(OMAP24XX_SDRC_BASE + 0x10)
  183. #define OMAP24XX_SMS_BASE (L3_24XX_BASE + 0x8000)
  184. #define SMS_SYSCONFIG __REG32(OMAP24XX_SMS_BASE + 0x10)
  185. #define SSI_SYSCONFIG __REG32(DISP_BASE + 0x8010)
  186. /* rkw - good cannidates for PM_ to start what nm was trying */
  187. #define OMAP24XX_GPT2 (OMAP24XX_L4_IO_BASE + 0x2A000)
  188. #define OMAP24XX_GPT3 (OMAP24XX_L4_IO_BASE + 0x78000)
  189. #define OMAP24XX_GPT4 (OMAP24XX_L4_IO_BASE + 0x7A000)
  190. #define OMAP24XX_GPT5 (OMAP24XX_L4_IO_BASE + 0x7C000)
  191. #define OMAP24XX_GPT6 (OMAP24XX_L4_IO_BASE + 0x7E000)
  192. #define OMAP24XX_GPT7 (OMAP24XX_L4_IO_BASE + 0x80000)
  193. #define OMAP24XX_GPT8 (OMAP24XX_L4_IO_BASE + 0x82000)
  194. #define OMAP24XX_GPT9 (OMAP24XX_L4_IO_BASE + 0x84000)
  195. #define OMAP24XX_GPT10 (OMAP24XX_L4_IO_BASE + 0x86000)
  196. #define OMAP24XX_GPT11 (OMAP24XX_L4_IO_BASE + 0x88000)
  197. #define OMAP24XX_GPT12 (OMAP24XX_L4_IO_BASE + 0x8A000)
  198. /* FIXME: Move these to timer code */
  199. #define GPTIMER1_SYSCONFIG GPT1_REG32(0x010)
  200. #define GPTIMER2_SYSCONFIG __REG32(OMAP24XX_GPT2 + 0x10)
  201. #define GPTIMER3_SYSCONFIG __REG32(OMAP24XX_GPT3 + 0x10)
  202. #define GPTIMER4_SYSCONFIG __REG32(OMAP24XX_GPT4 + 0x10)
  203. #define GPTIMER5_SYSCONFIG __REG32(OMAP24XX_GPT5 + 0x10)
  204. #define GPTIMER6_SYSCONFIG __REG32(OMAP24XX_GPT6 + 0x10)
  205. #define GPTIMER7_SYSCONFIG __REG32(OMAP24XX_GPT7 + 0x10)
  206. #define GPTIMER8_SYSCONFIG __REG32(OMAP24XX_GPT8 + 0x10)
  207. #define GPTIMER9_SYSCONFIG __REG32(OMAP24XX_GPT9 + 0x10)
  208. #define GPTIMER10_SYSCONFIG __REG32(OMAP24XX_GPT10 + 0x10)
  209. #define GPTIMER11_SYSCONFIG __REG32(OMAP24XX_GPT11 + 0x10)
  210. #define GPTIMER12_SYSCONFIG __REG32(OMAP24XX_GPT12 + 0x10)
  211. /* FIXME: Move these to gpio code */
  212. #define OMAP24XX_GPIO_BASE 0x48018000
  213. #define GPIOX_BASE(X) (OMAP24XX_GPIO_BASE + (0x2000 * ((X) - 1)))
  214. #define GPIO1_SYSCONFIG __REG32((GPIOX_BASE(1) + 0x10))
  215. #define GPIO2_SYSCONFIG __REG32((GPIOX_BASE(2) + 0x10))
  216. #define GPIO3_SYSCONFIG __REG32((GPIOX_BASE(3) + 0x10))
  217. #define GPIO4_SYSCONFIG __REG32((GPIOX_BASE(4) + 0x10))
  218. #if defined(CONFIG_ARCH_OMAP243X)
  219. #define GPIO5_SYSCONFIG __REG32((OMAP24XX_GPIO5_BASE + 0x10))
  220. #endif
  221. /* GP TIMER 1 */
  222. #define GPTIMER1_TISTAT GPT1_REG32(0x014)
  223. #define GPTIMER1_TISR GPT1_REG32(0x018)
  224. #define GPTIMER1_TIER GPT1_REG32(0x01C)
  225. #define GPTIMER1_TWER GPT1_REG32(0x020)
  226. #define GPTIMER1_TCLR GPT1_REG32(0x024)
  227. #define GPTIMER1_TCRR GPT1_REG32(0x028)
  228. #define GPTIMER1_TLDR GPT1_REG32(0x02C)
  229. #define GPTIMER1_TTGR GPT1_REG32(0x030)
  230. #define GPTIMER1_TWPS GPT1_REG32(0x034)
  231. #define GPTIMER1_TMAR GPT1_REG32(0x038)
  232. #define GPTIMER1_TCAR1 GPT1_REG32(0x03C)
  233. #define GPTIMER1_TSICR GPT1_REG32(0x040)
  234. #define GPTIMER1_TCAR2 GPT1_REG32(0x044)
  235. /* rkw -- base fix up please... */
  236. #define GPTIMER3_TISR __REG32(OMAP24XX_L4_IO_BASE + 0x78018)
  237. /* SDRC */
  238. #define SDRC_DLLA_CTRL __REG32(OMAP24XX_SDRC_BASE + 0x060)
  239. #define SDRC_DLLA_STATUS __REG32(OMAP24XX_SDRC_BASE + 0x064)
  240. #define SDRC_DLLB_CTRL __REG32(OMAP24XX_SDRC_BASE + 0x068)
  241. #define SDRC_DLLB_STATUS __REG32(OMAP24XX_SDRC_BASE + 0x06C)
  242. #define SDRC_POWER __REG32(OMAP24XX_SDRC_BASE + 0x070)
  243. #define SDRC_MR_0 __REG32(OMAP24XX_SDRC_BASE + 0x084)
  244. /* GPIO 1 */
  245. #define GPIO1_BASE GPIOX_BASE(1)
  246. #define GPIO1_REG32(offset) __REG32(GPIO1_BASE + (offset))
  247. #define GPIO1_IRQENABLE1 GPIO1_REG32(0x01C)
  248. #define GPIO1_IRQSTATUS1 GPIO1_REG32(0x018)
  249. #define GPIO1_IRQENABLE2 GPIO1_REG32(0x02C)
  250. #define GPIO1_IRQSTATUS2 GPIO1_REG32(0x028)
  251. #define GPIO1_WAKEUPENABLE GPIO1_REG32(0x020)
  252. #define GPIO1_RISINGDETECT GPIO1_REG32(0x048)
  253. #define GPIO1_DATAIN GPIO1_REG32(0x038)
  254. #define GPIO1_OE GPIO1_REG32(0x034)
  255. #define GPIO1_DATAOUT GPIO1_REG32(0x03C)
  256. /* GPIO2 */
  257. #define GPIO2_BASE GPIOX_BASE(2)
  258. #define GPIO2_REG32(offset) __REG32(GPIO2_BASE + (offset))
  259. #define GPIO2_IRQENABLE1 GPIO2_REG32(0x01C)
  260. #define GPIO2_IRQSTATUS1 GPIO2_REG32(0x018)
  261. #define GPIO2_IRQENABLE2 GPIO2_REG32(0x02C)
  262. #define GPIO2_IRQSTATUS2 GPIO2_REG32(0x028)
  263. #define GPIO2_WAKEUPENABLE GPIO2_REG32(0x020)
  264. #define GPIO2_RISINGDETECT GPIO2_REG32(0x048)
  265. #define GPIO2_DATAIN GPIO2_REG32(0x038)
  266. #define GPIO2_OE GPIO2_REG32(0x034)
  267. #define GPIO2_DATAOUT GPIO2_REG32(0x03C)
  268. #define GPIO2_DEBOUNCENABLE GPIO2_REG32(0x050)
  269. #define GPIO2_DEBOUNCINGTIME GPIO2_REG32(0x054)
  270. /* GPIO 3 */
  271. #define GPIO3_BASE GPIOX_BASE(3)
  272. #define GPIO3_REG32(offset) __REG32(GPIO3_BASE + (offset))
  273. #define GPIO3_IRQENABLE1 GPIO3_REG32(0x01C)
  274. #define GPIO3_IRQSTATUS1 GPIO3_REG32(0x018)
  275. #define GPIO3_IRQENABLE2 GPIO3_REG32(0x02C)
  276. #define GPIO3_IRQSTATUS2 GPIO3_REG32(0x028)
  277. #define GPIO3_WAKEUPENABLE GPIO3_REG32(0x020)
  278. #define GPIO3_RISINGDETECT GPIO3_REG32(0x048)
  279. #define GPIO3_FALLINGDETECT GPIO3_REG32(0x04C)
  280. #define GPIO3_DATAIN GPIO3_REG32(0x038)
  281. #define GPIO3_OE GPIO3_REG32(0x034)
  282. #define GPIO3_DATAOUT GPIO3_REG32(0x03C)
  283. #define GPIO3_DEBOUNCENABLE GPIO3_REG32(0x050)
  284. #define GPIO3_DEBOUNCINGTIME GPIO3_REG32(0x054)
  285. #define GPIO3_DEBOUNCENABLE GPIO3_REG32(0x050)
  286. #define GPIO3_DEBOUNCINGTIME GPIO3_REG32(0x054)
  287. /* GPIO 4 */
  288. #define GPIO4_BASE GPIOX_BASE(4)
  289. #define GPIO4_REG32(offset) __REG32(GPIO4_BASE + (offset))
  290. #define GPIO4_IRQENABLE1 GPIO4_REG32(0x01C)
  291. #define GPIO4_IRQSTATUS1 GPIO4_REG32(0x018)
  292. #define GPIO4_IRQENABLE2 GPIO4_REG32(0x02C)
  293. #define GPIO4_IRQSTATUS2 GPIO4_REG32(0x028)
  294. #define GPIO4_WAKEUPENABLE GPIO4_REG32(0x020)
  295. #define GPIO4_RISINGDETECT GPIO4_REG32(0x048)
  296. #define GPIO4_FALLINGDETECT GPIO4_REG32(0x04C)
  297. #define GPIO4_DATAIN GPIO4_REG32(0x038)
  298. #define GPIO4_OE GPIO4_REG32(0x034)
  299. #define GPIO4_DATAOUT GPIO4_REG32(0x03C)
  300. #define GPIO4_DEBOUNCENABLE GPIO4_REG32(0x050)
  301. #define GPIO4_DEBOUNCINGTIME GPIO4_REG32(0x054)
  302. #if defined(CONFIG_ARCH_OMAP243X)
  303. /* GPIO 5 */
  304. #define GPIO5_REG32(offset) __REG32((OMAP24XX_GPIO5_BASE + (offset)))
  305. #define GPIO5_IRQENABLE1 GPIO5_REG32(0x01C)
  306. #define GPIO5_IRQSTATUS1 GPIO5_REG32(0x018)
  307. #define GPIO5_IRQENABLE2 GPIO5_REG32(0x02C)
  308. #define GPIO5_IRQSTATUS2 GPIO5_REG32(0x028)
  309. #define GPIO5_WAKEUPENABLE GPIO5_REG32(0x020)
  310. #define GPIO5_RISINGDETECT GPIO5_REG32(0x048)
  311. #define GPIO5_FALLINGDETECT GPIO5_REG32(0x04C)
  312. #define GPIO5_DATAIN GPIO5_REG32(0x038)
  313. #define GPIO5_OE GPIO5_REG32(0x034)
  314. #define GPIO5_DATAOUT GPIO5_REG32(0x03C)
  315. #define GPIO5_DEBOUNCENABLE GPIO5_REG32(0x050)
  316. #define GPIO5_DEBOUNCINGTIME GPIO5_REG32(0x054)
  317. #endif
  318. /* IO CONFIG */
  319. #define OMAP24XX_CTRL_BASE (L4_24XX_BASE)
  320. #define CONTROL_REG32(offset) __REG32(OMAP24XX_CTRL_BASE + (offset))
  321. #define CONTROL_PADCONF_SPI1_NCS2 CONTROL_REG32(0x104)
  322. #define CONTROL_PADCONF_SYS_XTALOUT CONTROL_REG32(0x134)
  323. #define CONTROL_PADCONF_UART1_RX CONTROL_REG32(0x0C8)
  324. #define CONTROL_PADCONF_MCBSP1_DX CONTROL_REG32(0x10C)
  325. #define CONTROL_PADCONF_GPMC_NCS4 CONTROL_REG32(0x090)
  326. #define CONTROL_PADCONF_DSS_D5 CONTROL_REG32(0x0B8)
  327. #define CONTROL_PADCONF_DSS_D9 CONTROL_REG32(0x0BC) /* 2420 */
  328. #define CONTROL_PADCONF_DSS_D13 CONTROL_REG32(0x0C0)
  329. #define CONTROL_PADCONF_DSS_VSYNC CONTROL_REG32(0x0CC)
  330. #define CONTROL_PADCONF_SYS_NIRQW0 CONTROL_REG32(0x0BC) /* 2430 */
  331. #define CONTROL_PADCONF_SSI1_FLAG_TX CONTROL_REG32(0x108) /* 2430 */
  332. /* CONTROL */
  333. #define CONTROL_DEVCONF CONTROL_REG32(0x274)
  334. #define CONTROL_DEVCONF1 CONTROL_REG32(0x2E8)
  335. /* INTERRUPT CONTROLLER */
  336. #define INTC_BASE ((L4_24XX_BASE) + 0xfe000)
  337. #define INTC_REG32(offset) __REG32(INTC_BASE + (offset))
  338. #define INTC1_U_BASE INTC_REG32(0x000)
  339. #define INTC_MIR0 INTC_REG32(0x084)
  340. #define INTC_MIR_SET0 INTC_REG32(0x08C)
  341. #define INTC_MIR_CLEAR0 INTC_REG32(0x088)
  342. #define INTC_ISR_CLEAR0 INTC_REG32(0x094)
  343. #define INTC_MIR1 INTC_REG32(0x0A4)
  344. #define INTC_MIR_SET1 INTC_REG32(0x0AC)
  345. #define INTC_MIR_CLEAR1 INTC_REG32(0x0A8)
  346. #define INTC_ISR_CLEAR1 INTC_REG32(0x0B4)
  347. #define INTC_MIR2 INTC_REG32(0x0C4)
  348. #define INTC_MIR_SET2 INTC_REG32(0x0CC)
  349. #define INTC_MIR_CLEAR2 INTC_REG32(0x0C8)
  350. #define INTC_ISR_CLEAR2 INTC_REG32(0x0D4)
  351. #define INTC_SIR_IRQ INTC_REG32(0x040)
  352. #define INTC_CONTROL INTC_REG32(0x048)
  353. #define INTC_ILR11 INTC_REG32(0x12C) /* PRCM on MPU PIC */
  354. #define INTC_ILR30 INTC_REG32(0x178)
  355. #define INTC_ILR31 INTC_REG32(0x17C)
  356. #define INTC_ILR32 INTC_REG32(0x180)
  357. #define INTC_ILR37 INTC_REG32(0x194) /* GPIO4 on MPU PIC */
  358. #define INTC_SYSCONFIG INTC_REG32(0x010) /* GPT1 on MPU PIC */
  359. /* RAM FIREWALL */
  360. #define RAMFW_BASE (0x68005000)
  361. #define RAMFW_REG32(offset) __REG32(RAMFW_BASE + (offset))
  362. #define RAMFW_REQINFOPERM0 RAMFW_REG32(0x048)
  363. #define RAMFW_READPERM0 RAMFW_REG32(0x050)
  364. #define RAMFW_WRITEPERM0 RAMFW_REG32(0x058)
  365. /* GPMC CS1 FPGA ON USER INTERFACE MODULE */
  366. //#define DEBUG_BOARD_LED_REGISTER 0x04000014
  367. /* GPMC CS0 */
  368. #define GPMC_CONFIG1_0 GPMC_REG32(0x060)
  369. #define GPMC_CONFIG2_0 GPMC_REG32(0x064)
  370. #define GPMC_CONFIG3_0 GPMC_REG32(0x068)
  371. #define GPMC_CONFIG4_0 GPMC_REG32(0x06C)
  372. #define GPMC_CONFIG5_0 GPMC_REG32(0x070)
  373. #define GPMC_CONFIG6_0 GPMC_REG32(0x074)
  374. #define GPMC_CONFIG7_0 GPMC_REG32(0x078)
  375. /* GPMC CS1 */
  376. #define GPMC_CONFIG1_1 GPMC_REG32(0x090)
  377. #define GPMC_CONFIG2_1 GPMC_REG32(0x094)
  378. #define GPMC_CONFIG3_1 GPMC_REG32(0x098)
  379. #define GPMC_CONFIG4_1 GPMC_REG32(0x09C)
  380. #define GPMC_CONFIG5_1 GPMC_REG32(0x0a0)
  381. #define GPMC_CONFIG6_1 GPMC_REG32(0x0a4)
  382. #define GPMC_CONFIG7_1 GPMC_REG32(0x0a8)
  383. /* GPMC CS3 */
  384. #define GPMC_CONFIG1_3 GPMC_REG32(0x0F0)
  385. #define GPMC_CONFIG2_3 GPMC_REG32(0x0F4)
  386. #define GPMC_CONFIG3_3 GPMC_REG32(0x0F8)
  387. #define GPMC_CONFIG4_3 GPMC_REG32(0x0FC)
  388. #define GPMC_CONFIG5_3 GPMC_REG32(0x100)
  389. #define GPMC_CONFIG6_3 GPMC_REG32(0x104)
  390. #define GPMC_CONFIG7_3 GPMC_REG32(0x108)
  391. /* DSS */
  392. #define DSS_CONTROL DISP_REG32(0x040)
  393. #define DISPC_CONTROL DISP_REG32(0x440)
  394. #define DISPC_SYSSTATUS DISP_REG32(0x414)
  395. #define DISPC_IRQSTATUS DISP_REG32(0x418)
  396. #define DISPC_IRQENABLE DISP_REG32(0x41C)
  397. #define DISPC_CONFIG DISP_REG32(0x444)
  398. #define DISPC_DEFAULT_COLOR0 DISP_REG32(0x44C)
  399. #define DISPC_DEFAULT_COLOR1 DISP_REG32(0x450)
  400. #define DISPC_TRANS_COLOR0 DISP_REG32(0x454)
  401. #define DISPC_TRANS_COLOR1 DISP_REG32(0x458)
  402. #define DISPC_LINE_NUMBER DISP_REG32(0x460)
  403. #define DISPC_TIMING_H DISP_REG32(0x464)
  404. #define DISPC_TIMING_V DISP_REG32(0x468)
  405. #define DISPC_POL_FREQ DISP_REG32(0x46C)
  406. #define DISPC_DIVISOR DISP_REG32(0x470)
  407. #define DISPC_SIZE_DIG DISP_REG32(0x478)
  408. #define DISPC_SIZE_LCD DISP_REG32(0x47C)
  409. #define DISPC_GFX_BA0 DISP_REG32(0x480)
  410. #define DISPC_GFX_BA1 DISP_REG32(0x484)
  411. #define DISPC_GFX_POSITION DISP_REG32(0x488)
  412. #define DISPC_GFX_SIZE DISP_REG32(0x48C)
  413. #define DISPC_GFX_ATTRIBUTES DISP_REG32(0x4A0)
  414. #define DISPC_GFX_FIFO_THRESHOLD DISP_REG32(0x4A4)
  415. #define DISPC_GFX_ROW_INC DISP_REG32(0x4AC)
  416. #define DISPC_GFX_PIXEL_INC DISP_REG32(0x4B0)
  417. #define DISPC_GFX_WINDOW_SKIP DISP_REG32(0x4B4)
  418. #define DISPC_GFX_TABLE_BA DISP_REG32(0x4B8)
  419. #define DISPC_DATA_CYCLE1 DISP_REG32(0x5D4)
  420. #define DISPC_DATA_CYCLE2 DISP_REG32(0x5D8)
  421. #define DISPC_DATA_CYCLE3 DISP_REG32(0x5DC)
  422. /* HSUSB Suspend */
  423. #define HSUSB_CTRL __REG8(0x480AC001)
  424. #define USBOTG_POWER __REG32(0x480AC000)
  425. /* HS MMC */
  426. #define MMCHS1_SYSCONFIG __REG32(0x4809C010)
  427. #define MMCHS2_SYSCONFIG __REG32(0x480b4010)
  428. #endif /* __ASSEMBLER__ */
  429. #endif