clock.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176
  1. /*
  2. * linux/arch/arm/mach-omap2/clock.c
  3. *
  4. * Copyright (C) 2005 Texas Instruments Inc.
  5. * Richard Woodruff <r-woodruff2@ti.com>
  6. * Created for OMAP2.
  7. *
  8. * Cleaned up and modified to use omap shared clock framework by
  9. * Tony Lindgren <tony@atomide.com>
  10. *
  11. * Based on omap1 clock.c, Copyright (C) 2004 - 2005 Nokia corporation
  12. * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License version 2 as
  16. * published by the Free Software Foundation.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/kernel.h>
  20. #include <linux/device.h>
  21. #include <linux/list.h>
  22. #include <linux/errno.h>
  23. #include <linux/delay.h>
  24. #include <linux/clk.h>
  25. #include <asm/io.h>
  26. #include <asm/arch/clock.h>
  27. #include <asm/arch/sram.h>
  28. #include <asm/div64.h>
  29. #include "prcm-regs.h"
  30. #include "memory.h"
  31. #include "clock.h"
  32. #undef DEBUG
  33. //#define DOWN_VARIABLE_DPLL 1 /* Experimental */
  34. static struct prcm_config *curr_prcm_set;
  35. static u32 curr_perf_level = PRCM_FULL_SPEED;
  36. static struct clk *vclk;
  37. static struct clk *sclk;
  38. /*-------------------------------------------------------------------------
  39. * Omap2 specific clock functions
  40. *-------------------------------------------------------------------------*/
  41. /* Recalculate SYST_CLK */
  42. static void omap2_sys_clk_recalc(struct clk * clk)
  43. {
  44. u32 div = PRCM_CLKSRC_CTRL;
  45. div &= (1 << 7) | (1 << 6); /* Test if ext clk divided by 1 or 2 */
  46. div >>= clk->rate_offset;
  47. clk->rate = (clk->parent->rate / div);
  48. propagate_rate(clk);
  49. }
  50. static u32 omap2_get_dpll_rate(struct clk * tclk)
  51. {
  52. long long dpll_clk;
  53. int dpll_mult, dpll_div, amult;
  54. dpll_mult = (CM_CLKSEL1_PLL >> 12) & 0x03ff; /* 10 bits */
  55. dpll_div = (CM_CLKSEL1_PLL >> 8) & 0x0f; /* 4 bits */
  56. dpll_clk = (long long)tclk->parent->rate * dpll_mult;
  57. do_div(dpll_clk, dpll_div + 1);
  58. amult = CM_CLKSEL2_PLL & 0x3;
  59. dpll_clk *= amult;
  60. return dpll_clk;
  61. }
  62. static void omap2_followparent_recalc(struct clk *clk)
  63. {
  64. followparent_recalc(clk);
  65. }
  66. static void omap2_propagate_rate(struct clk * clk)
  67. {
  68. if (!(clk->flags & RATE_FIXED))
  69. clk->rate = clk->parent->rate;
  70. propagate_rate(clk);
  71. }
  72. static void omap2_set_osc_ck(int enable)
  73. {
  74. if (enable)
  75. PRCM_CLKSRC_CTRL &= ~(0x3 << 3);
  76. else
  77. PRCM_CLKSRC_CTRL |= 0x3 << 3;
  78. }
  79. /* Enable an APLL if off */
  80. static void omap2_clk_fixed_enable(struct clk *clk)
  81. {
  82. u32 cval, i=0;
  83. if (clk->enable_bit == 0xff) /* Parent will do it */
  84. return;
  85. cval = CM_CLKEN_PLL;
  86. if ((cval & (0x3 << clk->enable_bit)) == (0x3 << clk->enable_bit))
  87. return;
  88. cval &= ~(0x3 << clk->enable_bit);
  89. cval |= (0x3 << clk->enable_bit);
  90. CM_CLKEN_PLL = cval;
  91. if (clk == &apll96_ck)
  92. cval = (1 << 8);
  93. else if (clk == &apll54_ck)
  94. cval = (1 << 6);
  95. while (!(CM_IDLEST_CKGEN & cval)) { /* Wait for lock */
  96. ++i;
  97. udelay(1);
  98. if (i == 100000) {
  99. printk(KERN_ERR "Clock %s didn't lock\n", clk->name);
  100. break;
  101. }
  102. }
  103. }
  104. static void omap2_clk_wait_ready(struct clk *clk)
  105. {
  106. unsigned long reg, other_reg, st_reg;
  107. u32 bit;
  108. int i;
  109. reg = (unsigned long) clk->enable_reg;
  110. if (reg == (unsigned long) &CM_FCLKEN1_CORE ||
  111. reg == (unsigned long) &CM_FCLKEN2_CORE)
  112. other_reg = (reg & ~0xf0) | 0x10;
  113. else if (reg == (unsigned long) &CM_ICLKEN1_CORE ||
  114. reg == (unsigned long) &CM_ICLKEN2_CORE)
  115. other_reg = (reg & ~0xf0) | 0x00;
  116. else
  117. return;
  118. /* No check for DSS or cam clocks */
  119. if ((reg & 0x0f) == 0) {
  120. if (clk->enable_bit <= 1 || clk->enable_bit == 31)
  121. return;
  122. }
  123. /* Check if both functional and interface clocks
  124. * are running. */
  125. bit = 1 << clk->enable_bit;
  126. if (!(__raw_readl(other_reg) & bit))
  127. return;
  128. st_reg = (other_reg & ~0xf0) | 0x20;
  129. i = 0;
  130. while (!(__raw_readl(st_reg) & bit)) {
  131. i++;
  132. if (i == 100000) {
  133. printk(KERN_ERR "Timeout enabling clock %s\n", clk->name);
  134. break;
  135. }
  136. }
  137. if (i)
  138. pr_debug("Clock %s stable after %d loops\n", clk->name, i);
  139. }
  140. /* Enables clock without considering parent dependencies or use count
  141. * REVISIT: Maybe change this to use clk->enable like on omap1?
  142. */
  143. static int _omap2_clk_enable(struct clk * clk)
  144. {
  145. u32 regval32;
  146. if (clk->flags & ALWAYS_ENABLED)
  147. return 0;
  148. if (unlikely(clk == &osc_ck)) {
  149. omap2_set_osc_ck(1);
  150. return 0;
  151. }
  152. if (unlikely(clk->enable_reg == 0)) {
  153. printk(KERN_ERR "clock.c: Enable for %s without enable code\n",
  154. clk->name);
  155. return 0;
  156. }
  157. if (clk->enable_reg == (void __iomem *)&CM_CLKEN_PLL) {
  158. omap2_clk_fixed_enable(clk);
  159. return 0;
  160. }
  161. regval32 = __raw_readl(clk->enable_reg);
  162. regval32 |= (1 << clk->enable_bit);
  163. __raw_writel(regval32, clk->enable_reg);
  164. wmb();
  165. omap2_clk_wait_ready(clk);
  166. return 0;
  167. }
  168. /* Stop APLL */
  169. static void omap2_clk_fixed_disable(struct clk *clk)
  170. {
  171. u32 cval;
  172. if(clk->enable_bit == 0xff) /* let parent off do it */
  173. return;
  174. cval = CM_CLKEN_PLL;
  175. cval &= ~(0x3 << clk->enable_bit);
  176. CM_CLKEN_PLL = cval;
  177. }
  178. /* Disables clock without considering parent dependencies or use count */
  179. static void _omap2_clk_disable(struct clk *clk)
  180. {
  181. u32 regval32;
  182. if (unlikely(clk == &osc_ck)) {
  183. omap2_set_osc_ck(0);
  184. return;
  185. }
  186. if (clk->enable_reg == 0)
  187. return;
  188. if (clk->enable_reg == (void __iomem *)&CM_CLKEN_PLL) {
  189. omap2_clk_fixed_disable(clk);
  190. return;
  191. }
  192. regval32 = __raw_readl(clk->enable_reg);
  193. regval32 &= ~(1 << clk->enable_bit);
  194. __raw_writel(regval32, clk->enable_reg);
  195. wmb();
  196. }
  197. static int omap2_clk_enable(struct clk *clk)
  198. {
  199. int ret = 0;
  200. if (clk->usecount++ == 0) {
  201. if (likely((u32)clk->parent))
  202. ret = omap2_clk_enable(clk->parent);
  203. if (unlikely(ret != 0)) {
  204. clk->usecount--;
  205. return ret;
  206. }
  207. ret = _omap2_clk_enable(clk);
  208. if (unlikely(ret != 0) && clk->parent) {
  209. omap2_clk_disable(clk->parent);
  210. clk->usecount--;
  211. }
  212. }
  213. return ret;
  214. }
  215. static void omap2_clk_disable(struct clk *clk)
  216. {
  217. if (clk->usecount > 0 && !(--clk->usecount)) {
  218. _omap2_clk_disable(clk);
  219. if (likely((u32)clk->parent))
  220. omap2_clk_disable(clk->parent);
  221. }
  222. }
  223. /*
  224. * Uses the current prcm set to tell if a rate is valid.
  225. * You can go slower, but not faster within a given rate set.
  226. */
  227. static u32 omap2_dpll_round_rate(unsigned long target_rate)
  228. {
  229. u32 high, low;
  230. if ((CM_CLKSEL2_PLL & 0x3) == 1) { /* DPLL clockout */
  231. high = curr_prcm_set->dpll_speed * 2;
  232. low = curr_prcm_set->dpll_speed;
  233. } else { /* DPLL clockout x 2 */
  234. high = curr_prcm_set->dpll_speed;
  235. low = curr_prcm_set->dpll_speed / 2;
  236. }
  237. #ifdef DOWN_VARIABLE_DPLL
  238. if (target_rate > high)
  239. return high;
  240. else
  241. return target_rate;
  242. #else
  243. if (target_rate > low)
  244. return high;
  245. else
  246. return low;
  247. #endif
  248. }
  249. /*
  250. * Used for clocks that are part of CLKSEL_xyz governed clocks.
  251. * REVISIT: Maybe change to use clk->enable() functions like on omap1?
  252. */
  253. static void omap2_clksel_recalc(struct clk * clk)
  254. {
  255. u32 fixed = 0, div = 0;
  256. if (clk == &dpll_ck) {
  257. clk->rate = omap2_get_dpll_rate(clk);
  258. fixed = 1;
  259. div = 0;
  260. }
  261. if (clk == &iva1_mpu_int_ifck) {
  262. div = 2;
  263. fixed = 1;
  264. }
  265. if ((clk == &dss1_fck) && ((CM_CLKSEL1_CORE & (0x1f << 8)) == 0)) {
  266. clk->rate = sys_ck.rate;
  267. return;
  268. }
  269. if (!fixed) {
  270. div = omap2_clksel_get_divisor(clk);
  271. if (div == 0)
  272. return;
  273. }
  274. if (div != 0) {
  275. if (unlikely(clk->rate == clk->parent->rate / div))
  276. return;
  277. clk->rate = clk->parent->rate / div;
  278. }
  279. if (unlikely(clk->flags & RATE_PROPAGATES))
  280. propagate_rate(clk);
  281. }
  282. /*
  283. * Finds best divider value in an array based on the source and target
  284. * rates. The divider array must be sorted with smallest divider first.
  285. */
  286. static inline u32 omap2_divider_from_table(u32 size, u32 *div_array,
  287. u32 src_rate, u32 tgt_rate)
  288. {
  289. int i, test_rate;
  290. if (div_array == NULL)
  291. return ~1;
  292. for (i=0; i < size; i++) {
  293. test_rate = src_rate / *div_array;
  294. if (test_rate <= tgt_rate)
  295. return *div_array;
  296. ++div_array;
  297. }
  298. return ~0; /* No acceptable divider */
  299. }
  300. /*
  301. * Find divisor for the given clock and target rate.
  302. *
  303. * Note that this will not work for clocks which are part of CONFIG_PARTICIPANT,
  304. * they are only settable as part of virtual_prcm set.
  305. */
  306. static u32 omap2_clksel_round_rate(struct clk *tclk, u32 target_rate,
  307. u32 *new_div)
  308. {
  309. u32 gfx_div[] = {2, 3, 4};
  310. u32 sysclkout_div[] = {1, 2, 4, 8, 16};
  311. u32 dss1_div[] = {1, 2, 3, 4, 5, 6, 8, 9, 12, 16};
  312. u32 vylnq_div[] = {1, 2, 3, 4, 6, 8, 9, 12, 16, 18};
  313. u32 best_div = ~0, asize = 0;
  314. u32 *div_array = NULL;
  315. switch (tclk->flags & SRC_RATE_SEL_MASK) {
  316. case CM_GFX_SEL1:
  317. asize = 3;
  318. div_array = gfx_div;
  319. break;
  320. case CM_PLL_SEL1:
  321. return omap2_dpll_round_rate(target_rate);
  322. case CM_SYSCLKOUT_SEL1:
  323. asize = 5;
  324. div_array = sysclkout_div;
  325. break;
  326. case CM_CORE_SEL1:
  327. if(tclk == &dss1_fck){
  328. if(tclk->parent == &core_ck){
  329. asize = 10;
  330. div_array = dss1_div;
  331. } else {
  332. *new_div = 0; /* fixed clk */
  333. return(tclk->parent->rate);
  334. }
  335. } else if((tclk == &vlynq_fck) && cpu_is_omap2420()){
  336. if(tclk->parent == &core_ck){
  337. asize = 10;
  338. div_array = vylnq_div;
  339. } else {
  340. *new_div = 0; /* fixed clk */
  341. return(tclk->parent->rate);
  342. }
  343. }
  344. break;
  345. }
  346. best_div = omap2_divider_from_table(asize, div_array,
  347. tclk->parent->rate, target_rate);
  348. if (best_div == ~0){
  349. *new_div = 1;
  350. return best_div; /* signal error */
  351. }
  352. *new_div = best_div;
  353. return (tclk->parent->rate / best_div);
  354. }
  355. /* Given a clock and a rate apply a clock specific rounding function */
  356. static long omap2_clk_round_rate(struct clk *clk, unsigned long rate)
  357. {
  358. u32 new_div = 0;
  359. int valid_rate;
  360. if (clk->flags & RATE_FIXED)
  361. return clk->rate;
  362. if (clk->flags & RATE_CKCTL) {
  363. valid_rate = omap2_clksel_round_rate(clk, rate, &new_div);
  364. return valid_rate;
  365. }
  366. if (clk->round_rate != 0)
  367. return clk->round_rate(clk, rate);
  368. return clk->rate;
  369. }
  370. /*
  371. * Check the DLL lock state, and return tue if running in unlock mode.
  372. * This is needed to compensate for the shifted DLL value in unlock mode.
  373. */
  374. static u32 omap2_dll_force_needed(void)
  375. {
  376. u32 dll_state = SDRC_DLLA_CTRL; /* dlla and dllb are a set */
  377. if ((dll_state & (1 << 2)) == (1 << 2))
  378. return 1;
  379. else
  380. return 0;
  381. }
  382. static u32 omap2_reprogram_sdrc(u32 level, u32 force)
  383. {
  384. u32 slow_dll_ctrl, fast_dll_ctrl, m_type;
  385. u32 prev = curr_perf_level, flags;
  386. if ((curr_perf_level == level) && !force)
  387. return prev;
  388. m_type = omap2_memory_get_type();
  389. slow_dll_ctrl = omap2_memory_get_slow_dll_ctrl();
  390. fast_dll_ctrl = omap2_memory_get_fast_dll_ctrl();
  391. if (level == PRCM_HALF_SPEED) {
  392. local_irq_save(flags);
  393. PRCM_VOLTSETUP = 0xffff;
  394. omap2_sram_reprogram_sdrc(PRCM_HALF_SPEED,
  395. slow_dll_ctrl, m_type);
  396. curr_perf_level = PRCM_HALF_SPEED;
  397. local_irq_restore(flags);
  398. }
  399. if (level == PRCM_FULL_SPEED) {
  400. local_irq_save(flags);
  401. PRCM_VOLTSETUP = 0xffff;
  402. omap2_sram_reprogram_sdrc(PRCM_FULL_SPEED,
  403. fast_dll_ctrl, m_type);
  404. curr_perf_level = PRCM_FULL_SPEED;
  405. local_irq_restore(flags);
  406. }
  407. return prev;
  408. }
  409. static int omap2_reprogram_dpll(struct clk * clk, unsigned long rate)
  410. {
  411. u32 flags, cur_rate, low, mult, div, valid_rate, done_rate;
  412. u32 bypass = 0;
  413. struct prcm_config tmpset;
  414. int ret = -EINVAL;
  415. local_irq_save(flags);
  416. cur_rate = omap2_get_dpll_rate(&dpll_ck);
  417. mult = CM_CLKSEL2_PLL & 0x3;
  418. if ((rate == (cur_rate / 2)) && (mult == 2)) {
  419. omap2_reprogram_sdrc(PRCM_HALF_SPEED, 1);
  420. } else if ((rate == (cur_rate * 2)) && (mult == 1)) {
  421. omap2_reprogram_sdrc(PRCM_FULL_SPEED, 1);
  422. } else if (rate != cur_rate) {
  423. valid_rate = omap2_dpll_round_rate(rate);
  424. if (valid_rate != rate)
  425. goto dpll_exit;
  426. if ((CM_CLKSEL2_PLL & 0x3) == 1)
  427. low = curr_prcm_set->dpll_speed;
  428. else
  429. low = curr_prcm_set->dpll_speed / 2;
  430. tmpset.cm_clksel1_pll = CM_CLKSEL1_PLL;
  431. tmpset.cm_clksel1_pll &= ~(0x3FFF << 8);
  432. div = ((curr_prcm_set->xtal_speed / 1000000) - 1);
  433. tmpset.cm_clksel2_pll = CM_CLKSEL2_PLL;
  434. tmpset.cm_clksel2_pll &= ~0x3;
  435. if (rate > low) {
  436. tmpset.cm_clksel2_pll |= 0x2;
  437. mult = ((rate / 2) / 1000000);
  438. done_rate = PRCM_FULL_SPEED;
  439. } else {
  440. tmpset.cm_clksel2_pll |= 0x1;
  441. mult = (rate / 1000000);
  442. done_rate = PRCM_HALF_SPEED;
  443. }
  444. tmpset.cm_clksel1_pll |= ((div << 8) | (mult << 12));
  445. /* Worst case */
  446. tmpset.base_sdrc_rfr = V24XX_SDRC_RFR_CTRL_BYPASS;
  447. if (rate == curr_prcm_set->xtal_speed) /* If asking for 1-1 */
  448. bypass = 1;
  449. omap2_reprogram_sdrc(PRCM_FULL_SPEED, 1); /* For init_mem */
  450. /* Force dll lock mode */
  451. omap2_set_prcm(tmpset.cm_clksel1_pll, tmpset.base_sdrc_rfr,
  452. bypass);
  453. /* Errata: ret dll entry state */
  454. omap2_init_memory_params(omap2_dll_force_needed());
  455. omap2_reprogram_sdrc(done_rate, 0);
  456. }
  457. omap2_clksel_recalc(&dpll_ck);
  458. ret = 0;
  459. dpll_exit:
  460. local_irq_restore(flags);
  461. return(ret);
  462. }
  463. /* Just return the MPU speed */
  464. static void omap2_mpu_recalc(struct clk * clk)
  465. {
  466. clk->rate = curr_prcm_set->mpu_speed;
  467. }
  468. /*
  469. * Look for a rate equal or less than the target rate given a configuration set.
  470. *
  471. * What's not entirely clear is "which" field represents the key field.
  472. * Some might argue L3-DDR, others ARM, others IVA. This code is simple and
  473. * just uses the ARM rates.
  474. */
  475. static long omap2_round_to_table_rate(struct clk * clk, unsigned long rate)
  476. {
  477. struct prcm_config * ptr;
  478. long highest_rate;
  479. if (clk != &virt_prcm_set)
  480. return -EINVAL;
  481. highest_rate = -EINVAL;
  482. for (ptr = rate_table; ptr->mpu_speed; ptr++) {
  483. if (ptr->xtal_speed != sys_ck.rate)
  484. continue;
  485. highest_rate = ptr->mpu_speed;
  486. /* Can check only after xtal frequency check */
  487. if (ptr->mpu_speed <= rate)
  488. break;
  489. }
  490. return highest_rate;
  491. }
  492. /*
  493. * omap2_convert_field_to_div() - turn field value into integer divider
  494. */
  495. static u32 omap2_clksel_to_divisor(u32 div_sel, u32 field_val)
  496. {
  497. u32 i;
  498. u32 clkout_array[] = {1, 2, 4, 8, 16};
  499. if ((div_sel & SRC_RATE_SEL_MASK) == CM_SYSCLKOUT_SEL1) {
  500. for (i = 0; i < 5; i++) {
  501. if (field_val == i)
  502. return clkout_array[i];
  503. }
  504. return ~0;
  505. } else
  506. return field_val;
  507. }
  508. /*
  509. * Returns the CLKSEL divider register value
  510. * REVISIT: This should be cleaned up to work nicely with void __iomem *
  511. */
  512. static u32 omap2_get_clksel(u32 *div_sel, u32 *field_mask,
  513. struct clk *clk)
  514. {
  515. int ret = ~0;
  516. u32 reg_val, div_off;
  517. u32 div_addr = 0;
  518. u32 mask = ~0;
  519. div_off = clk->rate_offset;
  520. switch ((*div_sel & SRC_RATE_SEL_MASK)) {
  521. case CM_MPU_SEL1:
  522. div_addr = (u32)&CM_CLKSEL_MPU;
  523. mask = 0x1f;
  524. break;
  525. case CM_DSP_SEL1:
  526. div_addr = (u32)&CM_CLKSEL_DSP;
  527. if (cpu_is_omap2420()) {
  528. if ((div_off == 0) || (div_off == 8))
  529. mask = 0x1f;
  530. else if (div_off == 5)
  531. mask = 0x3;
  532. } else if (cpu_is_omap2430()) {
  533. if (div_off == 0)
  534. mask = 0x1f;
  535. else if (div_off == 5)
  536. mask = 0x3;
  537. }
  538. break;
  539. case CM_GFX_SEL1:
  540. div_addr = (u32)&CM_CLKSEL_GFX;
  541. if (div_off == 0)
  542. mask = 0x7;
  543. break;
  544. case CM_MODEM_SEL1:
  545. div_addr = (u32)&CM_CLKSEL_MDM;
  546. if (div_off == 0)
  547. mask = 0xf;
  548. break;
  549. case CM_SYSCLKOUT_SEL1:
  550. div_addr = (u32)&PRCM_CLKOUT_CTRL;
  551. if ((div_off == 3) || (div_off = 11))
  552. mask= 0x3;
  553. break;
  554. case CM_CORE_SEL1:
  555. div_addr = (u32)&CM_CLKSEL1_CORE;
  556. switch (div_off) {
  557. case 0: /* l3 */
  558. case 8: /* dss1 */
  559. case 15: /* vylnc-2420 */
  560. case 20: /* ssi */
  561. mask = 0x1f; break;
  562. case 5: /* l4 */
  563. mask = 0x3; break;
  564. case 13: /* dss2 */
  565. mask = 0x1; break;
  566. case 25: /* usb */
  567. mask = 0x7; break;
  568. }
  569. }
  570. *field_mask = mask;
  571. if (unlikely(mask == ~0))
  572. div_addr = 0;
  573. *div_sel = div_addr;
  574. if (unlikely(div_addr == 0))
  575. return ret;
  576. /* Isolate field */
  577. reg_val = __raw_readl((void __iomem *)div_addr) & (mask << div_off);
  578. /* Normalize back to divider value */
  579. reg_val >>= div_off;
  580. return reg_val;
  581. }
  582. /*
  583. * Return divider to be applied to parent clock.
  584. * Return 0 on error.
  585. */
  586. static u32 omap2_clksel_get_divisor(struct clk *clk)
  587. {
  588. int ret = 0;
  589. u32 div, div_sel, div_off, field_mask, field_val;
  590. /* isolate control register */
  591. div_sel = (SRC_RATE_SEL_MASK & clk->flags);
  592. div_off = clk->rate_offset;
  593. field_val = omap2_get_clksel(&div_sel, &field_mask, clk);
  594. if (div_sel == 0)
  595. return ret;
  596. div_sel = (SRC_RATE_SEL_MASK & clk->flags);
  597. div = omap2_clksel_to_divisor(div_sel, field_val);
  598. return div;
  599. }
  600. /* Set the clock rate for a clock source */
  601. static int omap2_clk_set_rate(struct clk *clk, unsigned long rate)
  602. {
  603. int ret = -EINVAL;
  604. void __iomem * reg;
  605. u32 div_sel, div_off, field_mask, field_val, reg_val, validrate;
  606. u32 new_div = 0;
  607. if (!(clk->flags & CONFIG_PARTICIPANT) && (clk->flags & RATE_CKCTL)) {
  608. if (clk == &dpll_ck)
  609. return omap2_reprogram_dpll(clk, rate);
  610. /* Isolate control register */
  611. div_sel = (SRC_RATE_SEL_MASK & clk->flags);
  612. div_off = clk->rate_offset;
  613. validrate = omap2_clksel_round_rate(clk, rate, &new_div);
  614. if (validrate != rate)
  615. return(ret);
  616. field_val = omap2_get_clksel(&div_sel, &field_mask, clk);
  617. if (div_sel == 0)
  618. return ret;
  619. if (clk->flags & CM_SYSCLKOUT_SEL1) {
  620. switch (new_div) {
  621. case 16:
  622. field_val = 4;
  623. break;
  624. case 8:
  625. field_val = 3;
  626. break;
  627. case 4:
  628. field_val = 2;
  629. break;
  630. case 2:
  631. field_val = 1;
  632. break;
  633. case 1:
  634. field_val = 0;
  635. break;
  636. }
  637. } else
  638. field_val = new_div;
  639. reg = (void __iomem *)div_sel;
  640. reg_val = __raw_readl(reg);
  641. reg_val &= ~(field_mask << div_off);
  642. reg_val |= (field_val << div_off);
  643. __raw_writel(reg_val, reg);
  644. wmb();
  645. clk->rate = clk->parent->rate / field_val;
  646. if (clk->flags & DELAYED_APP) {
  647. __raw_writel(0x1, (void __iomem *)&PRCM_CLKCFG_CTRL);
  648. wmb();
  649. }
  650. ret = 0;
  651. } else if (clk->set_rate != 0)
  652. ret = clk->set_rate(clk, rate);
  653. if (unlikely(ret == 0 && (clk->flags & RATE_PROPAGATES)))
  654. propagate_rate(clk);
  655. return ret;
  656. }
  657. /* Converts encoded control register address into a full address */
  658. static u32 omap2_get_src_field(u32 *type_to_addr, u32 reg_offset,
  659. struct clk *src_clk, u32 *field_mask)
  660. {
  661. u32 val = ~0, src_reg_addr = 0, mask = 0;
  662. /* Find target control register.*/
  663. switch ((*type_to_addr & SRC_RATE_SEL_MASK)) {
  664. case CM_CORE_SEL1:
  665. src_reg_addr = (u32)&CM_CLKSEL1_CORE;
  666. if (reg_offset == 13) { /* DSS2_fclk */
  667. mask = 0x1;
  668. if (src_clk == &sys_ck)
  669. val = 0;
  670. if (src_clk == &func_48m_ck)
  671. val = 1;
  672. } else if (reg_offset == 8) { /* DSS1_fclk */
  673. mask = 0x1f;
  674. if (src_clk == &sys_ck)
  675. val = 0;
  676. else if (src_clk == &core_ck) /* divided clock */
  677. val = 0x10; /* rate needs fixing */
  678. } else if ((reg_offset == 15) && cpu_is_omap2420()){ /*vlnyq*/
  679. mask = 0x1F;
  680. if(src_clk == &func_96m_ck)
  681. val = 0;
  682. else if (src_clk == &core_ck)
  683. val = 0x10;
  684. }
  685. break;
  686. case CM_CORE_SEL2:
  687. src_reg_addr = (u32)&CM_CLKSEL2_CORE;
  688. mask = 0x3;
  689. if (src_clk == &func_32k_ck)
  690. val = 0x0;
  691. if (src_clk == &sys_ck)
  692. val = 0x1;
  693. if (src_clk == &alt_ck)
  694. val = 0x2;
  695. break;
  696. case CM_WKUP_SEL1:
  697. src_reg_addr = (u32)&CM_CLKSEL_WKUP;
  698. mask = 0x3;
  699. if (src_clk == &func_32k_ck)
  700. val = 0x0;
  701. if (src_clk == &sys_ck)
  702. val = 0x1;
  703. if (src_clk == &alt_ck)
  704. val = 0x2;
  705. break;
  706. case CM_PLL_SEL1:
  707. src_reg_addr = (u32)&CM_CLKSEL1_PLL;
  708. mask = 0x1;
  709. if (reg_offset == 0x3) {
  710. if (src_clk == &apll96_ck)
  711. val = 0;
  712. if (src_clk == &alt_ck)
  713. val = 1;
  714. }
  715. else if (reg_offset == 0x5) {
  716. if (src_clk == &apll54_ck)
  717. val = 0;
  718. if (src_clk == &alt_ck)
  719. val = 1;
  720. }
  721. break;
  722. case CM_PLL_SEL2:
  723. src_reg_addr = (u32)&CM_CLKSEL2_PLL;
  724. mask = 0x3;
  725. if (src_clk == &func_32k_ck)
  726. val = 0x0;
  727. if (src_clk == &dpll_ck)
  728. val = 0x2;
  729. break;
  730. case CM_SYSCLKOUT_SEL1:
  731. src_reg_addr = (u32)&PRCM_CLKOUT_CTRL;
  732. mask = 0x3;
  733. if (src_clk == &dpll_ck)
  734. val = 0;
  735. if (src_clk == &sys_ck)
  736. val = 1;
  737. if (src_clk == &func_96m_ck)
  738. val = 2;
  739. if (src_clk == &func_54m_ck)
  740. val = 3;
  741. break;
  742. }
  743. if (val == ~0) /* Catch errors in offset */
  744. *type_to_addr = 0;
  745. else
  746. *type_to_addr = src_reg_addr;
  747. *field_mask = mask;
  748. return val;
  749. }
  750. static int omap2_clk_set_parent(struct clk *clk, struct clk *new_parent)
  751. {
  752. void __iomem * reg;
  753. u32 src_sel, src_off, field_val, field_mask, reg_val, rate;
  754. int ret = -EINVAL;
  755. if (unlikely(clk->flags & CONFIG_PARTICIPANT))
  756. return ret;
  757. if (clk->flags & SRC_SEL_MASK) { /* On-chip SEL collection */
  758. src_sel = (SRC_RATE_SEL_MASK & clk->flags);
  759. src_off = clk->src_offset;
  760. if (src_sel == 0)
  761. goto set_parent_error;
  762. field_val = omap2_get_src_field(&src_sel, src_off, new_parent,
  763. &field_mask);
  764. reg = (void __iomem *)src_sel;
  765. if (clk->usecount > 0)
  766. _omap2_clk_disable(clk);
  767. /* Set new source value (previous dividers if any in effect) */
  768. reg_val = __raw_readl(reg) & ~(field_mask << src_off);
  769. reg_val |= (field_val << src_off);
  770. __raw_writel(reg_val, reg);
  771. wmb();
  772. if (clk->flags & DELAYED_APP) {
  773. __raw_writel(0x1, (void __iomem *)&PRCM_CLKCFG_CTRL);
  774. wmb();
  775. }
  776. if (clk->usecount > 0)
  777. _omap2_clk_enable(clk);
  778. clk->parent = new_parent;
  779. /* SRC_RATE_SEL_MASK clocks follow their parents rates.*/
  780. if ((new_parent == &core_ck) && (clk == &dss1_fck))
  781. clk->rate = new_parent->rate / 0x10;
  782. else
  783. clk->rate = new_parent->rate;
  784. if (unlikely(clk->flags & RATE_PROPAGATES))
  785. propagate_rate(clk);
  786. return 0;
  787. } else {
  788. clk->parent = new_parent;
  789. rate = new_parent->rate;
  790. omap2_clk_set_rate(clk, rate);
  791. ret = 0;
  792. }
  793. set_parent_error:
  794. return ret;
  795. }
  796. /* Sets basic clocks based on the specified rate */
  797. static int omap2_select_table_rate(struct clk * clk, unsigned long rate)
  798. {
  799. u32 flags, cur_rate, done_rate, bypass = 0;
  800. u8 cpu_mask = 0;
  801. struct prcm_config *prcm;
  802. unsigned long found_speed = 0;
  803. if (clk != &virt_prcm_set)
  804. return -EINVAL;
  805. /* FIXME: Change cpu_is_omap2420() to cpu_is_omap242x() */
  806. if (cpu_is_omap2420())
  807. cpu_mask = RATE_IN_242X;
  808. else if (cpu_is_omap2430())
  809. cpu_mask = RATE_IN_243X;
  810. for (prcm = rate_table; prcm->mpu_speed; prcm++) {
  811. if (!(prcm->flags & cpu_mask))
  812. continue;
  813. if (prcm->xtal_speed != sys_ck.rate)
  814. continue;
  815. if (prcm->mpu_speed <= rate) {
  816. found_speed = prcm->mpu_speed;
  817. break;
  818. }
  819. }
  820. if (!found_speed) {
  821. printk(KERN_INFO "Could not set MPU rate to %luMHz\n",
  822. rate / 1000000);
  823. return -EINVAL;
  824. }
  825. curr_prcm_set = prcm;
  826. cur_rate = omap2_get_dpll_rate(&dpll_ck);
  827. if (prcm->dpll_speed == cur_rate / 2) {
  828. omap2_reprogram_sdrc(PRCM_HALF_SPEED, 1);
  829. } else if (prcm->dpll_speed == cur_rate * 2) {
  830. omap2_reprogram_sdrc(PRCM_FULL_SPEED, 1);
  831. } else if (prcm->dpll_speed != cur_rate) {
  832. local_irq_save(flags);
  833. if (prcm->dpll_speed == prcm->xtal_speed)
  834. bypass = 1;
  835. if ((prcm->cm_clksel2_pll & 0x3) == 2)
  836. done_rate = PRCM_FULL_SPEED;
  837. else
  838. done_rate = PRCM_HALF_SPEED;
  839. /* MPU divider */
  840. CM_CLKSEL_MPU = prcm->cm_clksel_mpu;
  841. /* dsp + iva1 div(2420), iva2.1(2430) */
  842. CM_CLKSEL_DSP = prcm->cm_clksel_dsp;
  843. CM_CLKSEL_GFX = prcm->cm_clksel_gfx;
  844. /* Major subsystem dividers */
  845. CM_CLKSEL1_CORE = prcm->cm_clksel1_core;
  846. if (cpu_is_omap2430())
  847. CM_CLKSEL_MDM = prcm->cm_clksel_mdm;
  848. /* x2 to enter init_mem */
  849. omap2_reprogram_sdrc(PRCM_FULL_SPEED, 1);
  850. omap2_set_prcm(prcm->cm_clksel1_pll, prcm->base_sdrc_rfr,
  851. bypass);
  852. omap2_init_memory_params(omap2_dll_force_needed());
  853. omap2_reprogram_sdrc(done_rate, 0);
  854. local_irq_restore(flags);
  855. }
  856. omap2_clksel_recalc(&dpll_ck);
  857. return 0;
  858. }
  859. /*-------------------------------------------------------------------------
  860. * Omap2 clock reset and init functions
  861. *-------------------------------------------------------------------------*/
  862. #ifdef CONFIG_OMAP_RESET_CLOCKS
  863. static void __init omap2_clk_disable_unused(struct clk *clk)
  864. {
  865. u32 regval32;
  866. regval32 = __raw_readl(clk->enable_reg);
  867. if ((regval32 & (1 << clk->enable_bit)) == 0)
  868. return;
  869. printk(KERN_INFO "Disabling unused clock \"%s\"\n", clk->name);
  870. _omap2_clk_disable(clk);
  871. }
  872. #else
  873. #define omap2_clk_disable_unused NULL
  874. #endif
  875. static struct clk_functions omap2_clk_functions = {
  876. .clk_enable = omap2_clk_enable,
  877. .clk_disable = omap2_clk_disable,
  878. .clk_round_rate = omap2_clk_round_rate,
  879. .clk_set_rate = omap2_clk_set_rate,
  880. .clk_set_parent = omap2_clk_set_parent,
  881. .clk_disable_unused = omap2_clk_disable_unused,
  882. };
  883. static void __init omap2_get_crystal_rate(struct clk *osc, struct clk *sys)
  884. {
  885. u32 div, aplls, sclk = 13000000;
  886. aplls = CM_CLKSEL1_PLL;
  887. aplls &= ((1 << 23) | (1 << 24) | (1 << 25));
  888. aplls >>= 23; /* Isolate field, 0,2,3 */
  889. if (aplls == 0)
  890. sclk = 19200000;
  891. else if (aplls == 2)
  892. sclk = 13000000;
  893. else if (aplls == 3)
  894. sclk = 12000000;
  895. div = PRCM_CLKSRC_CTRL;
  896. div &= ((1 << 7) | (1 << 6));
  897. div >>= sys->rate_offset;
  898. osc->rate = sclk * div;
  899. sys->rate = sclk;
  900. }
  901. /*
  902. * Set clocks for bypass mode for reboot to work.
  903. */
  904. void omap2_clk_prepare_for_reboot(void)
  905. {
  906. u32 rate;
  907. if (vclk == NULL || sclk == NULL)
  908. return;
  909. rate = clk_get_rate(sclk);
  910. clk_set_rate(vclk, rate);
  911. }
  912. /*
  913. * Switch the MPU rate if specified on cmdline.
  914. * We cannot do this early until cmdline is parsed.
  915. */
  916. static int __init omap2_clk_arch_init(void)
  917. {
  918. if (!mpurate)
  919. return -EINVAL;
  920. if (omap2_select_table_rate(&virt_prcm_set, mpurate))
  921. printk(KERN_ERR "Could not find matching MPU rate\n");
  922. propagate_rate(&osc_ck); /* update main root fast */
  923. propagate_rate(&func_32k_ck); /* update main root slow */
  924. printk(KERN_INFO "Switched to new clocking rate (Crystal/DPLL/MPU): "
  925. "%ld.%01ld/%ld/%ld MHz\n",
  926. (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
  927. (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
  928. return 0;
  929. }
  930. arch_initcall(omap2_clk_arch_init);
  931. int __init omap2_clk_init(void)
  932. {
  933. struct prcm_config *prcm;
  934. struct clk ** clkp;
  935. u32 clkrate;
  936. clk_init(&omap2_clk_functions);
  937. omap2_get_crystal_rate(&osc_ck, &sys_ck);
  938. for (clkp = onchip_clks; clkp < onchip_clks + ARRAY_SIZE(onchip_clks);
  939. clkp++) {
  940. if ((*clkp)->flags & CLOCK_IN_OMAP242X && cpu_is_omap2420()) {
  941. clk_register(*clkp);
  942. continue;
  943. }
  944. if ((*clkp)->flags & CLOCK_IN_OMAP243X && cpu_is_omap2430()) {
  945. clk_register(*clkp);
  946. continue;
  947. }
  948. }
  949. /* Check the MPU rate set by bootloader */
  950. clkrate = omap2_get_dpll_rate(&dpll_ck);
  951. for (prcm = rate_table; prcm->mpu_speed; prcm++) {
  952. if (prcm->xtal_speed != sys_ck.rate)
  953. continue;
  954. if (prcm->dpll_speed <= clkrate)
  955. break;
  956. }
  957. curr_prcm_set = prcm;
  958. propagate_rate(&osc_ck); /* update main root fast */
  959. propagate_rate(&func_32k_ck); /* update main root slow */
  960. printk(KERN_INFO "Clocking rate (Crystal/DPLL/MPU): "
  961. "%ld.%01ld/%ld/%ld MHz\n",
  962. (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
  963. (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
  964. /*
  965. * Only enable those clocks we will need, let the drivers
  966. * enable other clocks as necessary
  967. */
  968. clk_enable(&sync_32k_ick);
  969. clk_enable(&omapctrl_ick);
  970. /* Force the APLLs always active. The clocks are idled
  971. * automatically by hardware. */
  972. clk_enable(&apll96_ck);
  973. clk_enable(&apll54_ck);
  974. if (cpu_is_omap2430())
  975. clk_enable(&sdrc_ick);
  976. /* Avoid sleeping sleeping during omap2_clk_prepare_for_reboot() */
  977. vclk = clk_get(NULL, "virt_prcm_set");
  978. sclk = clk_get(NULL, "sys_ck");
  979. return 0;
  980. }