sleep.S 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524
  1. /*
  2. * linux/arch/arm/mach-omap1/sleep.S
  3. *
  4. * Low-level OMAP730/1510/1610 sleep/wakeUp support
  5. *
  6. * Initial SA1110 code:
  7. * Copyright (c) 2001 Cliff Brake <cbrake@accelent.com>
  8. *
  9. * Adapted for PXA by Nicolas Pitre:
  10. * Copyright (c) 2002 Monta Vista Software, Inc.
  11. *
  12. * Support for OMAP1510/1610 by Dirk Behme <dirk.behme@de.bosch.com>
  13. *
  14. * This program is free software; you can redistribute it and/or modify it
  15. * under the terms of the GNU General Public License as published by the
  16. * Free Software Foundation; either version 2 of the License, or (at your
  17. * option) any later version.
  18. *
  19. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  20. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  21. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  22. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  23. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  24. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  25. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  26. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  27. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  28. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  29. *
  30. * You should have received a copy of the GNU General Public License along
  31. * with this program; if not, write to the Free Software Foundation, Inc.,
  32. * 675 Mass Ave, Cambridge, MA 02139, USA.
  33. */
  34. #include <linux/linkage.h>
  35. #include <asm/assembler.h>
  36. #include <asm/arch/io.h>
  37. #include <asm/arch/pm.h>
  38. .text
  39. /*
  40. * Forces OMAP into idle state
  41. *
  42. * omapXXXX_idle_loop_suspend()
  43. *
  44. * Note: This code get's copied to internal SRAM at boot. When the OMAP
  45. * wakes up it continues execution at the point it went to sleep.
  46. *
  47. * Note: Because of slightly different configuration values we have
  48. * processor specific functions here.
  49. */
  50. #if defined(CONFIG_ARCH_OMAP730)
  51. ENTRY(omap730_idle_loop_suspend)
  52. stmfd sp!, {r0 - r12, lr} @ save registers on stack
  53. @ load base address of ARM_IDLECT1 and ARM_IDLECT2
  54. mov r4, #CLKGEN_REG_ASM_BASE & 0xff000000
  55. orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x00ff0000
  56. orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x0000ff00
  57. @ turn off clock domains
  58. @ get ARM_IDLECT2 into r2
  59. ldrh r2, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  60. mov r5, #OMAP730_IDLECT2_SLEEP_VAL & 0xff
  61. orr r5, r5, #OMAP730_IDLECT2_SLEEP_VAL & 0xff00
  62. strh r5, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  63. @ request ARM idle
  64. @ get ARM_IDLECT1 into r1
  65. ldrh r1, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  66. orr r3, r1, #OMAP730_IDLE_LOOP_REQUEST & 0xffff
  67. strh r3, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  68. mov r5, #IDLE_WAIT_CYCLES & 0xff
  69. orr r5, r5, #IDLE_WAIT_CYCLES & 0xff00
  70. l_730: subs r5, r5, #1
  71. bne l_730
  72. /*
  73. * Let's wait for the next clock tick to wake us up.
  74. */
  75. mov r0, #0
  76. mcr p15, 0, r0, c7, c0, 4 @ wait for interrupt
  77. /*
  78. * omap730_idle_loop_suspend()'s resume point.
  79. *
  80. * It will just start executing here, so we'll restore stuff from the
  81. * stack, reset the ARM_IDLECT1 and ARM_IDLECT2.
  82. */
  83. @ restore ARM_IDLECT1 and ARM_IDLECT2 and return
  84. @ r1 has ARM_IDLECT1 and r2 still has ARM_IDLECT2
  85. strh r2, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  86. strh r1, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  87. ldmfd sp!, {r0 - r12, pc} @ restore regs and return
  88. ENTRY(omap730_idle_loop_suspend_sz)
  89. .word . - omap730_idle_loop_suspend
  90. #endif /* CONFIG_ARCH_OMAP730 */
  91. #ifdef CONFIG_ARCH_OMAP15XX
  92. ENTRY(omap1510_idle_loop_suspend)
  93. stmfd sp!, {r0 - r12, lr} @ save registers on stack
  94. @ load base address of ARM_IDLECT1 and ARM_IDLECT2
  95. mov r4, #CLKGEN_REG_ASM_BASE & 0xff000000
  96. orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x00ff0000
  97. orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x0000ff00
  98. @ turn off clock domains
  99. @ get ARM_IDLECT2 into r2
  100. ldrh r2, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  101. mov r5, #OMAP1510_IDLE_CLOCK_DOMAINS & 0xff
  102. orr r5, r5, #OMAP1510_IDLE_CLOCK_DOMAINS & 0xff00
  103. strh r5, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  104. @ request ARM idle
  105. @ get ARM_IDLECT1 into r1
  106. ldrh r1, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  107. orr r3, r1, #OMAP1510_IDLE_LOOP_REQUEST & 0xffff
  108. strh r3, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  109. mov r5, #IDLE_WAIT_CYCLES & 0xff
  110. orr r5, r5, #IDLE_WAIT_CYCLES & 0xff00
  111. l_1510: subs r5, r5, #1
  112. bne l_1510
  113. /*
  114. * Let's wait for the next clock tick to wake us up.
  115. */
  116. mov r0, #0
  117. mcr p15, 0, r0, c7, c0, 4 @ wait for interrupt
  118. /*
  119. * omap1510_idle_loop_suspend()'s resume point.
  120. *
  121. * It will just start executing here, so we'll restore stuff from the
  122. * stack, reset the ARM_IDLECT1 and ARM_IDLECT2.
  123. */
  124. @ restore ARM_IDLECT1 and ARM_IDLECT2 and return
  125. @ r1 has ARM_IDLECT1 and r2 still has ARM_IDLECT2
  126. strh r2, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  127. strh r1, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  128. ldmfd sp!, {r0 - r12, pc} @ restore regs and return
  129. ENTRY(omap1510_idle_loop_suspend_sz)
  130. .word . - omap1510_idle_loop_suspend
  131. #endif /* CONFIG_ARCH_OMAP15XX */
  132. #if defined(CONFIG_ARCH_OMAP16XX)
  133. ENTRY(omap1610_idle_loop_suspend)
  134. stmfd sp!, {r0 - r12, lr} @ save registers on stack
  135. @ load base address of ARM_IDLECT1 and ARM_IDLECT2
  136. mov r4, #CLKGEN_REG_ASM_BASE & 0xff000000
  137. orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x00ff0000
  138. orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x0000ff00
  139. @ turn off clock domains
  140. @ get ARM_IDLECT2 into r2
  141. ldrh r2, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  142. mov r5, #OMAP1610_IDLECT2_SLEEP_VAL & 0xff
  143. orr r5, r5, #OMAP1610_IDLECT2_SLEEP_VAL & 0xff00
  144. strh r5, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  145. @ request ARM idle
  146. @ get ARM_IDLECT1 into r1
  147. ldrh r1, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  148. orr r3, r1, #OMAP1610_IDLE_LOOP_REQUEST & 0xffff
  149. strh r3, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  150. mov r5, #IDLE_WAIT_CYCLES & 0xff
  151. orr r5, r5, #IDLE_WAIT_CYCLES & 0xff00
  152. l_1610: subs r5, r5, #1
  153. bne l_1610
  154. /*
  155. * Let's wait for the next clock tick to wake us up.
  156. */
  157. mov r0, #0
  158. mcr p15, 0, r0, c7, c0, 4 @ wait for interrupt
  159. /*
  160. * omap1610_idle_loop_suspend()'s resume point.
  161. *
  162. * It will just start executing here, so we'll restore stuff from the
  163. * stack, reset the ARM_IDLECT1 and ARM_IDLECT2.
  164. */
  165. @ restore ARM_IDLECT1 and ARM_IDLECT2 and return
  166. @ r1 has ARM_IDLECT1 and r2 still has ARM_IDLECT2
  167. strh r2, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  168. strh r1, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  169. ldmfd sp!, {r0 - r12, pc} @ restore regs and return
  170. ENTRY(omap1610_idle_loop_suspend_sz)
  171. .word . - omap1610_idle_loop_suspend
  172. #endif /* CONFIG_ARCH_OMAP16XX */
  173. /*
  174. * Forces OMAP into deep sleep state
  175. *
  176. * omapXXXX_cpu_suspend()
  177. *
  178. * The values of the registers ARM_IDLECT1 and ARM_IDLECT2 are passed
  179. * as arg0 and arg1 from caller. arg0 is stored in register r0 and arg1
  180. * in register r1.
  181. *
  182. * Note: This code get's copied to internal SRAM at boot. When the OMAP
  183. * wakes up it continues execution at the point it went to sleep.
  184. *
  185. * Note: Because of errata work arounds we have processor specific functions
  186. * here. They are mostly the same, but slightly different.
  187. *
  188. */
  189. #if defined(CONFIG_ARCH_OMAP730)
  190. ENTRY(omap730_cpu_suspend)
  191. @ save registers on stack
  192. stmfd sp!, {r0 - r12, lr}
  193. @ Drain write cache
  194. mov r4, #0
  195. mcr p15, 0, r0, c7, c10, 4
  196. nop
  197. @ load base address of Traffic Controller
  198. mov r6, #TCMIF_ASM_BASE & 0xff000000
  199. orr r6, r6, #TCMIF_ASM_BASE & 0x00ff0000
  200. orr r6, r6, #TCMIF_ASM_BASE & 0x0000ff00
  201. @ prepare to put SDRAM into self-refresh manually
  202. ldr r7, [r6, #EMIFF_SDRAM_CONFIG_ASM_OFFSET & 0xff]
  203. orr r9, r7, #SELF_REFRESH_MODE & 0xff000000
  204. orr r9, r9, #SELF_REFRESH_MODE & 0x000000ff
  205. str r9, [r6, #EMIFF_SDRAM_CONFIG_ASM_OFFSET & 0xff]
  206. @ prepare to put EMIFS to Sleep
  207. ldr r8, [r6, #EMIFS_CONFIG_ASM_OFFSET & 0xff]
  208. orr r9, r8, #IDLE_EMIFS_REQUEST & 0xff
  209. str r9, [r6, #EMIFS_CONFIG_ASM_OFFSET & 0xff]
  210. @ load base address of ARM_IDLECT1 and ARM_IDLECT2
  211. mov r4, #CLKGEN_REG_ASM_BASE & 0xff000000
  212. orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x00ff0000
  213. orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x0000ff00
  214. @ turn off clock domains
  215. @ do not disable PERCK (0x04)
  216. mov r5, #OMAP730_IDLECT2_SLEEP_VAL & 0xff
  217. orr r5, r5, #OMAP730_IDLECT2_SLEEP_VAL & 0xff00
  218. strh r5, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  219. @ request ARM idle
  220. mov r3, #OMAP730_IDLECT1_SLEEP_VAL & 0xff
  221. orr r3, r3, #OMAP730_IDLECT1_SLEEP_VAL & 0xff00
  222. strh r3, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  223. @ disable instruction cache
  224. mrc p15, 0, r9, c1, c0, 0
  225. bic r2, r9, #0x1000
  226. mcr p15, 0, r2, c1, c0, 0
  227. nop
  228. /*
  229. * Let's wait for the next wake up event to wake us up. r0 can't be
  230. * used here because r0 holds ARM_IDLECT1
  231. */
  232. mov r2, #0
  233. mcr p15, 0, r2, c7, c0, 4 @ wait for interrupt
  234. /*
  235. * omap730_cpu_suspend()'s resume point.
  236. *
  237. * It will just start executing here, so we'll restore stuff from the
  238. * stack.
  239. */
  240. @ re-enable Icache
  241. mcr p15, 0, r9, c1, c0, 0
  242. @ reset the ARM_IDLECT1 and ARM_IDLECT2.
  243. strh r1, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  244. strh r0, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  245. @ Restore EMIFF controls
  246. str r7, [r6, #EMIFF_SDRAM_CONFIG_ASM_OFFSET & 0xff]
  247. str r8, [r6, #EMIFS_CONFIG_ASM_OFFSET & 0xff]
  248. @ restore regs and return
  249. ldmfd sp!, {r0 - r12, pc}
  250. ENTRY(omap730_cpu_suspend_sz)
  251. .word . - omap730_cpu_suspend
  252. #endif /* CONFIG_ARCH_OMAP730 */
  253. #ifdef CONFIG_ARCH_OMAP15XX
  254. ENTRY(omap1510_cpu_suspend)
  255. @ save registers on stack
  256. stmfd sp!, {r0 - r12, lr}
  257. @ load base address of Traffic Controller
  258. mov r4, #TCMIF_ASM_BASE & 0xff000000
  259. orr r4, r4, #TCMIF_ASM_BASE & 0x00ff0000
  260. orr r4, r4, #TCMIF_ASM_BASE & 0x0000ff00
  261. @ work around errata of OMAP1510 PDE bit for TC shut down
  262. @ clear PDE bit
  263. ldr r5, [r4, #EMIFS_CONFIG_ASM_OFFSET & 0xff]
  264. bic r5, r5, #PDE_BIT & 0xff
  265. str r5, [r4, #EMIFS_CONFIG_ASM_OFFSET & 0xff]
  266. @ set PWD_EN bit
  267. and r5, r5, #PWD_EN_BIT & 0xff
  268. str r5, [r4, #EMIFS_CONFIG_ASM_OFFSET & 0xff]
  269. @ prepare to put SDRAM into self-refresh manually
  270. ldr r5, [r4, #EMIFF_SDRAM_CONFIG_ASM_OFFSET & 0xff]
  271. orr r5, r5, #SELF_REFRESH_MODE & 0xff000000
  272. orr r5, r5, #SELF_REFRESH_MODE & 0x000000ff
  273. str r5, [r4, #EMIFF_SDRAM_CONFIG_ASM_OFFSET & 0xff]
  274. @ prepare to put EMIFS to Sleep
  275. ldr r5, [r4, #EMIFS_CONFIG_ASM_OFFSET & 0xff]
  276. orr r5, r5, #IDLE_EMIFS_REQUEST & 0xff
  277. str r5, [r4, #EMIFS_CONFIG_ASM_OFFSET & 0xff]
  278. @ load base address of ARM_IDLECT1 and ARM_IDLECT2
  279. mov r4, #CLKGEN_REG_ASM_BASE & 0xff000000
  280. orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x00ff0000
  281. orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x0000ff00
  282. @ turn off clock domains
  283. mov r5, #OMAP1510_IDLE_CLOCK_DOMAINS & 0xff
  284. orr r5, r5, #OMAP1510_IDLE_CLOCK_DOMAINS & 0xff00
  285. strh r5, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  286. @ request ARM idle
  287. mov r3, #OMAP1510_DEEP_SLEEP_REQUEST & 0xff
  288. orr r3, r3, #OMAP1510_DEEP_SLEEP_REQUEST & 0xff00
  289. strh r3, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  290. mov r5, #IDLE_WAIT_CYCLES & 0xff
  291. orr r5, r5, #IDLE_WAIT_CYCLES & 0xff00
  292. l_1510_2:
  293. subs r5, r5, #1
  294. bne l_1510_2
  295. /*
  296. * Let's wait for the next wake up event to wake us up. r0 can't be
  297. * used here because r0 holds ARM_IDLECT1
  298. */
  299. mov r2, #0
  300. mcr p15, 0, r2, c7, c0, 4 @ wait for interrupt
  301. /*
  302. * omap1510_cpu_suspend()'s resume point.
  303. *
  304. * It will just start executing here, so we'll restore stuff from the
  305. * stack, reset the ARM_IDLECT1 and ARM_IDLECT2.
  306. */
  307. strh r1, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  308. strh r0, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  309. @ restore regs and return
  310. ldmfd sp!, {r0 - r12, pc}
  311. ENTRY(omap1510_cpu_suspend_sz)
  312. .word . - omap1510_cpu_suspend
  313. #endif /* CONFIG_ARCH_OMAP15XX */
  314. #if defined(CONFIG_ARCH_OMAP16XX)
  315. ENTRY(omap1610_cpu_suspend)
  316. @ save registers on stack
  317. stmfd sp!, {r0 - r12, lr}
  318. @ Drain write cache
  319. mov r4, #0
  320. mcr p15, 0, r0, c7, c10, 4
  321. nop
  322. @ Load base address of Traffic Controller
  323. mov r6, #TCMIF_ASM_BASE & 0xff000000
  324. orr r6, r6, #TCMIF_ASM_BASE & 0x00ff0000
  325. orr r6, r6, #TCMIF_ASM_BASE & 0x0000ff00
  326. @ Prepare to put SDRAM into self-refresh manually
  327. ldr r7, [r6, #EMIFF_SDRAM_CONFIG_ASM_OFFSET & 0xff]
  328. orr r9, r7, #SELF_REFRESH_MODE & 0xff000000
  329. orr r9, r9, #SELF_REFRESH_MODE & 0x000000ff
  330. str r9, [r6, #EMIFF_SDRAM_CONFIG_ASM_OFFSET & 0xff]
  331. @ Prepare to put EMIFS to Sleep
  332. ldr r8, [r6, #EMIFS_CONFIG_ASM_OFFSET & 0xff]
  333. orr r9, r8, #IDLE_EMIFS_REQUEST & 0xff
  334. str r9, [r6, #EMIFS_CONFIG_ASM_OFFSET & 0xff]
  335. @ Load base address of ARM_IDLECT1 and ARM_IDLECT2
  336. mov r4, #CLKGEN_REG_ASM_BASE & 0xff000000
  337. orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x00ff0000
  338. orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x0000ff00
  339. @ Turn off clock domains
  340. @ Do not disable PERCK (0x04)
  341. mov r5, #OMAP1610_IDLECT2_SLEEP_VAL & 0xff
  342. orr r5, r5, #OMAP1610_IDLECT2_SLEEP_VAL & 0xff00
  343. strh r5, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  344. @ Request ARM idle
  345. mov r3, #OMAP1610_IDLECT1_SLEEP_VAL & 0xff
  346. orr r3, r3, #OMAP1610_IDLECT1_SLEEP_VAL & 0xff00
  347. strh r3, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  348. /*
  349. * Let's wait for the next wake up event to wake us up. r0 can't be
  350. * used here because r0 holds ARM_IDLECT1
  351. */
  352. mov r2, #0
  353. mcr p15, 0, r2, c7, c0, 4 @ wait for interrupt
  354. @ Errata (HEL3SU467, section 1.4.4) specifies nop-instructions
  355. @ according to this formula:
  356. @ 2 + (4*DPLL_MULT)/DPLL_DIV/ARMDIV
  357. @ Max DPLL_MULT = 18
  358. @ DPLL_DIV = 1
  359. @ ARMDIV = 1
  360. @ => 74 nop-instructions
  361. nop
  362. nop
  363. nop
  364. nop
  365. nop
  366. nop
  367. nop
  368. nop
  369. nop
  370. nop @10
  371. nop
  372. nop
  373. nop
  374. nop
  375. nop
  376. nop
  377. nop
  378. nop
  379. nop
  380. nop @20
  381. nop
  382. nop
  383. nop
  384. nop
  385. nop
  386. nop
  387. nop
  388. nop
  389. nop
  390. nop @30
  391. nop
  392. nop
  393. nop
  394. nop
  395. nop
  396. nop
  397. nop
  398. nop
  399. nop
  400. nop @40
  401. nop
  402. nop
  403. nop
  404. nop
  405. nop
  406. nop
  407. nop
  408. nop
  409. nop
  410. nop @50
  411. nop
  412. nop
  413. nop
  414. nop
  415. nop
  416. nop
  417. nop
  418. nop
  419. nop
  420. nop @60
  421. nop
  422. nop
  423. nop
  424. nop
  425. nop
  426. nop
  427. nop
  428. nop
  429. nop
  430. nop @70
  431. nop
  432. nop
  433. nop
  434. nop @74
  435. /*
  436. * omap1610_cpu_suspend()'s resume point.
  437. *
  438. * It will just start executing here, so we'll restore stuff from the
  439. * stack.
  440. */
  441. @ Restore the ARM_IDLECT1 and ARM_IDLECT2.
  442. strh r1, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  443. strh r0, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  444. @ Restore EMIFF controls
  445. str r7, [r6, #EMIFF_SDRAM_CONFIG_ASM_OFFSET & 0xff]
  446. str r8, [r6, #EMIFS_CONFIG_ASM_OFFSET & 0xff]
  447. @ Restore regs and return
  448. ldmfd sp!, {r0 - r12, pc}
  449. ENTRY(omap1610_cpu_suspend_sz)
  450. .word . - omap1610_cpu_suspend
  451. #endif /* CONFIG_ARCH_OMAP16XX */