clock.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802
  1. //kernel/linux-omap-fsample/arch/arm/mach-omap1/clock.c#2 - edit change 3808 (text)
  2. /*
  3. * linux/arch/arm/mach-omap1/clock.c
  4. *
  5. * Copyright (C) 2004 - 2005 Nokia corporation
  6. * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  7. *
  8. * Modified to use omap shared clock framework by
  9. * Tony Lindgren <tony@atomide.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/module.h>
  16. #include <linux/kernel.h>
  17. #include <linux/list.h>
  18. #include <linux/errno.h>
  19. #include <linux/err.h>
  20. #include <linux/clk.h>
  21. #include <asm/io.h>
  22. #include <asm/mach-types.h>
  23. #include <asm/arch/cpu.h>
  24. #include <asm/arch/usb.h>
  25. #include <asm/arch/clock.h>
  26. #include <asm/arch/sram.h>
  27. #include "clock.h"
  28. __u32 arm_idlect1_mask;
  29. /*-------------------------------------------------------------------------
  30. * Omap1 specific clock functions
  31. *-------------------------------------------------------------------------*/
  32. static void omap1_watchdog_recalc(struct clk * clk)
  33. {
  34. clk->rate = clk->parent->rate / 14;
  35. }
  36. static void omap1_uart_recalc(struct clk * clk)
  37. {
  38. unsigned int val = omap_readl(clk->enable_reg);
  39. if (val & clk->enable_bit)
  40. clk->rate = 48000000;
  41. else
  42. clk->rate = 12000000;
  43. }
  44. static int omap1_clk_enable_dsp_domain(struct clk *clk)
  45. {
  46. int retval;
  47. retval = omap1_clk_enable(&api_ck.clk);
  48. if (!retval) {
  49. retval = omap1_clk_enable_generic(clk);
  50. omap1_clk_disable(&api_ck.clk);
  51. }
  52. return retval;
  53. }
  54. static void omap1_clk_disable_dsp_domain(struct clk *clk)
  55. {
  56. if (omap1_clk_enable(&api_ck.clk) == 0) {
  57. omap1_clk_disable_generic(clk);
  58. omap1_clk_disable(&api_ck.clk);
  59. }
  60. }
  61. static int omap1_clk_enable_uart_functional(struct clk *clk)
  62. {
  63. int ret;
  64. struct uart_clk *uclk;
  65. ret = omap1_clk_enable_generic(clk);
  66. if (ret == 0) {
  67. /* Set smart idle acknowledgement mode */
  68. uclk = (struct uart_clk *)clk;
  69. omap_writeb((omap_readb(uclk->sysc_addr) & ~0x10) | 8,
  70. uclk->sysc_addr);
  71. }
  72. return ret;
  73. }
  74. static void omap1_clk_disable_uart_functional(struct clk *clk)
  75. {
  76. struct uart_clk *uclk;
  77. /* Set force idle acknowledgement mode */
  78. uclk = (struct uart_clk *)clk;
  79. omap_writeb((omap_readb(uclk->sysc_addr) & ~0x18), uclk->sysc_addr);
  80. omap1_clk_disable_generic(clk);
  81. }
  82. static void omap1_clk_allow_idle(struct clk *clk)
  83. {
  84. struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
  85. if (!(clk->flags & CLOCK_IDLE_CONTROL))
  86. return;
  87. if (iclk->no_idle_count > 0 && !(--iclk->no_idle_count))
  88. arm_idlect1_mask |= 1 << iclk->idlect_shift;
  89. }
  90. static void omap1_clk_deny_idle(struct clk *clk)
  91. {
  92. struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
  93. if (!(clk->flags & CLOCK_IDLE_CONTROL))
  94. return;
  95. if (iclk->no_idle_count++ == 0)
  96. arm_idlect1_mask &= ~(1 << iclk->idlect_shift);
  97. }
  98. static __u16 verify_ckctl_value(__u16 newval)
  99. {
  100. /* This function checks for following limitations set
  101. * by the hardware (all conditions must be true):
  102. * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
  103. * ARM_CK >= TC_CK
  104. * DSP_CK >= TC_CK
  105. * DSPMMU_CK >= TC_CK
  106. *
  107. * In addition following rules are enforced:
  108. * LCD_CK <= TC_CK
  109. * ARMPER_CK <= TC_CK
  110. *
  111. * However, maximum frequencies are not checked for!
  112. */
  113. __u8 per_exp;
  114. __u8 lcd_exp;
  115. __u8 arm_exp;
  116. __u8 dsp_exp;
  117. __u8 tc_exp;
  118. __u8 dspmmu_exp;
  119. per_exp = (newval >> CKCTL_PERDIV_OFFSET) & 3;
  120. lcd_exp = (newval >> CKCTL_LCDDIV_OFFSET) & 3;
  121. arm_exp = (newval >> CKCTL_ARMDIV_OFFSET) & 3;
  122. dsp_exp = (newval >> CKCTL_DSPDIV_OFFSET) & 3;
  123. tc_exp = (newval >> CKCTL_TCDIV_OFFSET) & 3;
  124. dspmmu_exp = (newval >> CKCTL_DSPMMUDIV_OFFSET) & 3;
  125. if (dspmmu_exp < dsp_exp)
  126. dspmmu_exp = dsp_exp;
  127. if (dspmmu_exp > dsp_exp+1)
  128. dspmmu_exp = dsp_exp+1;
  129. if (tc_exp < arm_exp)
  130. tc_exp = arm_exp;
  131. if (tc_exp < dspmmu_exp)
  132. tc_exp = dspmmu_exp;
  133. if (tc_exp > lcd_exp)
  134. lcd_exp = tc_exp;
  135. if (tc_exp > per_exp)
  136. per_exp = tc_exp;
  137. newval &= 0xf000;
  138. newval |= per_exp << CKCTL_PERDIV_OFFSET;
  139. newval |= lcd_exp << CKCTL_LCDDIV_OFFSET;
  140. newval |= arm_exp << CKCTL_ARMDIV_OFFSET;
  141. newval |= dsp_exp << CKCTL_DSPDIV_OFFSET;
  142. newval |= tc_exp << CKCTL_TCDIV_OFFSET;
  143. newval |= dspmmu_exp << CKCTL_DSPMMUDIV_OFFSET;
  144. return newval;
  145. }
  146. static int calc_dsor_exp(struct clk *clk, unsigned long rate)
  147. {
  148. /* Note: If target frequency is too low, this function will return 4,
  149. * which is invalid value. Caller must check for this value and act
  150. * accordingly.
  151. *
  152. * Note: This function does not check for following limitations set
  153. * by the hardware (all conditions must be true):
  154. * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
  155. * ARM_CK >= TC_CK
  156. * DSP_CK >= TC_CK
  157. * DSPMMU_CK >= TC_CK
  158. */
  159. unsigned long realrate;
  160. struct clk * parent;
  161. unsigned dsor_exp;
  162. if (unlikely(!(clk->flags & RATE_CKCTL)))
  163. return -EINVAL;
  164. parent = clk->parent;
  165. if (unlikely(parent == 0))
  166. return -EIO;
  167. realrate = parent->rate;
  168. for (dsor_exp=0; dsor_exp<4; dsor_exp++) {
  169. if (realrate <= rate)
  170. break;
  171. realrate /= 2;
  172. }
  173. return dsor_exp;
  174. }
  175. static void omap1_ckctl_recalc(struct clk * clk)
  176. {
  177. int dsor;
  178. /* Calculate divisor encoded as 2-bit exponent */
  179. dsor = 1 << (3 & (omap_readw(ARM_CKCTL) >> clk->rate_offset));
  180. if (unlikely(clk->rate == clk->parent->rate / dsor))
  181. return; /* No change, quick exit */
  182. clk->rate = clk->parent->rate / dsor;
  183. if (unlikely(clk->flags & RATE_PROPAGATES))
  184. propagate_rate(clk);
  185. }
  186. static void omap1_ckctl_recalc_dsp_domain(struct clk * clk)
  187. {
  188. int dsor;
  189. /* Calculate divisor encoded as 2-bit exponent
  190. *
  191. * The clock control bits are in DSP domain,
  192. * so api_ck is needed for access.
  193. * Note that DSP_CKCTL virt addr = phys addr, so
  194. * we must use __raw_readw() instead of omap_readw().
  195. */
  196. omap1_clk_enable(&api_ck.clk);
  197. dsor = 1 << (3 & (__raw_readw(DSP_CKCTL) >> clk->rate_offset));
  198. omap1_clk_disable(&api_ck.clk);
  199. if (unlikely(clk->rate == clk->parent->rate / dsor))
  200. return; /* No change, quick exit */
  201. clk->rate = clk->parent->rate / dsor;
  202. if (unlikely(clk->flags & RATE_PROPAGATES))
  203. propagate_rate(clk);
  204. }
  205. /* MPU virtual clock functions */
  206. static int omap1_select_table_rate(struct clk * clk, unsigned long rate)
  207. {
  208. /* Find the highest supported frequency <= rate and switch to it */
  209. struct mpu_rate * ptr;
  210. if (clk != &virtual_ck_mpu)
  211. return -EINVAL;
  212. for (ptr = rate_table; ptr->rate; ptr++) {
  213. if (ptr->xtal != ck_ref.rate)
  214. continue;
  215. /* DPLL1 cannot be reprogrammed without risking system crash */
  216. if (likely(ck_dpll1.rate!=0) && ptr->pll_rate != ck_dpll1.rate)
  217. continue;
  218. /* Can check only after xtal frequency check */
  219. if (ptr->rate <= rate)
  220. break;
  221. }
  222. if (!ptr->rate)
  223. return -EINVAL;
  224. /*
  225. * In most cases we should not need to reprogram DPLL.
  226. * Reprogramming the DPLL is tricky, it must be done from SRAM.
  227. * (on 730, bit 13 must always be 1)
  228. */
  229. if (cpu_is_omap730())
  230. omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val | 0x2000);
  231. else
  232. omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val);
  233. ck_dpll1.rate = ptr->pll_rate;
  234. propagate_rate(&ck_dpll1);
  235. return 0;
  236. }
  237. static int omap1_clk_set_rate_dsp_domain(struct clk *clk, unsigned long rate)
  238. {
  239. int ret = -EINVAL;
  240. int dsor_exp;
  241. __u16 regval;
  242. if (clk->flags & RATE_CKCTL) {
  243. dsor_exp = calc_dsor_exp(clk, rate);
  244. if (dsor_exp > 3)
  245. dsor_exp = -EINVAL;
  246. if (dsor_exp < 0)
  247. return dsor_exp;
  248. regval = __raw_readw(DSP_CKCTL);
  249. regval &= ~(3 << clk->rate_offset);
  250. regval |= dsor_exp << clk->rate_offset;
  251. __raw_writew(regval, DSP_CKCTL);
  252. clk->rate = clk->parent->rate / (1 << dsor_exp);
  253. ret = 0;
  254. }
  255. if (unlikely(ret == 0 && (clk->flags & RATE_PROPAGATES)))
  256. propagate_rate(clk);
  257. return ret;
  258. }
  259. static long omap1_round_to_table_rate(struct clk * clk, unsigned long rate)
  260. {
  261. /* Find the highest supported frequency <= rate */
  262. struct mpu_rate * ptr;
  263. long highest_rate;
  264. if (clk != &virtual_ck_mpu)
  265. return -EINVAL;
  266. highest_rate = -EINVAL;
  267. for (ptr = rate_table; ptr->rate; ptr++) {
  268. if (ptr->xtal != ck_ref.rate)
  269. continue;
  270. highest_rate = ptr->rate;
  271. /* Can check only after xtal frequency check */
  272. if (ptr->rate <= rate)
  273. break;
  274. }
  275. return highest_rate;
  276. }
  277. static unsigned calc_ext_dsor(unsigned long rate)
  278. {
  279. unsigned dsor;
  280. /* MCLK and BCLK divisor selection is not linear:
  281. * freq = 96MHz / dsor
  282. *
  283. * RATIO_SEL range: dsor <-> RATIO_SEL
  284. * 0..6: (RATIO_SEL+2) <-> (dsor-2)
  285. * 6..48: (8+(RATIO_SEL-6)*2) <-> ((dsor-8)/2+6)
  286. * Minimum dsor is 2 and maximum is 96. Odd divisors starting from 9
  287. * can not be used.
  288. */
  289. for (dsor = 2; dsor < 96; ++dsor) {
  290. if ((dsor & 1) && dsor > 8)
  291. continue;
  292. if (rate >= 96000000 / dsor)
  293. break;
  294. }
  295. return dsor;
  296. }
  297. /* Only needed on 1510 */
  298. static int omap1_set_uart_rate(struct clk * clk, unsigned long rate)
  299. {
  300. unsigned int val;
  301. val = omap_readl(clk->enable_reg);
  302. if (rate == 12000000)
  303. val &= ~(1 << clk->enable_bit);
  304. else if (rate == 48000000)
  305. val |= (1 << clk->enable_bit);
  306. else
  307. return -EINVAL;
  308. omap_writel(val, clk->enable_reg);
  309. clk->rate = rate;
  310. return 0;
  311. }
  312. /* External clock (MCLK & BCLK) functions */
  313. static int omap1_set_ext_clk_rate(struct clk * clk, unsigned long rate)
  314. {
  315. unsigned dsor;
  316. __u16 ratio_bits;
  317. dsor = calc_ext_dsor(rate);
  318. clk->rate = 96000000 / dsor;
  319. if (dsor > 8)
  320. ratio_bits = ((dsor - 8) / 2 + 6) << 2;
  321. else
  322. ratio_bits = (dsor - 2) << 2;
  323. ratio_bits |= omap_readw(clk->enable_reg) & ~0xfd;
  324. omap_writew(ratio_bits, clk->enable_reg);
  325. return 0;
  326. }
  327. static long omap1_round_ext_clk_rate(struct clk * clk, unsigned long rate)
  328. {
  329. return 96000000 / calc_ext_dsor(rate);
  330. }
  331. static void omap1_init_ext_clk(struct clk * clk)
  332. {
  333. unsigned dsor;
  334. __u16 ratio_bits;
  335. /* Determine current rate and ensure clock is based on 96MHz APLL */
  336. ratio_bits = omap_readw(clk->enable_reg) & ~1;
  337. omap_writew(ratio_bits, clk->enable_reg);
  338. ratio_bits = (ratio_bits & 0xfc) >> 2;
  339. if (ratio_bits > 6)
  340. dsor = (ratio_bits - 6) * 2 + 8;
  341. else
  342. dsor = ratio_bits + 2;
  343. clk-> rate = 96000000 / dsor;
  344. }
  345. static int omap1_clk_enable(struct clk *clk)
  346. {
  347. int ret = 0;
  348. if (clk->usecount++ == 0) {
  349. if (likely(clk->parent)) {
  350. ret = omap1_clk_enable(clk->parent);
  351. if (unlikely(ret != 0)) {
  352. clk->usecount--;
  353. return ret;
  354. }
  355. if (clk->flags & CLOCK_NO_IDLE_PARENT)
  356. omap1_clk_deny_idle(clk->parent);
  357. }
  358. ret = clk->enable(clk);
  359. if (unlikely(ret != 0) && clk->parent) {
  360. omap1_clk_disable(clk->parent);
  361. clk->usecount--;
  362. }
  363. }
  364. return ret;
  365. }
  366. static void omap1_clk_disable(struct clk *clk)
  367. {
  368. if (clk->usecount > 0 && !(--clk->usecount)) {
  369. clk->disable(clk);
  370. if (likely(clk->parent)) {
  371. omap1_clk_disable(clk->parent);
  372. if (clk->flags & CLOCK_NO_IDLE_PARENT)
  373. omap1_clk_allow_idle(clk->parent);
  374. }
  375. }
  376. }
  377. static int omap1_clk_enable_generic(struct clk *clk)
  378. {
  379. __u16 regval16;
  380. __u32 regval32;
  381. if (clk->flags & ALWAYS_ENABLED)
  382. return 0;
  383. if (unlikely(clk->enable_reg == 0)) {
  384. printk(KERN_ERR "clock.c: Enable for %s without enable code\n",
  385. clk->name);
  386. return -EINVAL;
  387. }
  388. if (clk->flags & ENABLE_REG_32BIT) {
  389. if (clk->flags & VIRTUAL_IO_ADDRESS) {
  390. regval32 = __raw_readl(clk->enable_reg);
  391. regval32 |= (1 << clk->enable_bit);
  392. __raw_writel(regval32, clk->enable_reg);
  393. } else {
  394. regval32 = omap_readl(clk->enable_reg);
  395. regval32 |= (1 << clk->enable_bit);
  396. omap_writel(regval32, clk->enable_reg);
  397. }
  398. } else {
  399. if (clk->flags & VIRTUAL_IO_ADDRESS) {
  400. regval16 = __raw_readw(clk->enable_reg);
  401. regval16 |= (1 << clk->enable_bit);
  402. __raw_writew(regval16, clk->enable_reg);
  403. } else {
  404. regval16 = omap_readw(clk->enable_reg);
  405. regval16 |= (1 << clk->enable_bit);
  406. omap_writew(regval16, clk->enable_reg);
  407. }
  408. }
  409. return 0;
  410. }
  411. static void omap1_clk_disable_generic(struct clk *clk)
  412. {
  413. __u16 regval16;
  414. __u32 regval32;
  415. if (clk->enable_reg == 0)
  416. return;
  417. if (clk->flags & ENABLE_REG_32BIT) {
  418. if (clk->flags & VIRTUAL_IO_ADDRESS) {
  419. regval32 = __raw_readl(clk->enable_reg);
  420. regval32 &= ~(1 << clk->enable_bit);
  421. __raw_writel(regval32, clk->enable_reg);
  422. } else {
  423. regval32 = omap_readl(clk->enable_reg);
  424. regval32 &= ~(1 << clk->enable_bit);
  425. omap_writel(regval32, clk->enable_reg);
  426. }
  427. } else {
  428. if (clk->flags & VIRTUAL_IO_ADDRESS) {
  429. regval16 = __raw_readw(clk->enable_reg);
  430. regval16 &= ~(1 << clk->enable_bit);
  431. __raw_writew(regval16, clk->enable_reg);
  432. } else {
  433. regval16 = omap_readw(clk->enable_reg);
  434. regval16 &= ~(1 << clk->enable_bit);
  435. omap_writew(regval16, clk->enable_reg);
  436. }
  437. }
  438. }
  439. static long omap1_clk_round_rate(struct clk *clk, unsigned long rate)
  440. {
  441. int dsor_exp;
  442. if (clk->flags & RATE_FIXED)
  443. return clk->rate;
  444. if (clk->flags & RATE_CKCTL) {
  445. dsor_exp = calc_dsor_exp(clk, rate);
  446. if (dsor_exp < 0)
  447. return dsor_exp;
  448. if (dsor_exp > 3)
  449. dsor_exp = 3;
  450. return clk->parent->rate / (1 << dsor_exp);
  451. }
  452. if(clk->round_rate != 0)
  453. return clk->round_rate(clk, rate);
  454. return clk->rate;
  455. }
  456. static int omap1_clk_set_rate(struct clk *clk, unsigned long rate)
  457. {
  458. int ret = -EINVAL;
  459. int dsor_exp;
  460. __u16 regval;
  461. if (clk->set_rate)
  462. ret = clk->set_rate(clk, rate);
  463. else if (clk->flags & RATE_CKCTL) {
  464. dsor_exp = calc_dsor_exp(clk, rate);
  465. if (dsor_exp > 3)
  466. dsor_exp = -EINVAL;
  467. if (dsor_exp < 0)
  468. return dsor_exp;
  469. regval = omap_readw(ARM_CKCTL);
  470. regval &= ~(3 << clk->rate_offset);
  471. regval |= dsor_exp << clk->rate_offset;
  472. regval = verify_ckctl_value(regval);
  473. omap_writew(regval, ARM_CKCTL);
  474. clk->rate = clk->parent->rate / (1 << dsor_exp);
  475. ret = 0;
  476. }
  477. if (unlikely(ret == 0 && (clk->flags & RATE_PROPAGATES)))
  478. propagate_rate(clk);
  479. return ret;
  480. }
  481. /*-------------------------------------------------------------------------
  482. * Omap1 clock reset and init functions
  483. *-------------------------------------------------------------------------*/
  484. #ifdef CONFIG_OMAP_RESET_CLOCKS
  485. static void __init omap1_clk_disable_unused(struct clk *clk)
  486. {
  487. __u32 regval32;
  488. /* Clocks in the DSP domain need api_ck. Just assume bootloader
  489. * has not enabled any DSP clocks */
  490. if ((u32)clk->enable_reg == DSP_IDLECT2) {
  491. printk(KERN_INFO "Skipping reset check for DSP domain "
  492. "clock \"%s\"\n", clk->name);
  493. return;
  494. }
  495. /* Is the clock already disabled? */
  496. if (clk->flags & ENABLE_REG_32BIT) {
  497. if (clk->flags & VIRTUAL_IO_ADDRESS)
  498. regval32 = __raw_readl(clk->enable_reg);
  499. else
  500. regval32 = omap_readl(clk->enable_reg);
  501. } else {
  502. if (clk->flags & VIRTUAL_IO_ADDRESS)
  503. regval32 = __raw_readw(clk->enable_reg);
  504. else
  505. regval32 = omap_readw(clk->enable_reg);
  506. }
  507. if ((regval32 & (1 << clk->enable_bit)) == 0)
  508. return;
  509. /* FIXME: This clock seems to be necessary but no-one
  510. * has asked for its activation. */
  511. if (clk == &tc2_ck // FIX: pm.c (SRAM), CCP, Camera
  512. || clk == &ck_dpll1out.clk // FIX: SoSSI, SSR
  513. || clk == &arm_gpio_ck // FIX: GPIO code for 1510
  514. ) {
  515. printk(KERN_INFO "FIXME: Clock \"%s\" seems unused\n",
  516. clk->name);
  517. return;
  518. }
  519. printk(KERN_INFO "Disabling unused clock \"%s\"... ", clk->name);
  520. clk->disable(clk);
  521. printk(" done\n");
  522. }
  523. #else
  524. #define omap1_clk_disable_unused NULL
  525. #endif
  526. static struct clk_functions omap1_clk_functions = {
  527. .clk_enable = omap1_clk_enable,
  528. .clk_disable = omap1_clk_disable,
  529. .clk_round_rate = omap1_clk_round_rate,
  530. .clk_set_rate = omap1_clk_set_rate,
  531. .clk_disable_unused = omap1_clk_disable_unused,
  532. };
  533. int __init omap1_clk_init(void)
  534. {
  535. struct clk ** clkp;
  536. const struct omap_clock_config *info;
  537. int crystal_type = 0; /* Default 12 MHz */
  538. u32 reg;
  539. #ifdef CONFIG_DEBUG_LL
  540. /* Resets some clocks that may be left on from bootloader,
  541. * but leaves serial clocks on.
  542. */
  543. omap_writel(0x3 << 29, MOD_CONF_CTRL_0);
  544. #endif
  545. /* USB_REQ_EN will be disabled later if necessary (usb_dc_ck) */
  546. reg = omap_readw(SOFT_REQ_REG) & (1 << 4);
  547. omap_writew(reg, SOFT_REQ_REG);
  548. if (!cpu_is_omap15xx())
  549. omap_writew(0, SOFT_REQ_REG2);
  550. clk_init(&omap1_clk_functions);
  551. /* By default all idlect1 clocks are allowed to idle */
  552. arm_idlect1_mask = ~0;
  553. for (clkp = onchip_clks; clkp < onchip_clks+ARRAY_SIZE(onchip_clks); clkp++) {
  554. if (((*clkp)->flags &CLOCK_IN_OMAP1510) && cpu_is_omap1510()) {
  555. clk_register(*clkp);
  556. continue;
  557. }
  558. if (((*clkp)->flags &CLOCK_IN_OMAP16XX) && cpu_is_omap16xx()) {
  559. clk_register(*clkp);
  560. continue;
  561. }
  562. if (((*clkp)->flags &CLOCK_IN_OMAP730) && cpu_is_omap730()) {
  563. clk_register(*clkp);
  564. continue;
  565. }
  566. if (((*clkp)->flags &CLOCK_IN_OMAP310) && cpu_is_omap310()) {
  567. clk_register(*clkp);
  568. continue;
  569. }
  570. }
  571. info = omap_get_config(OMAP_TAG_CLOCK, struct omap_clock_config);
  572. if (info != NULL) {
  573. if (!cpu_is_omap15xx())
  574. crystal_type = info->system_clock_type;
  575. }
  576. #if defined(CONFIG_ARCH_OMAP730)
  577. ck_ref.rate = 13000000;
  578. #elif defined(CONFIG_ARCH_OMAP16XX)
  579. if (crystal_type == 2)
  580. ck_ref.rate = 19200000;
  581. #endif
  582. printk("Clocks: ARM_SYSST: 0x%04x DPLL_CTL: 0x%04x ARM_CKCTL: 0x%04x\n",
  583. omap_readw(ARM_SYSST), omap_readw(DPLL_CTL),
  584. omap_readw(ARM_CKCTL));
  585. /* We want to be in syncronous scalable mode */
  586. omap_writew(0x1000, ARM_SYSST);
  587. #ifdef CONFIG_OMAP_CLOCKS_SET_BY_BOOTLOADER
  588. /* Use values set by bootloader. Determine PLL rate and recalculate
  589. * dependent clocks as if kernel had changed PLL or divisors.
  590. */
  591. {
  592. unsigned pll_ctl_val = omap_readw(DPLL_CTL);
  593. ck_dpll1.rate = ck_ref.rate; /* Base xtal rate */
  594. if (pll_ctl_val & 0x10) {
  595. /* PLL enabled, apply multiplier and divisor */
  596. if (pll_ctl_val & 0xf80)
  597. ck_dpll1.rate *= (pll_ctl_val & 0xf80) >> 7;
  598. ck_dpll1.rate /= ((pll_ctl_val & 0x60) >> 5) + 1;
  599. } else {
  600. /* PLL disabled, apply bypass divisor */
  601. switch (pll_ctl_val & 0xc) {
  602. case 0:
  603. break;
  604. case 0x4:
  605. ck_dpll1.rate /= 2;
  606. break;
  607. default:
  608. ck_dpll1.rate /= 4;
  609. break;
  610. }
  611. }
  612. }
  613. propagate_rate(&ck_dpll1);
  614. #else
  615. /* Find the highest supported frequency and enable it */
  616. if (omap1_select_table_rate(&virtual_ck_mpu, ~0)) {
  617. printk(KERN_ERR "System frequencies not set. Check your config.\n");
  618. /* Guess sane values (60MHz) */
  619. omap_writew(0x2290, DPLL_CTL);
  620. omap_writew(cpu_is_omap730() ? 0x3005 : 0x1005, ARM_CKCTL);
  621. ck_dpll1.rate = 60000000;
  622. propagate_rate(&ck_dpll1);
  623. }
  624. #endif
  625. /* Cache rates for clocks connected to ck_ref (not dpll1) */
  626. propagate_rate(&ck_ref);
  627. printk(KERN_INFO "Clocking rate (xtal/DPLL1/MPU): "
  628. "%ld.%01ld/%ld.%01ld/%ld.%01ld MHz\n",
  629. ck_ref.rate / 1000000, (ck_ref.rate / 100000) % 10,
  630. ck_dpll1.rate / 1000000, (ck_dpll1.rate / 100000) % 10,
  631. arm_ck.rate / 1000000, (arm_ck.rate / 100000) % 10);
  632. #if defined(CONFIG_MACH_OMAP_PERSEUS2) || defined(CONFIG_MACH_OMAP_FSAMPLE)
  633. /* Select slicer output as OMAP input clock */
  634. omap_writew(omap_readw(OMAP730_PCC_UPLD_CTRL) & ~0x1, OMAP730_PCC_UPLD_CTRL);
  635. #endif
  636. /* Amstrad Delta wants BCLK high when inactive */
  637. if (machine_is_ams_delta())
  638. omap_writel(omap_readl(ULPD_CLOCK_CTRL) |
  639. (1 << SDW_MCLK_INV_BIT),
  640. ULPD_CLOCK_CTRL);
  641. /* Turn off DSP and ARM_TIMXO. Make sure ARM_INTHCK is not divided */
  642. /* (on 730, bit 13 must not be cleared) */
  643. if (cpu_is_omap730())
  644. omap_writew(omap_readw(ARM_CKCTL) & 0x2fff, ARM_CKCTL);
  645. else
  646. omap_writew(omap_readw(ARM_CKCTL) & 0x0fff, ARM_CKCTL);
  647. /* Put DSP/MPUI into reset until needed */
  648. omap_writew(0, ARM_RSTCT1);
  649. omap_writew(1, ARM_RSTCT2);
  650. omap_writew(0x400, ARM_IDLECT1);
  651. /*
  652. * According to OMAP5910 Erratum SYS_DMA_1, bit DMACK_REQ (bit 8)
  653. * of the ARM_IDLECT2 register must be set to zero. The power-on
  654. * default value of this bit is one.
  655. */
  656. omap_writew(0x0000, ARM_IDLECT2); /* Turn LCD clock off also */
  657. /*
  658. * Only enable those clocks we will need, let the drivers
  659. * enable other clocks as necessary
  660. */
  661. clk_enable(&armper_ck.clk);
  662. clk_enable(&armxor_ck.clk);
  663. clk_enable(&armtim_ck.clk); /* This should be done by timer code */
  664. if (cpu_is_omap15xx())
  665. clk_enable(&arm_gpio_ck);
  666. return 0;
  667. }