at91sam9263.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349
  1. /*
  2. * arch/arm/mach-at91/at91sam9263.c
  3. *
  4. * Copyright (C) 2007 Atmel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <asm/mach/arch.h>
  14. #include <asm/mach/map.h>
  15. #include <asm/arch/at91sam9263.h>
  16. #include <asm/arch/at91_pmc.h>
  17. #include <asm/arch/at91_rstc.h>
  18. #include "generic.h"
  19. #include "clock.h"
  20. static struct map_desc at91sam9263_io_desc[] __initdata = {
  21. {
  22. .virtual = AT91_VA_BASE_SYS,
  23. .pfn = __phys_to_pfn(AT91_BASE_SYS),
  24. .length = SZ_16K,
  25. .type = MT_DEVICE,
  26. }, {
  27. .virtual = AT91_IO_VIRT_BASE - AT91SAM9263_SRAM0_SIZE,
  28. .pfn = __phys_to_pfn(AT91SAM9263_SRAM0_BASE),
  29. .length = AT91SAM9263_SRAM0_SIZE,
  30. .type = MT_DEVICE,
  31. }, {
  32. .virtual = AT91_IO_VIRT_BASE - AT91SAM9263_SRAM0_SIZE - AT91SAM9263_SRAM1_SIZE,
  33. .pfn = __phys_to_pfn(AT91SAM9263_SRAM1_BASE),
  34. .length = AT91SAM9263_SRAM1_SIZE,
  35. .type = MT_DEVICE,
  36. },
  37. };
  38. /* --------------------------------------------------------------------
  39. * Clocks
  40. * -------------------------------------------------------------------- */
  41. /*
  42. * The peripheral clocks.
  43. */
  44. static struct clk pioA_clk = {
  45. .name = "pioA_clk",
  46. .pmc_mask = 1 << AT91SAM9263_ID_PIOA,
  47. .type = CLK_TYPE_PERIPHERAL,
  48. };
  49. static struct clk pioB_clk = {
  50. .name = "pioB_clk",
  51. .pmc_mask = 1 << AT91SAM9263_ID_PIOB,
  52. .type = CLK_TYPE_PERIPHERAL,
  53. };
  54. static struct clk pioCDE_clk = {
  55. .name = "pioCDE_clk",
  56. .pmc_mask = 1 << AT91SAM9263_ID_PIOCDE,
  57. .type = CLK_TYPE_PERIPHERAL,
  58. };
  59. static struct clk usart0_clk = {
  60. .name = "usart0_clk",
  61. .pmc_mask = 1 << AT91SAM9263_ID_US0,
  62. .type = CLK_TYPE_PERIPHERAL,
  63. };
  64. static struct clk usart1_clk = {
  65. .name = "usart1_clk",
  66. .pmc_mask = 1 << AT91SAM9263_ID_US1,
  67. .type = CLK_TYPE_PERIPHERAL,
  68. };
  69. static struct clk usart2_clk = {
  70. .name = "usart2_clk",
  71. .pmc_mask = 1 << AT91SAM9263_ID_US2,
  72. .type = CLK_TYPE_PERIPHERAL,
  73. };
  74. static struct clk mmc0_clk = {
  75. .name = "mci0_clk",
  76. .pmc_mask = 1 << AT91SAM9263_ID_MCI0,
  77. .type = CLK_TYPE_PERIPHERAL,
  78. };
  79. static struct clk mmc1_clk = {
  80. .name = "mci1_clk",
  81. .pmc_mask = 1 << AT91SAM9263_ID_MCI1,
  82. .type = CLK_TYPE_PERIPHERAL,
  83. };
  84. static struct clk can_clk = {
  85. .name = "can_clk",
  86. .pmc_mask = 1 << AT91SAM9263_ID_CAN,
  87. .type = CLK_TYPE_PERIPHERAL,
  88. };
  89. static struct clk twi_clk = {
  90. .name = "twi_clk",
  91. .pmc_mask = 1 << AT91SAM9263_ID_TWI,
  92. .type = CLK_TYPE_PERIPHERAL,
  93. };
  94. static struct clk spi0_clk = {
  95. .name = "spi0_clk",
  96. .pmc_mask = 1 << AT91SAM9263_ID_SPI0,
  97. .type = CLK_TYPE_PERIPHERAL,
  98. };
  99. static struct clk spi1_clk = {
  100. .name = "spi1_clk",
  101. .pmc_mask = 1 << AT91SAM9263_ID_SPI1,
  102. .type = CLK_TYPE_PERIPHERAL,
  103. };
  104. static struct clk ssc0_clk = {
  105. .name = "ssc0_clk",
  106. .pmc_mask = 1 << AT91SAM9263_ID_SSC0,
  107. .type = CLK_TYPE_PERIPHERAL,
  108. };
  109. static struct clk ssc1_clk = {
  110. .name = "ssc1_clk",
  111. .pmc_mask = 1 << AT91SAM9263_ID_SSC1,
  112. .type = CLK_TYPE_PERIPHERAL,
  113. };
  114. static struct clk ac97_clk = {
  115. .name = "ac97_clk",
  116. .pmc_mask = 1 << AT91SAM9263_ID_AC97C,
  117. .type = CLK_TYPE_PERIPHERAL,
  118. };
  119. static struct clk tcb_clk = {
  120. .name = "tcb_clk",
  121. .pmc_mask = 1 << AT91SAM9263_ID_TCB,
  122. .type = CLK_TYPE_PERIPHERAL,
  123. };
  124. static struct clk pwmc_clk = {
  125. .name = "pwmc_clk",
  126. .pmc_mask = 1 << AT91SAM9263_ID_PWMC,
  127. .type = CLK_TYPE_PERIPHERAL,
  128. };
  129. static struct clk macb_clk = {
  130. .name = "macb_clk",
  131. .pmc_mask = 1 << AT91SAM9263_ID_EMAC,
  132. .type = CLK_TYPE_PERIPHERAL,
  133. };
  134. static struct clk dma_clk = {
  135. .name = "dma_clk",
  136. .pmc_mask = 1 << AT91SAM9263_ID_DMA,
  137. .type = CLK_TYPE_PERIPHERAL,
  138. };
  139. static struct clk twodge_clk = {
  140. .name = "2dge_clk",
  141. .pmc_mask = 1 << AT91SAM9263_ID_2DGE,
  142. .type = CLK_TYPE_PERIPHERAL,
  143. };
  144. static struct clk udc_clk = {
  145. .name = "udc_clk",
  146. .pmc_mask = 1 << AT91SAM9263_ID_UDP,
  147. .type = CLK_TYPE_PERIPHERAL,
  148. };
  149. static struct clk isi_clk = {
  150. .name = "isi_clk",
  151. .pmc_mask = 1 << AT91SAM9263_ID_ISI,
  152. .type = CLK_TYPE_PERIPHERAL,
  153. };
  154. static struct clk lcdc_clk = {
  155. .name = "lcdc_clk",
  156. .pmc_mask = 1 << AT91SAM9263_ID_LCDC,
  157. .type = CLK_TYPE_PERIPHERAL,
  158. };
  159. static struct clk ohci_clk = {
  160. .name = "ohci_clk",
  161. .pmc_mask = 1 << AT91SAM9263_ID_UHP,
  162. .type = CLK_TYPE_PERIPHERAL,
  163. };
  164. static struct clk *periph_clocks[] __initdata = {
  165. &pioA_clk,
  166. &pioB_clk,
  167. &pioCDE_clk,
  168. &usart0_clk,
  169. &usart1_clk,
  170. &usart2_clk,
  171. &mmc0_clk,
  172. &mmc1_clk,
  173. &can_clk,
  174. &twi_clk,
  175. &spi0_clk,
  176. &spi1_clk,
  177. &ssc0_clk,
  178. &ssc1_clk,
  179. &ac97_clk,
  180. &tcb_clk,
  181. &pwmc_clk,
  182. &macb_clk,
  183. &twodge_clk,
  184. &udc_clk,
  185. &isi_clk,
  186. &lcdc_clk,
  187. &dma_clk,
  188. &ohci_clk,
  189. // irq0 .. irq1
  190. };
  191. /*
  192. * The four programmable clocks.
  193. * You must configure pin multiplexing to bring these signals out.
  194. */
  195. static struct clk pck0 = {
  196. .name = "pck0",
  197. .pmc_mask = AT91_PMC_PCK0,
  198. .type = CLK_TYPE_PROGRAMMABLE,
  199. .id = 0,
  200. };
  201. static struct clk pck1 = {
  202. .name = "pck1",
  203. .pmc_mask = AT91_PMC_PCK1,
  204. .type = CLK_TYPE_PROGRAMMABLE,
  205. .id = 1,
  206. };
  207. static struct clk pck2 = {
  208. .name = "pck2",
  209. .pmc_mask = AT91_PMC_PCK2,
  210. .type = CLK_TYPE_PROGRAMMABLE,
  211. .id = 2,
  212. };
  213. static struct clk pck3 = {
  214. .name = "pck3",
  215. .pmc_mask = AT91_PMC_PCK3,
  216. .type = CLK_TYPE_PROGRAMMABLE,
  217. .id = 3,
  218. };
  219. static void __init at91sam9263_register_clocks(void)
  220. {
  221. int i;
  222. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  223. clk_register(periph_clocks[i]);
  224. clk_register(&pck0);
  225. clk_register(&pck1);
  226. clk_register(&pck2);
  227. clk_register(&pck3);
  228. }
  229. /* --------------------------------------------------------------------
  230. * GPIO
  231. * -------------------------------------------------------------------- */
  232. static struct at91_gpio_bank at91sam9263_gpio[] = {
  233. {
  234. .id = AT91SAM9263_ID_PIOA,
  235. .offset = AT91_PIOA,
  236. .clock = &pioA_clk,
  237. }, {
  238. .id = AT91SAM9263_ID_PIOB,
  239. .offset = AT91_PIOB,
  240. .clock = &pioB_clk,
  241. }, {
  242. .id = AT91SAM9263_ID_PIOCDE,
  243. .offset = AT91_PIOC,
  244. .clock = &pioCDE_clk,
  245. }, {
  246. .id = AT91SAM9263_ID_PIOCDE,
  247. .offset = AT91_PIOD,
  248. .clock = &pioCDE_clk,
  249. }, {
  250. .id = AT91SAM9263_ID_PIOCDE,
  251. .offset = AT91_PIOE,
  252. .clock = &pioCDE_clk,
  253. }
  254. };
  255. static void at91sam9263_reset(void)
  256. {
  257. at91_sys_write(AT91_RSTC_CR, AT91_RSTC_KEY | AT91_RSTC_PROCRST | AT91_RSTC_PERRST);
  258. }
  259. /* --------------------------------------------------------------------
  260. * AT91SAM9263 processor initialization
  261. * -------------------------------------------------------------------- */
  262. void __init at91sam9263_initialize(unsigned long main_clock)
  263. {
  264. /* Map peripherals */
  265. iotable_init(at91sam9263_io_desc, ARRAY_SIZE(at91sam9263_io_desc));
  266. at91_arch_reset = at91sam9263_reset;
  267. at91_extern_irq = (1 << AT91SAM9263_ID_IRQ0) | (1 << AT91SAM9263_ID_IRQ1);
  268. /* Init clock subsystem */
  269. at91_clock_init(main_clock);
  270. /* Register the processor-specific clocks */
  271. at91sam9263_register_clocks();
  272. /* Register GPIO subsystem */
  273. at91_gpio_init(at91sam9263_gpio, 5);
  274. }
  275. /* --------------------------------------------------------------------
  276. * Interrupt initialization
  277. * -------------------------------------------------------------------- */
  278. /*
  279. * The default interrupt priority levels (0 = lowest, 7 = highest).
  280. */
  281. static unsigned int at91sam9263_default_irq_priority[NR_AIC_IRQS] __initdata = {
  282. 7, /* Advanced Interrupt Controller (FIQ) */
  283. 7, /* System Peripherals */
  284. 0, /* Parallel IO Controller A */
  285. 0, /* Parallel IO Controller B */
  286. 0, /* Parallel IO Controller C, D and E */
  287. 0,
  288. 0,
  289. 6, /* USART 0 */
  290. 6, /* USART 1 */
  291. 6, /* USART 2 */
  292. 0, /* Multimedia Card Interface 0 */
  293. 0, /* Multimedia Card Interface 1 */
  294. 4, /* CAN */
  295. 0, /* Two-Wire Interface */
  296. 6, /* Serial Peripheral Interface 0 */
  297. 6, /* Serial Peripheral Interface 1 */
  298. 5, /* Serial Synchronous Controller 0 */
  299. 5, /* Serial Synchronous Controller 1 */
  300. 6, /* AC97 Controller */
  301. 0, /* Timer Counter 0, 1 and 2 */
  302. 0, /* Pulse Width Modulation Controller */
  303. 3, /* Ethernet */
  304. 0,
  305. 0, /* 2D Graphic Engine */
  306. 3, /* USB Device Port */
  307. 0, /* Image Sensor Interface */
  308. 3, /* LDC Controller */
  309. 0, /* DMA Controller */
  310. 0,
  311. 3, /* USB Host port */
  312. 0, /* Advanced Interrupt Controller (IRQ0) */
  313. 0, /* Advanced Interrupt Controller (IRQ1) */
  314. };
  315. void __init at91sam9263_init_interrupts(unsigned int priority[NR_AIC_IRQS])
  316. {
  317. if (!priority)
  318. priority = at91sam9263_default_irq_priority;
  319. /* Initialize the AIC interrupt controller */
  320. at91_aic_init(priority);
  321. /* Enable GPIO interrupts */
  322. at91_gpio_irq_setup();
  323. }