head.S 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333
  1. /*
  2. * linux/arch/arm/kernel/head.S
  3. *
  4. * Copyright (C) 1994-2002 Russell King
  5. * Copyright (c) 2003 ARM Limited
  6. * All Rights Reserved
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Kernel startup code for all 32-bit CPUs
  13. */
  14. #include <linux/linkage.h>
  15. #include <linux/init.h>
  16. #include <asm/assembler.h>
  17. #include <asm/domain.h>
  18. #include <asm/ptrace.h>
  19. #include <asm/asm-offsets.h>
  20. #include <asm/memory.h>
  21. #include <asm/thread_info.h>
  22. #include <asm/system.h>
  23. #if (PHYS_OFFSET & 0x001fffff)
  24. #error "PHYS_OFFSET must be at an even 2MiB boundary!"
  25. #endif
  26. #define KERNEL_RAM_VADDR (PAGE_OFFSET + TEXT_OFFSET)
  27. #define KERNEL_RAM_PADDR (PHYS_OFFSET + TEXT_OFFSET)
  28. #define ATAG_CORE 0x54410001
  29. #define ATAG_CORE_SIZE ((2*4 + 3*4) >> 2)
  30. /*
  31. * swapper_pg_dir is the virtual address of the initial page table.
  32. * We place the page tables 16K below KERNEL_RAM_VADDR. Therefore, we must
  33. * make sure that KERNEL_RAM_VADDR is correctly set. Currently, we expect
  34. * the least significant 16 bits to be 0x8000, but we could probably
  35. * relax this restriction to KERNEL_RAM_VADDR >= PAGE_OFFSET + 0x4000.
  36. */
  37. #if (KERNEL_RAM_VADDR & 0xffff) != 0x8000
  38. #error KERNEL_RAM_VADDR must start at 0xXXXX8000
  39. #endif
  40. .globl swapper_pg_dir
  41. .equ swapper_pg_dir, KERNEL_RAM_VADDR - 0x4000
  42. .macro pgtbl, rd
  43. ldr \rd, =(KERNEL_RAM_PADDR - 0x4000)
  44. .endm
  45. #ifdef CONFIG_XIP_KERNEL
  46. #define KERNEL_START XIP_VIRT_ADDR(CONFIG_XIP_PHYS_ADDR)
  47. #define KERNEL_END _edata_loc
  48. #else
  49. #define KERNEL_START KERNEL_RAM_VADDR
  50. #define KERNEL_END _end
  51. #endif
  52. /*
  53. * Kernel startup entry point.
  54. * ---------------------------
  55. *
  56. * This is normally called from the decompressor code. The requirements
  57. * are: MMU = off, D-cache = off, I-cache = dont care, r0 = 0,
  58. * r1 = machine nr, r2 = atags pointer.
  59. *
  60. * This code is mostly position independent, so if you link the kernel at
  61. * 0xc0008000, you call this at __pa(0xc0008000).
  62. *
  63. * See linux/arch/arm/tools/mach-types for the complete list of machine
  64. * numbers for r1.
  65. *
  66. * We're trying to keep crap to a minimum; DO NOT add any machine specific
  67. * crap here - that's what the boot loader (or in extreme, well justified
  68. * circumstances, zImage) is for.
  69. */
  70. .section ".text.head", "ax"
  71. .type stext, %function
  72. ENTRY(stext)
  73. msr cpsr_c, #PSR_F_BIT | PSR_I_BIT | SVC_MODE @ ensure svc mode
  74. @ and irqs disabled
  75. mrc p15, 0, r9, c0, c0 @ get processor id
  76. bl __lookup_processor_type @ r5=procinfo r9=cpuid
  77. movs r10, r5 @ invalid processor (r5=0)?
  78. beq __error_p @ yes, error 'p'
  79. bl __lookup_machine_type @ r5=machinfo
  80. movs r8, r5 @ invalid machine (r5=0)?
  81. beq __error_a @ yes, error 'a'
  82. bl __vet_atags
  83. bl __create_page_tables
  84. /*
  85. * The following calls CPU specific code in a position independent
  86. * manner. See arch/arm/mm/proc-*.S for details. r10 = base of
  87. * xxx_proc_info structure selected by __lookup_machine_type
  88. * above. On return, the CPU will be ready for the MMU to be
  89. * turned on, and r0 will hold the CPU control register value.
  90. */
  91. ldr r13, __switch_data @ address to jump to after
  92. @ mmu has been enabled
  93. adr lr, __enable_mmu @ return (PIC) address
  94. add pc, r10, #PROCINFO_INITFUNC
  95. #if defined(CONFIG_SMP)
  96. .type secondary_startup, #function
  97. ENTRY(secondary_startup)
  98. /*
  99. * Common entry point for secondary CPUs.
  100. *
  101. * Ensure that we're in SVC mode, and IRQs are disabled. Lookup
  102. * the processor type - there is no need to check the machine type
  103. * as it has already been validated by the primary processor.
  104. */
  105. msr cpsr_c, #PSR_F_BIT | PSR_I_BIT | SVC_MODE
  106. mrc p15, 0, r9, c0, c0 @ get processor id
  107. bl __lookup_processor_type
  108. movs r10, r5 @ invalid processor?
  109. moveq r0, #'p' @ yes, error 'p'
  110. beq __error
  111. /*
  112. * Use the page tables supplied from __cpu_up.
  113. */
  114. adr r4, __secondary_data
  115. ldmia r4, {r5, r7, r13} @ address to jump to after
  116. sub r4, r4, r5 @ mmu has been enabled
  117. ldr r4, [r7, r4] @ get secondary_data.pgdir
  118. adr lr, __enable_mmu @ return address
  119. add pc, r10, #PROCINFO_INITFUNC @ initialise processor
  120. @ (return control reg)
  121. /*
  122. * r6 = &secondary_data
  123. */
  124. ENTRY(__secondary_switched)
  125. ldr sp, [r7, #4] @ get secondary_data.stack
  126. mov fp, #0
  127. b secondary_start_kernel
  128. .type __secondary_data, %object
  129. __secondary_data:
  130. .long .
  131. .long secondary_data
  132. .long __secondary_switched
  133. #endif /* defined(CONFIG_SMP) */
  134. /*
  135. * Setup common bits before finally enabling the MMU. Essentially
  136. * this is just loading the page table pointer and domain access
  137. * registers.
  138. */
  139. .type __enable_mmu, %function
  140. __enable_mmu:
  141. #ifdef CONFIG_ALIGNMENT_TRAP
  142. orr r0, r0, #CR_A
  143. #else
  144. bic r0, r0, #CR_A
  145. #endif
  146. #ifdef CONFIG_CPU_DCACHE_DISABLE
  147. bic r0, r0, #CR_C
  148. #endif
  149. #ifdef CONFIG_CPU_BPREDICT_DISABLE
  150. bic r0, r0, #CR_Z
  151. #endif
  152. #ifdef CONFIG_CPU_ICACHE_DISABLE
  153. bic r0, r0, #CR_I
  154. #endif
  155. mov r5, #(domain_val(DOMAIN_USER, DOMAIN_MANAGER) | \
  156. domain_val(DOMAIN_KERNEL, DOMAIN_MANAGER) | \
  157. domain_val(DOMAIN_TABLE, DOMAIN_MANAGER) | \
  158. domain_val(DOMAIN_IO, DOMAIN_CLIENT))
  159. mcr p15, 0, r5, c3, c0, 0 @ load domain access register
  160. mcr p15, 0, r4, c2, c0, 0 @ load page table pointer
  161. b __turn_mmu_on
  162. /*
  163. * Enable the MMU. This completely changes the structure of the visible
  164. * memory space. You will not be able to trace execution through this.
  165. * If you have an enquiry about this, *please* check the linux-arm-kernel
  166. * mailing list archives BEFORE sending another post to the list.
  167. *
  168. * r0 = cp#15 control register
  169. * r13 = *virtual* address to jump to upon completion
  170. *
  171. * other registers depend on the function called upon completion
  172. */
  173. .align 5
  174. .type __turn_mmu_on, %function
  175. __turn_mmu_on:
  176. mov r0, r0
  177. mcr p15, 0, r0, c1, c0, 0 @ write control reg
  178. mrc p15, 0, r3, c0, c0, 0 @ read id reg
  179. mov r3, r3
  180. mov r3, r3
  181. mov pc, r13
  182. /*
  183. * Setup the initial page tables. We only setup the barest
  184. * amount which are required to get the kernel running, which
  185. * generally means mapping in the kernel code.
  186. *
  187. * r8 = machinfo
  188. * r9 = cpuid
  189. * r10 = procinfo
  190. *
  191. * Returns:
  192. * r0, r3, r6, r7 corrupted
  193. * r4 = physical page table address
  194. */
  195. .type __create_page_tables, %function
  196. __create_page_tables:
  197. pgtbl r4 @ page table address
  198. /*
  199. * Clear the 16K level 1 swapper page table
  200. */
  201. mov r0, r4
  202. mov r3, #0
  203. add r6, r0, #0x4000
  204. 1: str r3, [r0], #4
  205. str r3, [r0], #4
  206. str r3, [r0], #4
  207. str r3, [r0], #4
  208. teq r0, r6
  209. bne 1b
  210. ldr r7, [r10, #PROCINFO_MM_MMUFLAGS] @ mm_mmuflags
  211. /*
  212. * Create identity mapping for first MB of kernel to
  213. * cater for the MMU enable. This identity mapping
  214. * will be removed by paging_init(). We use our current program
  215. * counter to determine corresponding section base address.
  216. */
  217. mov r6, pc, lsr #20 @ start of kernel section
  218. orr r3, r7, r6, lsl #20 @ flags + kernel base
  219. str r3, [r4, r6, lsl #2] @ identity mapping
  220. /*
  221. * Now setup the pagetables for our kernel direct
  222. * mapped region.
  223. */
  224. add r0, r4, #(KERNEL_START & 0xff000000) >> 18
  225. str r3, [r0, #(KERNEL_START & 0x00f00000) >> 18]!
  226. ldr r6, =(KERNEL_END - 1)
  227. add r0, r0, #4
  228. add r6, r4, r6, lsr #18
  229. 1: cmp r0, r6
  230. add r3, r3, #1 << 20
  231. strls r3, [r0], #4
  232. bls 1b
  233. #ifdef CONFIG_XIP_KERNEL
  234. /*
  235. * Map some ram to cover our .data and .bss areas.
  236. */
  237. orr r3, r7, #(KERNEL_RAM_PADDR & 0xff000000)
  238. .if (KERNEL_RAM_PADDR & 0x00f00000)
  239. orr r3, r3, #(KERNEL_RAM_PADDR & 0x00f00000)
  240. .endif
  241. add r0, r4, #(KERNEL_RAM_VADDR & 0xff000000) >> 18
  242. str r3, [r0, #(KERNEL_RAM_VADDR & 0x00f00000) >> 18]!
  243. ldr r6, =(_end - 1)
  244. add r0, r0, #4
  245. add r6, r4, r6, lsr #18
  246. 1: cmp r0, r6
  247. add r3, r3, #1 << 20
  248. strls r3, [r0], #4
  249. bls 1b
  250. #endif
  251. /*
  252. * Then map first 1MB of ram in case it contains our boot params.
  253. */
  254. add r0, r4, #PAGE_OFFSET >> 18
  255. orr r6, r7, #(PHYS_OFFSET & 0xff000000)
  256. .if (PHYS_OFFSET & 0x00f00000)
  257. orr r6, r6, #(PHYS_OFFSET & 0x00f00000)
  258. .endif
  259. str r6, [r0]
  260. #ifdef CONFIG_DEBUG_LL
  261. ldr r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
  262. /*
  263. * Map in IO space for serial debugging.
  264. * This allows debug messages to be output
  265. * via a serial console before paging_init.
  266. */
  267. ldr r3, [r8, #MACHINFO_PGOFFIO]
  268. add r0, r4, r3
  269. rsb r3, r3, #0x4000 @ PTRS_PER_PGD*sizeof(long)
  270. cmp r3, #0x0800 @ limit to 512MB
  271. movhi r3, #0x0800
  272. add r6, r0, r3
  273. ldr r3, [r8, #MACHINFO_PHYSIO]
  274. orr r3, r3, r7
  275. 1: str r3, [r0], #4
  276. add r3, r3, #1 << 20
  277. teq r0, r6
  278. bne 1b
  279. #if defined(CONFIG_ARCH_NETWINDER) || defined(CONFIG_ARCH_CATS)
  280. /*
  281. * If we're using the NetWinder or CATS, we also need to map
  282. * in the 16550-type serial port for the debug messages
  283. */
  284. add r0, r4, #0xff000000 >> 18
  285. orr r3, r7, #0x7c000000
  286. str r3, [r0]
  287. #endif
  288. #ifdef CONFIG_ARCH_RPC
  289. /*
  290. * Map in screen at 0x02000000 & SCREEN2_BASE
  291. * Similar reasons here - for debug. This is
  292. * only for Acorn RiscPC architectures.
  293. */
  294. add r0, r4, #0x02000000 >> 18
  295. orr r3, r7, #0x02000000
  296. str r3, [r0]
  297. add r0, r4, #0xd8000000 >> 18
  298. str r3, [r0]
  299. #endif
  300. #endif
  301. mov pc, lr
  302. .ltorg
  303. #include "head-common.S"