sky2.c 120 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/version.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/ip.h>
  34. #include <net/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/in.h>
  37. #include <linux/delay.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/if_vlan.h>
  40. #include <linux/prefetch.h>
  41. #include <linux/debugfs.h>
  42. #include <linux/mii.h>
  43. #include <asm/irq.h>
  44. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  45. #define SKY2_VLAN_TAG_USED 1
  46. #endif
  47. #include "sky2.h"
  48. #define DRV_NAME "sky2"
  49. #define DRV_VERSION "1.22"
  50. #define PFX DRV_NAME " "
  51. /*
  52. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  53. * that are organized into three (receive, transmit, status) different rings
  54. * similar to Tigon3.
  55. */
  56. #define RX_LE_SIZE 1024
  57. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  58. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  59. #define RX_DEF_PENDING RX_MAX_PENDING
  60. #define TX_RING_SIZE 512
  61. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  62. #define TX_MIN_PENDING 64
  63. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  64. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  65. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  66. #define TX_WATCHDOG (5 * HZ)
  67. #define NAPI_WEIGHT 64
  68. #define PHY_RETRIES 1000
  69. #define SKY2_EEPROM_MAGIC 0x9955aabb
  70. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  71. static const u32 default_msg =
  72. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  73. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  74. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  75. static int debug = -1; /* defaults above */
  76. module_param(debug, int, 0);
  77. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  78. static int copybreak __read_mostly = 128;
  79. module_param(copybreak, int, 0);
  80. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  81. static int disable_msi = 0;
  82. module_param(disable_msi, int, 0);
  83. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  84. static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
  85. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  86. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  87. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  88. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  90. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  91. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  120. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
  121. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
  122. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
  123. { 0 }
  124. };
  125. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  126. /* Avoid conditionals by using array */
  127. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  128. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  129. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  130. static void sky2_set_multicast(struct net_device *dev);
  131. /* Access to PHY via serial interconnect */
  132. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  133. {
  134. int i;
  135. gma_write16(hw, port, GM_SMI_DATA, val);
  136. gma_write16(hw, port, GM_SMI_CTRL,
  137. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  138. for (i = 0; i < PHY_RETRIES; i++) {
  139. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  140. if (ctrl == 0xffff)
  141. goto io_error;
  142. if (!(ctrl & GM_SMI_CT_BUSY))
  143. return 0;
  144. udelay(10);
  145. }
  146. dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
  147. return -ETIMEDOUT;
  148. io_error:
  149. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  150. return -EIO;
  151. }
  152. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  153. {
  154. int i;
  155. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  156. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  157. for (i = 0; i < PHY_RETRIES; i++) {
  158. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  159. if (ctrl == 0xffff)
  160. goto io_error;
  161. if (ctrl & GM_SMI_CT_RD_VAL) {
  162. *val = gma_read16(hw, port, GM_SMI_DATA);
  163. return 0;
  164. }
  165. udelay(10);
  166. }
  167. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  168. return -ETIMEDOUT;
  169. io_error:
  170. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  171. return -EIO;
  172. }
  173. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  174. {
  175. u16 v;
  176. __gm_phy_read(hw, port, reg, &v);
  177. return v;
  178. }
  179. static void sky2_power_on(struct sky2_hw *hw)
  180. {
  181. /* switch power to VCC (WA for VAUX problem) */
  182. sky2_write8(hw, B0_POWER_CTRL,
  183. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  184. /* disable Core Clock Division, */
  185. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  186. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  187. /* enable bits are inverted */
  188. sky2_write8(hw, B2_Y2_CLK_GATE,
  189. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  190. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  191. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  192. else
  193. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  194. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  195. u32 reg;
  196. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  197. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  198. /* set all bits to 0 except bits 15..12 and 8 */
  199. reg &= P_ASPM_CONTROL_MSK;
  200. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  201. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  202. /* set all bits to 0 except bits 28 & 27 */
  203. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  204. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  205. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  206. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  207. reg = sky2_read32(hw, B2_GP_IO);
  208. reg |= GLB_GPIO_STAT_RACE_DIS;
  209. sky2_write32(hw, B2_GP_IO, reg);
  210. sky2_read32(hw, B2_GP_IO);
  211. }
  212. }
  213. static void sky2_power_aux(struct sky2_hw *hw)
  214. {
  215. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  216. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  217. else
  218. /* enable bits are inverted */
  219. sky2_write8(hw, B2_Y2_CLK_GATE,
  220. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  221. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  222. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  223. /* switch power to VAUX */
  224. if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
  225. sky2_write8(hw, B0_POWER_CTRL,
  226. (PC_VAUX_ENA | PC_VCC_ENA |
  227. PC_VAUX_ON | PC_VCC_OFF));
  228. }
  229. static void sky2_power_state(struct sky2_hw *hw, pci_power_t state)
  230. {
  231. u16 power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_CTRL);
  232. int pex = pci_find_capability(hw->pdev, PCI_CAP_ID_EXP);
  233. u32 reg;
  234. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  235. switch (state) {
  236. case PCI_D0:
  237. break;
  238. case PCI_D1:
  239. power_control |= 1;
  240. break;
  241. case PCI_D2:
  242. power_control |= 2;
  243. break;
  244. case PCI_D3hot:
  245. case PCI_D3cold:
  246. power_control |= 3;
  247. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  248. /* additional power saving measurements */
  249. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  250. /* set gating core clock for LTSSM in L1 state */
  251. reg |= P_PEX_LTSSM_STAT(P_PEX_LTSSM_L1_STAT) |
  252. /* auto clock gated scheme controlled by CLKREQ */
  253. P_ASPM_A1_MODE_SELECT |
  254. /* enable Gate Root Core Clock */
  255. P_CLK_GATE_ROOT_COR_ENA;
  256. if (pex && (hw->flags & SKY2_HW_CLK_POWER)) {
  257. /* enable Clock Power Management (CLKREQ) */
  258. u16 ctrl = sky2_pci_read16(hw, pex + PCI_EXP_DEVCTL);
  259. ctrl |= PCI_EXP_DEVCTL_AUX_PME;
  260. sky2_pci_write16(hw, pex + PCI_EXP_DEVCTL, ctrl);
  261. } else
  262. /* force CLKREQ Enable in Our4 (A1b only) */
  263. reg |= P_ASPM_FORCE_CLKREQ_ENA;
  264. /* set Mask Register for Release/Gate Clock */
  265. sky2_pci_write32(hw, PCI_DEV_REG5,
  266. P_REL_PCIE_EXIT_L1_ST | P_GAT_PCIE_ENTER_L1_ST |
  267. P_REL_PCIE_RX_EX_IDLE | P_GAT_PCIE_RX_EL_IDLE |
  268. P_REL_GPHY_LINK_UP | P_GAT_GPHY_LINK_DOWN);
  269. } else
  270. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_CLK_HALT);
  271. /* put CPU into reset state */
  272. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, HCU_CCSR_ASF_RESET);
  273. if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev == CHIP_REV_YU_SU_A0)
  274. /* put CPU into halt state */
  275. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, HCU_CCSR_ASF_HALTED);
  276. if (pex && !(hw->flags & SKY2_HW_RAM_BUFFER)) {
  277. reg = sky2_pci_read32(hw, PCI_DEV_REG1);
  278. /* force to PCIe L1 */
  279. reg |= PCI_FORCE_PEX_L1;
  280. sky2_pci_write32(hw, PCI_DEV_REG1, reg);
  281. }
  282. break;
  283. default:
  284. dev_warn(&hw->pdev->dev, PFX "Invalid power state (%d) ",
  285. state);
  286. return;
  287. }
  288. power_control |= PCI_PM_CTRL_PME_ENABLE;
  289. /* Finally, set the new power state. */
  290. sky2_pci_write32(hw, hw->pm_cap + PCI_PM_CTRL, power_control);
  291. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  292. sky2_pci_read32(hw, B0_CTST);
  293. }
  294. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  295. {
  296. u16 reg;
  297. /* disable all GMAC IRQ's */
  298. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  299. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  300. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  301. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  302. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  303. reg = gma_read16(hw, port, GM_RX_CTRL);
  304. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  305. gma_write16(hw, port, GM_RX_CTRL, reg);
  306. }
  307. /* flow control to advertise bits */
  308. static const u16 copper_fc_adv[] = {
  309. [FC_NONE] = 0,
  310. [FC_TX] = PHY_M_AN_ASP,
  311. [FC_RX] = PHY_M_AN_PC,
  312. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  313. };
  314. /* flow control to advertise bits when using 1000BaseX */
  315. static const u16 fiber_fc_adv[] = {
  316. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  317. [FC_TX] = PHY_M_P_ASYM_MD_X,
  318. [FC_RX] = PHY_M_P_SYM_MD_X,
  319. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  320. };
  321. /* flow control to GMA disable bits */
  322. static const u16 gm_fc_disable[] = {
  323. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  324. [FC_TX] = GM_GPCR_FC_RX_DIS,
  325. [FC_RX] = GM_GPCR_FC_TX_DIS,
  326. [FC_BOTH] = 0,
  327. };
  328. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  329. {
  330. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  331. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  332. if (sky2->autoneg == AUTONEG_ENABLE &&
  333. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  334. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  335. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  336. PHY_M_EC_MAC_S_MSK);
  337. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  338. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  339. if (hw->chip_id == CHIP_ID_YUKON_EC)
  340. /* set downshift counter to 3x and enable downshift */
  341. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  342. else
  343. /* set master & slave downshift counter to 1x */
  344. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  345. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  346. }
  347. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  348. if (sky2_is_copper(hw)) {
  349. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  350. /* enable automatic crossover */
  351. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  352. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  353. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  354. u16 spec;
  355. /* Enable Class A driver for FE+ A0 */
  356. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  357. spec |= PHY_M_FESC_SEL_CL_A;
  358. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  359. }
  360. } else {
  361. /* disable energy detect */
  362. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  363. /* enable automatic crossover */
  364. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  365. /* downshift on PHY 88E1112 and 88E1149 is changed */
  366. if (sky2->autoneg == AUTONEG_ENABLE
  367. && (hw->flags & SKY2_HW_NEWER_PHY)) {
  368. /* set downshift counter to 3x and enable downshift */
  369. ctrl &= ~PHY_M_PC_DSC_MSK;
  370. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  371. }
  372. }
  373. } else {
  374. /* workaround for deviation #4.88 (CRC errors) */
  375. /* disable Automatic Crossover */
  376. ctrl &= ~PHY_M_PC_MDIX_MSK;
  377. }
  378. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  379. /* special setup for PHY 88E1112 Fiber */
  380. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  381. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  382. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  383. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  384. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  385. ctrl &= ~PHY_M_MAC_MD_MSK;
  386. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  387. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  388. if (hw->pmd_type == 'P') {
  389. /* select page 1 to access Fiber registers */
  390. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  391. /* for SFP-module set SIGDET polarity to low */
  392. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  393. ctrl |= PHY_M_FIB_SIGD_POL;
  394. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  395. }
  396. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  397. }
  398. ctrl = PHY_CT_RESET;
  399. ct1000 = 0;
  400. adv = PHY_AN_CSMA;
  401. reg = 0;
  402. if (sky2->autoneg == AUTONEG_ENABLE) {
  403. if (sky2_is_copper(hw)) {
  404. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  405. ct1000 |= PHY_M_1000C_AFD;
  406. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  407. ct1000 |= PHY_M_1000C_AHD;
  408. if (sky2->advertising & ADVERTISED_100baseT_Full)
  409. adv |= PHY_M_AN_100_FD;
  410. if (sky2->advertising & ADVERTISED_100baseT_Half)
  411. adv |= PHY_M_AN_100_HD;
  412. if (sky2->advertising & ADVERTISED_10baseT_Full)
  413. adv |= PHY_M_AN_10_FD;
  414. if (sky2->advertising & ADVERTISED_10baseT_Half)
  415. adv |= PHY_M_AN_10_HD;
  416. adv |= copper_fc_adv[sky2->flow_mode];
  417. } else { /* special defines for FIBER (88E1040S only) */
  418. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  419. adv |= PHY_M_AN_1000X_AFD;
  420. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  421. adv |= PHY_M_AN_1000X_AHD;
  422. adv |= fiber_fc_adv[sky2->flow_mode];
  423. }
  424. /* Restart Auto-negotiation */
  425. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  426. } else {
  427. /* forced speed/duplex settings */
  428. ct1000 = PHY_M_1000C_MSE;
  429. /* Disable auto update for duplex flow control and speed */
  430. reg |= GM_GPCR_AU_ALL_DIS;
  431. switch (sky2->speed) {
  432. case SPEED_1000:
  433. ctrl |= PHY_CT_SP1000;
  434. reg |= GM_GPCR_SPEED_1000;
  435. break;
  436. case SPEED_100:
  437. ctrl |= PHY_CT_SP100;
  438. reg |= GM_GPCR_SPEED_100;
  439. break;
  440. }
  441. if (sky2->duplex == DUPLEX_FULL) {
  442. reg |= GM_GPCR_DUP_FULL;
  443. ctrl |= PHY_CT_DUP_MD;
  444. } else if (sky2->speed < SPEED_1000)
  445. sky2->flow_mode = FC_NONE;
  446. reg |= gm_fc_disable[sky2->flow_mode];
  447. /* Forward pause packets to GMAC? */
  448. if (sky2->flow_mode & FC_RX)
  449. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  450. else
  451. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  452. }
  453. gma_write16(hw, port, GM_GP_CTRL, reg);
  454. if (hw->flags & SKY2_HW_GIGABIT)
  455. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  456. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  457. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  458. /* Setup Phy LED's */
  459. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  460. ledover = 0;
  461. switch (hw->chip_id) {
  462. case CHIP_ID_YUKON_FE:
  463. /* on 88E3082 these bits are at 11..9 (shifted left) */
  464. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  465. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  466. /* delete ACT LED control bits */
  467. ctrl &= ~PHY_M_FELP_LED1_MSK;
  468. /* change ACT LED control to blink mode */
  469. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  470. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  471. break;
  472. case CHIP_ID_YUKON_FE_P:
  473. /* Enable Link Partner Next Page */
  474. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  475. ctrl |= PHY_M_PC_ENA_LIP_NP;
  476. /* disable Energy Detect and enable scrambler */
  477. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  478. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  479. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  480. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  481. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  482. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  483. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  484. break;
  485. case CHIP_ID_YUKON_XL:
  486. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  487. /* select page 3 to access LED control register */
  488. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  489. /* set LED Function Control register */
  490. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  491. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  492. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  493. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  494. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  495. /* set Polarity Control register */
  496. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  497. (PHY_M_POLC_LS1_P_MIX(4) |
  498. PHY_M_POLC_IS0_P_MIX(4) |
  499. PHY_M_POLC_LOS_CTRL(2) |
  500. PHY_M_POLC_INIT_CTRL(2) |
  501. PHY_M_POLC_STA1_CTRL(2) |
  502. PHY_M_POLC_STA0_CTRL(2)));
  503. /* restore page register */
  504. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  505. break;
  506. case CHIP_ID_YUKON_EC_U:
  507. case CHIP_ID_YUKON_EX:
  508. case CHIP_ID_YUKON_SUPR:
  509. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  510. /* select page 3 to access LED control register */
  511. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  512. /* set LED Function Control register */
  513. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  514. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  515. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  516. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  517. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  518. /* set Blink Rate in LED Timer Control Register */
  519. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  520. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  521. /* restore page register */
  522. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  523. break;
  524. default:
  525. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  526. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  527. /* turn off the Rx LED (LED_RX) */
  528. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  529. }
  530. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
  531. /* apply fixes in PHY AFE */
  532. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  533. /* increase differential signal amplitude in 10BASE-T */
  534. gm_phy_write(hw, port, 0x18, 0xaa99);
  535. gm_phy_write(hw, port, 0x17, 0x2011);
  536. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  537. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  538. gm_phy_write(hw, port, 0x18, 0xa204);
  539. gm_phy_write(hw, port, 0x17, 0x2002);
  540. }
  541. /* set page register to 0 */
  542. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  543. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  544. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  545. /* apply workaround for integrated resistors calibration */
  546. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  547. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  548. } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
  549. hw->chip_id < CHIP_ID_YUKON_SUPR) {
  550. /* no effect on Yukon-XL */
  551. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  552. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  553. /* turn on 100 Mbps LED (LED_LINK100) */
  554. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  555. }
  556. if (ledover)
  557. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  558. }
  559. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  560. if (sky2->autoneg == AUTONEG_ENABLE)
  561. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  562. else
  563. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  564. }
  565. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  566. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  567. static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
  568. {
  569. u32 reg1;
  570. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  571. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  572. reg1 &= ~phy_power[port];
  573. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  574. reg1 |= coma_mode[port];
  575. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  576. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  577. sky2_pci_read32(hw, PCI_DEV_REG1);
  578. }
  579. static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
  580. {
  581. u32 reg1;
  582. u16 ctrl;
  583. /* release GPHY Control reset */
  584. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  585. /* release GMAC reset */
  586. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  587. if (hw->flags & SKY2_HW_NEWER_PHY) {
  588. /* select page 2 to access MAC control register */
  589. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  590. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  591. /* allow GMII Power Down */
  592. ctrl &= ~PHY_M_MAC_GMIF_PUP;
  593. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  594. /* set page register back to 0 */
  595. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  596. }
  597. /* setup General Purpose Control Register */
  598. gma_write16(hw, port, GM_GP_CTRL,
  599. GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 | GM_GPCR_AU_ALL_DIS);
  600. if (hw->chip_id != CHIP_ID_YUKON_EC) {
  601. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  602. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  603. /* enable Power Down */
  604. ctrl |= PHY_M_PC_POW_D_ENA;
  605. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  606. }
  607. /* set IEEE compatible Power Down Mode (dev. #4.99) */
  608. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
  609. }
  610. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  611. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  612. reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
  613. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  614. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  615. }
  616. /* Force a renegotiation */
  617. static void sky2_phy_reinit(struct sky2_port *sky2)
  618. {
  619. spin_lock_bh(&sky2->phy_lock);
  620. sky2_phy_init(sky2->hw, sky2->port);
  621. spin_unlock_bh(&sky2->phy_lock);
  622. }
  623. /* Put device in state to listen for Wake On Lan */
  624. static void sky2_wol_init(struct sky2_port *sky2)
  625. {
  626. struct sky2_hw *hw = sky2->hw;
  627. unsigned port = sky2->port;
  628. enum flow_control save_mode;
  629. u16 ctrl;
  630. u32 reg1;
  631. /* Bring hardware out of reset */
  632. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  633. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  634. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  635. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  636. /* Force to 10/100
  637. * sky2_reset will re-enable on resume
  638. */
  639. save_mode = sky2->flow_mode;
  640. ctrl = sky2->advertising;
  641. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  642. sky2->flow_mode = FC_NONE;
  643. spin_lock_bh(&sky2->phy_lock);
  644. sky2_phy_power_up(hw, port);
  645. sky2_phy_init(hw, port);
  646. spin_unlock_bh(&sky2->phy_lock);
  647. sky2->flow_mode = save_mode;
  648. sky2->advertising = ctrl;
  649. /* Set GMAC to no flow control and auto update for speed/duplex */
  650. gma_write16(hw, port, GM_GP_CTRL,
  651. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  652. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  653. /* Set WOL address */
  654. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  655. sky2->netdev->dev_addr, ETH_ALEN);
  656. /* Turn on appropriate WOL control bits */
  657. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  658. ctrl = 0;
  659. if (sky2->wol & WAKE_PHY)
  660. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  661. else
  662. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  663. if (sky2->wol & WAKE_MAGIC)
  664. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  665. else
  666. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  667. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  668. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  669. /* Turn on legacy PCI-Express PME mode */
  670. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  671. reg1 |= PCI_Y2_PME_LEGACY;
  672. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  673. /* block receiver */
  674. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  675. }
  676. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  677. {
  678. struct net_device *dev = hw->dev[port];
  679. if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
  680. hw->chip_rev != CHIP_REV_YU_EX_A0) ||
  681. hw->chip_id == CHIP_ID_YUKON_FE_P ||
  682. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  683. /* Yukon-Extreme B0 and further Extreme devices */
  684. /* enable Store & Forward mode for TX */
  685. if (dev->mtu <= ETH_DATA_LEN)
  686. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  687. TX_JUMBO_DIS | TX_STFW_ENA);
  688. else
  689. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  690. TX_JUMBO_ENA| TX_STFW_ENA);
  691. } else {
  692. if (dev->mtu <= ETH_DATA_LEN)
  693. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  694. else {
  695. /* set Tx GMAC FIFO Almost Empty Threshold */
  696. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  697. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  698. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  699. /* Can't do offload because of lack of store/forward */
  700. dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
  701. }
  702. }
  703. }
  704. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  705. {
  706. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  707. u16 reg;
  708. u32 rx_reg;
  709. int i;
  710. const u8 *addr = hw->dev[port]->dev_addr;
  711. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  712. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  713. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  714. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  715. /* WA DEV_472 -- looks like crossed wires on port 2 */
  716. /* clear GMAC 1 Control reset */
  717. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  718. do {
  719. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  720. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  721. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  722. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  723. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  724. }
  725. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  726. /* Enable Transmit FIFO Underrun */
  727. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  728. spin_lock_bh(&sky2->phy_lock);
  729. sky2_phy_power_up(hw, port);
  730. sky2_phy_init(hw, port);
  731. spin_unlock_bh(&sky2->phy_lock);
  732. /* MIB clear */
  733. reg = gma_read16(hw, port, GM_PHY_ADDR);
  734. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  735. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  736. gma_read16(hw, port, i);
  737. gma_write16(hw, port, GM_PHY_ADDR, reg);
  738. /* transmit control */
  739. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  740. /* receive control reg: unicast + multicast + no FCS */
  741. gma_write16(hw, port, GM_RX_CTRL,
  742. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  743. /* transmit flow control */
  744. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  745. /* transmit parameter */
  746. gma_write16(hw, port, GM_TX_PARAM,
  747. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  748. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  749. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  750. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  751. /* serial mode register */
  752. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  753. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  754. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  755. reg |= GM_SMOD_JUMBO_ENA;
  756. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  757. /* virtual address for data */
  758. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  759. /* physical address: used for pause frames */
  760. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  761. /* ignore counter overflows */
  762. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  763. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  764. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  765. /* Configure Rx MAC FIFO */
  766. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  767. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  768. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  769. hw->chip_id == CHIP_ID_YUKON_FE_P)
  770. rx_reg |= GMF_RX_OVER_ON;
  771. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  772. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  773. /* Hardware errata - clear flush mask */
  774. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  775. } else {
  776. /* Flush Rx MAC FIFO on any flow control or error */
  777. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  778. }
  779. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  780. reg = RX_GMF_FL_THR_DEF + 1;
  781. /* Another magic mystery workaround from sk98lin */
  782. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  783. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  784. reg = 0x178;
  785. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  786. /* Configure Tx MAC FIFO */
  787. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  788. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  789. /* On chips without ram buffer, pause is controled by MAC level */
  790. if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
  791. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  792. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  793. sky2_set_tx_stfwd(hw, port);
  794. }
  795. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  796. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  797. /* disable dynamic watermark */
  798. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  799. reg &= ~TX_DYN_WM_ENA;
  800. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  801. }
  802. }
  803. /* Assign Ram Buffer allocation to queue */
  804. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  805. {
  806. u32 end;
  807. /* convert from K bytes to qwords used for hw register */
  808. start *= 1024/8;
  809. space *= 1024/8;
  810. end = start + space - 1;
  811. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  812. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  813. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  814. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  815. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  816. if (q == Q_R1 || q == Q_R2) {
  817. u32 tp = space - space/4;
  818. /* On receive queue's set the thresholds
  819. * give receiver priority when > 3/4 full
  820. * send pause when down to 2K
  821. */
  822. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  823. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  824. tp = space - 2048/8;
  825. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  826. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  827. } else {
  828. /* Enable store & forward on Tx queue's because
  829. * Tx FIFO is only 1K on Yukon
  830. */
  831. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  832. }
  833. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  834. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  835. }
  836. /* Setup Bus Memory Interface */
  837. static void sky2_qset(struct sky2_hw *hw, u16 q)
  838. {
  839. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  840. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  841. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  842. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  843. }
  844. /* Setup prefetch unit registers. This is the interface between
  845. * hardware and driver list elements
  846. */
  847. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  848. u64 addr, u32 last)
  849. {
  850. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  851. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  852. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  853. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  854. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  855. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  856. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  857. }
  858. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  859. {
  860. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  861. sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
  862. le->ctrl = 0;
  863. return le;
  864. }
  865. static void tx_init(struct sky2_port *sky2)
  866. {
  867. struct sky2_tx_le *le;
  868. sky2->tx_prod = sky2->tx_cons = 0;
  869. sky2->tx_tcpsum = 0;
  870. sky2->tx_last_mss = 0;
  871. le = get_tx_le(sky2);
  872. le->addr = 0;
  873. le->opcode = OP_ADDR64 | HW_OWNER;
  874. }
  875. static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
  876. struct sky2_tx_le *le)
  877. {
  878. return sky2->tx_ring + (le - sky2->tx_le);
  879. }
  880. /* Update chip's next pointer */
  881. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  882. {
  883. /* Make sure write' to descriptors are complete before we tell hardware */
  884. wmb();
  885. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  886. /* Synchronize I/O on since next processor may write to tail */
  887. mmiowb();
  888. }
  889. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  890. {
  891. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  892. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  893. le->ctrl = 0;
  894. return le;
  895. }
  896. /* Build description to hardware for one receive segment */
  897. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  898. dma_addr_t map, unsigned len)
  899. {
  900. struct sky2_rx_le *le;
  901. if (sizeof(dma_addr_t) > sizeof(u32)) {
  902. le = sky2_next_rx(sky2);
  903. le->addr = cpu_to_le32(upper_32_bits(map));
  904. le->opcode = OP_ADDR64 | HW_OWNER;
  905. }
  906. le = sky2_next_rx(sky2);
  907. le->addr = cpu_to_le32((u32) map);
  908. le->length = cpu_to_le16(len);
  909. le->opcode = op | HW_OWNER;
  910. }
  911. /* Build description to hardware for one possibly fragmented skb */
  912. static void sky2_rx_submit(struct sky2_port *sky2,
  913. const struct rx_ring_info *re)
  914. {
  915. int i;
  916. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  917. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  918. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  919. }
  920. static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  921. unsigned size)
  922. {
  923. struct sk_buff *skb = re->skb;
  924. int i;
  925. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  926. pci_unmap_len_set(re, data_size, size);
  927. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  928. re->frag_addr[i] = pci_map_page(pdev,
  929. skb_shinfo(skb)->frags[i].page,
  930. skb_shinfo(skb)->frags[i].page_offset,
  931. skb_shinfo(skb)->frags[i].size,
  932. PCI_DMA_FROMDEVICE);
  933. }
  934. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  935. {
  936. struct sk_buff *skb = re->skb;
  937. int i;
  938. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  939. PCI_DMA_FROMDEVICE);
  940. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  941. pci_unmap_page(pdev, re->frag_addr[i],
  942. skb_shinfo(skb)->frags[i].size,
  943. PCI_DMA_FROMDEVICE);
  944. }
  945. /* Tell chip where to start receive checksum.
  946. * Actually has two checksums, but set both same to avoid possible byte
  947. * order problems.
  948. */
  949. static void rx_set_checksum(struct sky2_port *sky2)
  950. {
  951. struct sky2_rx_le *le = sky2_next_rx(sky2);
  952. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  953. le->ctrl = 0;
  954. le->opcode = OP_TCPSTART | HW_OWNER;
  955. sky2_write32(sky2->hw,
  956. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  957. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  958. }
  959. /*
  960. * The RX Stop command will not work for Yukon-2 if the BMU does not
  961. * reach the end of packet and since we can't make sure that we have
  962. * incoming data, we must reset the BMU while it is not doing a DMA
  963. * transfer. Since it is possible that the RX path is still active,
  964. * the RX RAM buffer will be stopped first, so any possible incoming
  965. * data will not trigger a DMA. After the RAM buffer is stopped, the
  966. * BMU is polled until any DMA in progress is ended and only then it
  967. * will be reset.
  968. */
  969. static void sky2_rx_stop(struct sky2_port *sky2)
  970. {
  971. struct sky2_hw *hw = sky2->hw;
  972. unsigned rxq = rxqaddr[sky2->port];
  973. int i;
  974. /* disable the RAM Buffer receive queue */
  975. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  976. for (i = 0; i < 0xffff; i++)
  977. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  978. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  979. goto stopped;
  980. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  981. sky2->netdev->name);
  982. stopped:
  983. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  984. /* reset the Rx prefetch unit */
  985. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  986. mmiowb();
  987. }
  988. /* Clean out receive buffer area, assumes receiver hardware stopped */
  989. static void sky2_rx_clean(struct sky2_port *sky2)
  990. {
  991. unsigned i;
  992. memset(sky2->rx_le, 0, RX_LE_BYTES);
  993. for (i = 0; i < sky2->rx_pending; i++) {
  994. struct rx_ring_info *re = sky2->rx_ring + i;
  995. if (re->skb) {
  996. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  997. kfree_skb(re->skb);
  998. re->skb = NULL;
  999. }
  1000. }
  1001. }
  1002. /* Basic MII support */
  1003. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1004. {
  1005. struct mii_ioctl_data *data = if_mii(ifr);
  1006. struct sky2_port *sky2 = netdev_priv(dev);
  1007. struct sky2_hw *hw = sky2->hw;
  1008. int err = -EOPNOTSUPP;
  1009. if (!netif_running(dev))
  1010. return -ENODEV; /* Phy still in reset */
  1011. switch (cmd) {
  1012. case SIOCGMIIPHY:
  1013. data->phy_id = PHY_ADDR_MARV;
  1014. /* fallthru */
  1015. case SIOCGMIIREG: {
  1016. u16 val = 0;
  1017. spin_lock_bh(&sky2->phy_lock);
  1018. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  1019. spin_unlock_bh(&sky2->phy_lock);
  1020. data->val_out = val;
  1021. break;
  1022. }
  1023. case SIOCSMIIREG:
  1024. if (!capable(CAP_NET_ADMIN))
  1025. return -EPERM;
  1026. spin_lock_bh(&sky2->phy_lock);
  1027. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  1028. data->val_in);
  1029. spin_unlock_bh(&sky2->phy_lock);
  1030. break;
  1031. }
  1032. return err;
  1033. }
  1034. #ifdef SKY2_VLAN_TAG_USED
  1035. static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
  1036. {
  1037. if (onoff) {
  1038. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1039. RX_VLAN_STRIP_ON);
  1040. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1041. TX_VLAN_TAG_ON);
  1042. } else {
  1043. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1044. RX_VLAN_STRIP_OFF);
  1045. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1046. TX_VLAN_TAG_OFF);
  1047. }
  1048. }
  1049. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  1050. {
  1051. struct sky2_port *sky2 = netdev_priv(dev);
  1052. struct sky2_hw *hw = sky2->hw;
  1053. u16 port = sky2->port;
  1054. netif_tx_lock_bh(dev);
  1055. napi_disable(&hw->napi);
  1056. sky2->vlgrp = grp;
  1057. sky2_set_vlan_mode(hw, port, grp != NULL);
  1058. sky2_read32(hw, B0_Y2_SP_LISR);
  1059. napi_enable(&hw->napi);
  1060. netif_tx_unlock_bh(dev);
  1061. }
  1062. #endif
  1063. /*
  1064. * Allocate an skb for receiving. If the MTU is large enough
  1065. * make the skb non-linear with a fragment list of pages.
  1066. */
  1067. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  1068. {
  1069. struct sk_buff *skb;
  1070. int i;
  1071. if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
  1072. unsigned char *start;
  1073. /*
  1074. * Workaround for a bug in FIFO that cause hang
  1075. * if the FIFO if the receive buffer is not 64 byte aligned.
  1076. * The buffer returned from netdev_alloc_skb is
  1077. * aligned except if slab debugging is enabled.
  1078. */
  1079. skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + 8);
  1080. if (!skb)
  1081. goto nomem;
  1082. start = PTR_ALIGN(skb->data, 8);
  1083. skb_reserve(skb, start - skb->data);
  1084. } else {
  1085. skb = netdev_alloc_skb(sky2->netdev,
  1086. sky2->rx_data_size + NET_IP_ALIGN);
  1087. if (!skb)
  1088. goto nomem;
  1089. skb_reserve(skb, NET_IP_ALIGN);
  1090. }
  1091. for (i = 0; i < sky2->rx_nfrags; i++) {
  1092. struct page *page = alloc_page(GFP_ATOMIC);
  1093. if (!page)
  1094. goto free_partial;
  1095. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  1096. }
  1097. return skb;
  1098. free_partial:
  1099. kfree_skb(skb);
  1100. nomem:
  1101. return NULL;
  1102. }
  1103. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  1104. {
  1105. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  1106. }
  1107. /*
  1108. * Allocate and setup receiver buffer pool.
  1109. * Normal case this ends up creating one list element for skb
  1110. * in the receive ring. Worst case if using large MTU and each
  1111. * allocation falls on a different 64 bit region, that results
  1112. * in 6 list elements per ring entry.
  1113. * One element is used for checksum enable/disable, and one
  1114. * extra to avoid wrap.
  1115. */
  1116. static int sky2_rx_start(struct sky2_port *sky2)
  1117. {
  1118. struct sky2_hw *hw = sky2->hw;
  1119. struct rx_ring_info *re;
  1120. unsigned rxq = rxqaddr[sky2->port];
  1121. unsigned i, size, thresh;
  1122. sky2->rx_put = sky2->rx_next = 0;
  1123. sky2_qset(hw, rxq);
  1124. /* On PCI express lowering the watermark gives better performance */
  1125. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1126. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1127. /* These chips have no ram buffer?
  1128. * MAC Rx RAM Read is controlled by hardware */
  1129. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1130. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  1131. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  1132. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1133. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1134. if (!(hw->flags & SKY2_HW_NEW_LE))
  1135. rx_set_checksum(sky2);
  1136. /* Space needed for frame data + headers rounded up */
  1137. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  1138. /* Stopping point for hardware truncation */
  1139. thresh = (size - 8) / sizeof(u32);
  1140. sky2->rx_nfrags = size >> PAGE_SHIFT;
  1141. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  1142. /* Compute residue after pages */
  1143. size -= sky2->rx_nfrags << PAGE_SHIFT;
  1144. /* Optimize to handle small packets and headers */
  1145. if (size < copybreak)
  1146. size = copybreak;
  1147. if (size < ETH_HLEN)
  1148. size = ETH_HLEN;
  1149. sky2->rx_data_size = size;
  1150. /* Fill Rx ring */
  1151. for (i = 0; i < sky2->rx_pending; i++) {
  1152. re = sky2->rx_ring + i;
  1153. re->skb = sky2_rx_alloc(sky2);
  1154. if (!re->skb)
  1155. goto nomem;
  1156. sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
  1157. sky2_rx_submit(sky2, re);
  1158. }
  1159. /*
  1160. * The receiver hangs if it receives frames larger than the
  1161. * packet buffer. As a workaround, truncate oversize frames, but
  1162. * the register is limited to 9 bits, so if you do frames > 2052
  1163. * you better get the MTU right!
  1164. */
  1165. if (thresh > 0x1ff)
  1166. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1167. else {
  1168. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1169. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1170. }
  1171. /* Tell chip about available buffers */
  1172. sky2_rx_update(sky2, rxq);
  1173. return 0;
  1174. nomem:
  1175. sky2_rx_clean(sky2);
  1176. return -ENOMEM;
  1177. }
  1178. /* Bring up network interface. */
  1179. static int sky2_up(struct net_device *dev)
  1180. {
  1181. struct sky2_port *sky2 = netdev_priv(dev);
  1182. struct sky2_hw *hw = sky2->hw;
  1183. unsigned port = sky2->port;
  1184. u32 imask, ramsize;
  1185. int cap, err = -ENOMEM;
  1186. struct net_device *otherdev = hw->dev[sky2->port^1];
  1187. /*
  1188. * On dual port PCI-X card, there is an problem where status
  1189. * can be received out of order due to split transactions
  1190. */
  1191. if (otherdev && netif_running(otherdev) &&
  1192. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1193. u16 cmd;
  1194. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1195. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1196. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1197. }
  1198. if (netif_msg_ifup(sky2))
  1199. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1200. netif_carrier_off(dev);
  1201. /* must be power of 2 */
  1202. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1203. TX_RING_SIZE *
  1204. sizeof(struct sky2_tx_le),
  1205. &sky2->tx_le_map);
  1206. if (!sky2->tx_le)
  1207. goto err_out;
  1208. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  1209. GFP_KERNEL);
  1210. if (!sky2->tx_ring)
  1211. goto err_out;
  1212. tx_init(sky2);
  1213. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1214. &sky2->rx_le_map);
  1215. if (!sky2->rx_le)
  1216. goto err_out;
  1217. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1218. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1219. GFP_KERNEL);
  1220. if (!sky2->rx_ring)
  1221. goto err_out;
  1222. sky2_mac_init(hw, port);
  1223. /* Register is number of 4K blocks on internal RAM buffer. */
  1224. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1225. if (ramsize > 0) {
  1226. u32 rxspace;
  1227. hw->flags |= SKY2_HW_RAM_BUFFER;
  1228. pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1229. if (ramsize < 16)
  1230. rxspace = ramsize / 2;
  1231. else
  1232. rxspace = 8 + (2*(ramsize - 16))/3;
  1233. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1234. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1235. /* Make sure SyncQ is disabled */
  1236. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1237. RB_RST_SET);
  1238. }
  1239. sky2_qset(hw, txqaddr[port]);
  1240. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1241. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1242. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1243. /* Set almost empty threshold */
  1244. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1245. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1246. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1247. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1248. TX_RING_SIZE - 1);
  1249. #ifdef SKY2_VLAN_TAG_USED
  1250. sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
  1251. #endif
  1252. err = sky2_rx_start(sky2);
  1253. if (err)
  1254. goto err_out;
  1255. /* Enable interrupts from phy/mac for port */
  1256. imask = sky2_read32(hw, B0_IMSK);
  1257. imask |= portirq_msk[port];
  1258. sky2_write32(hw, B0_IMSK, imask);
  1259. sky2_set_multicast(dev);
  1260. return 0;
  1261. err_out:
  1262. if (sky2->rx_le) {
  1263. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1264. sky2->rx_le, sky2->rx_le_map);
  1265. sky2->rx_le = NULL;
  1266. }
  1267. if (sky2->tx_le) {
  1268. pci_free_consistent(hw->pdev,
  1269. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1270. sky2->tx_le, sky2->tx_le_map);
  1271. sky2->tx_le = NULL;
  1272. }
  1273. kfree(sky2->tx_ring);
  1274. kfree(sky2->rx_ring);
  1275. sky2->tx_ring = NULL;
  1276. sky2->rx_ring = NULL;
  1277. return err;
  1278. }
  1279. /* Modular subtraction in ring */
  1280. static inline int tx_dist(unsigned tail, unsigned head)
  1281. {
  1282. return (head - tail) & (TX_RING_SIZE - 1);
  1283. }
  1284. /* Number of list elements available for next tx */
  1285. static inline int tx_avail(const struct sky2_port *sky2)
  1286. {
  1287. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  1288. }
  1289. /* Estimate of number of transmit list elements required */
  1290. static unsigned tx_le_req(const struct sk_buff *skb)
  1291. {
  1292. unsigned count;
  1293. count = sizeof(dma_addr_t) / sizeof(u32);
  1294. count += skb_shinfo(skb)->nr_frags * count;
  1295. if (skb_is_gso(skb))
  1296. ++count;
  1297. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1298. ++count;
  1299. return count;
  1300. }
  1301. /*
  1302. * Put one packet in ring for transmit.
  1303. * A single packet can generate multiple list elements, and
  1304. * the number of ring elements will probably be less than the number
  1305. * of list elements used.
  1306. */
  1307. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1308. {
  1309. struct sky2_port *sky2 = netdev_priv(dev);
  1310. struct sky2_hw *hw = sky2->hw;
  1311. struct sky2_tx_le *le = NULL;
  1312. struct tx_ring_info *re;
  1313. unsigned i, len;
  1314. dma_addr_t mapping;
  1315. u16 mss;
  1316. u8 ctrl;
  1317. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1318. return NETDEV_TX_BUSY;
  1319. if (unlikely(netif_msg_tx_queued(sky2)))
  1320. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1321. dev->name, sky2->tx_prod, skb->len);
  1322. len = skb_headlen(skb);
  1323. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1324. /* Send high bits if needed */
  1325. if (sizeof(dma_addr_t) > sizeof(u32)) {
  1326. le = get_tx_le(sky2);
  1327. le->addr = cpu_to_le32(upper_32_bits(mapping));
  1328. le->opcode = OP_ADDR64 | HW_OWNER;
  1329. }
  1330. /* Check for TCP Segmentation Offload */
  1331. mss = skb_shinfo(skb)->gso_size;
  1332. if (mss != 0) {
  1333. if (!(hw->flags & SKY2_HW_NEW_LE))
  1334. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1335. if (mss != sky2->tx_last_mss) {
  1336. le = get_tx_le(sky2);
  1337. le->addr = cpu_to_le32(mss);
  1338. if (hw->flags & SKY2_HW_NEW_LE)
  1339. le->opcode = OP_MSS | HW_OWNER;
  1340. else
  1341. le->opcode = OP_LRGLEN | HW_OWNER;
  1342. sky2->tx_last_mss = mss;
  1343. }
  1344. }
  1345. ctrl = 0;
  1346. #ifdef SKY2_VLAN_TAG_USED
  1347. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1348. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1349. if (!le) {
  1350. le = get_tx_le(sky2);
  1351. le->addr = 0;
  1352. le->opcode = OP_VLAN|HW_OWNER;
  1353. } else
  1354. le->opcode |= OP_VLAN;
  1355. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1356. ctrl |= INS_VLAN;
  1357. }
  1358. #endif
  1359. /* Handle TCP checksum offload */
  1360. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1361. /* On Yukon EX (some versions) encoding change. */
  1362. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1363. ctrl |= CALSUM; /* auto checksum */
  1364. else {
  1365. const unsigned offset = skb_transport_offset(skb);
  1366. u32 tcpsum;
  1367. tcpsum = offset << 16; /* sum start */
  1368. tcpsum |= offset + skb->csum_offset; /* sum write */
  1369. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1370. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1371. ctrl |= UDPTCP;
  1372. if (tcpsum != sky2->tx_tcpsum) {
  1373. sky2->tx_tcpsum = tcpsum;
  1374. le = get_tx_le(sky2);
  1375. le->addr = cpu_to_le32(tcpsum);
  1376. le->length = 0; /* initial checksum value */
  1377. le->ctrl = 1; /* one packet */
  1378. le->opcode = OP_TCPLISW | HW_OWNER;
  1379. }
  1380. }
  1381. }
  1382. le = get_tx_le(sky2);
  1383. le->addr = cpu_to_le32((u32) mapping);
  1384. le->length = cpu_to_le16(len);
  1385. le->ctrl = ctrl;
  1386. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1387. re = tx_le_re(sky2, le);
  1388. re->skb = skb;
  1389. pci_unmap_addr_set(re, mapaddr, mapping);
  1390. pci_unmap_len_set(re, maplen, len);
  1391. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1392. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1393. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1394. frag->size, PCI_DMA_TODEVICE);
  1395. if (sizeof(dma_addr_t) > sizeof(u32)) {
  1396. le = get_tx_le(sky2);
  1397. le->addr = cpu_to_le32(upper_32_bits(mapping));
  1398. le->ctrl = 0;
  1399. le->opcode = OP_ADDR64 | HW_OWNER;
  1400. }
  1401. le = get_tx_le(sky2);
  1402. le->addr = cpu_to_le32((u32) mapping);
  1403. le->length = cpu_to_le16(frag->size);
  1404. le->ctrl = ctrl;
  1405. le->opcode = OP_BUFFER | HW_OWNER;
  1406. re = tx_le_re(sky2, le);
  1407. re->skb = skb;
  1408. pci_unmap_addr_set(re, mapaddr, mapping);
  1409. pci_unmap_len_set(re, maplen, frag->size);
  1410. }
  1411. le->ctrl |= EOP;
  1412. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1413. netif_stop_queue(dev);
  1414. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1415. dev->trans_start = jiffies;
  1416. return NETDEV_TX_OK;
  1417. }
  1418. /*
  1419. * Free ring elements from starting at tx_cons until "done"
  1420. *
  1421. * NB: the hardware will tell us about partial completion of multi-part
  1422. * buffers so make sure not to free skb to early.
  1423. */
  1424. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1425. {
  1426. struct net_device *dev = sky2->netdev;
  1427. struct pci_dev *pdev = sky2->hw->pdev;
  1428. unsigned idx;
  1429. BUG_ON(done >= TX_RING_SIZE);
  1430. for (idx = sky2->tx_cons; idx != done;
  1431. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  1432. struct sky2_tx_le *le = sky2->tx_le + idx;
  1433. struct tx_ring_info *re = sky2->tx_ring + idx;
  1434. switch(le->opcode & ~HW_OWNER) {
  1435. case OP_LARGESEND:
  1436. case OP_PACKET:
  1437. pci_unmap_single(pdev,
  1438. pci_unmap_addr(re, mapaddr),
  1439. pci_unmap_len(re, maplen),
  1440. PCI_DMA_TODEVICE);
  1441. break;
  1442. case OP_BUFFER:
  1443. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1444. pci_unmap_len(re, maplen),
  1445. PCI_DMA_TODEVICE);
  1446. break;
  1447. }
  1448. if (le->ctrl & EOP) {
  1449. if (unlikely(netif_msg_tx_done(sky2)))
  1450. printk(KERN_DEBUG "%s: tx done %u\n",
  1451. dev->name, idx);
  1452. dev->stats.tx_packets++;
  1453. dev->stats.tx_bytes += re->skb->len;
  1454. dev_kfree_skb_any(re->skb);
  1455. sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
  1456. }
  1457. }
  1458. sky2->tx_cons = idx;
  1459. smp_mb();
  1460. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1461. netif_wake_queue(dev);
  1462. }
  1463. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1464. static void sky2_tx_clean(struct net_device *dev)
  1465. {
  1466. struct sky2_port *sky2 = netdev_priv(dev);
  1467. netif_tx_lock_bh(dev);
  1468. sky2_tx_complete(sky2, sky2->tx_prod);
  1469. netif_tx_unlock_bh(dev);
  1470. }
  1471. /* Network shutdown */
  1472. static int sky2_down(struct net_device *dev)
  1473. {
  1474. struct sky2_port *sky2 = netdev_priv(dev);
  1475. struct sky2_hw *hw = sky2->hw;
  1476. unsigned port = sky2->port;
  1477. u16 ctrl;
  1478. u32 imask;
  1479. /* Never really got started! */
  1480. if (!sky2->tx_le)
  1481. return 0;
  1482. if (netif_msg_ifdown(sky2))
  1483. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1484. /* Stop more packets from being queued */
  1485. netif_stop_queue(dev);
  1486. /* Disable port IRQ */
  1487. imask = sky2_read32(hw, B0_IMSK);
  1488. imask &= ~portirq_msk[port];
  1489. sky2_write32(hw, B0_IMSK, imask);
  1490. synchronize_irq(hw->pdev->irq);
  1491. sky2_gmac_reset(hw, port);
  1492. /* Stop transmitter */
  1493. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1494. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1495. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1496. RB_RST_SET | RB_DIS_OP_MD);
  1497. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1498. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1499. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1500. /* Make sure no packets are pending */
  1501. napi_synchronize(&hw->napi);
  1502. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1503. /* Workaround shared GMAC reset */
  1504. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1505. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1506. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1507. /* Disable Force Sync bit and Enable Alloc bit */
  1508. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1509. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1510. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1511. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1512. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1513. /* Reset the PCI FIFO of the async Tx queue */
  1514. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1515. BMU_RST_SET | BMU_FIFO_RST);
  1516. /* Reset the Tx prefetch units */
  1517. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1518. PREF_UNIT_RST_SET);
  1519. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1520. sky2_rx_stop(sky2);
  1521. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1522. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1523. sky2_phy_power_down(hw, port);
  1524. netif_carrier_off(dev);
  1525. /* turn off LED's */
  1526. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1527. sky2_tx_clean(dev);
  1528. sky2_rx_clean(sky2);
  1529. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1530. sky2->rx_le, sky2->rx_le_map);
  1531. kfree(sky2->rx_ring);
  1532. pci_free_consistent(hw->pdev,
  1533. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1534. sky2->tx_le, sky2->tx_le_map);
  1535. kfree(sky2->tx_ring);
  1536. sky2->tx_le = NULL;
  1537. sky2->rx_le = NULL;
  1538. sky2->rx_ring = NULL;
  1539. sky2->tx_ring = NULL;
  1540. return 0;
  1541. }
  1542. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1543. {
  1544. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1545. return SPEED_1000;
  1546. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1547. if (aux & PHY_M_PS_SPEED_100)
  1548. return SPEED_100;
  1549. else
  1550. return SPEED_10;
  1551. }
  1552. switch (aux & PHY_M_PS_SPEED_MSK) {
  1553. case PHY_M_PS_SPEED_1000:
  1554. return SPEED_1000;
  1555. case PHY_M_PS_SPEED_100:
  1556. return SPEED_100;
  1557. default:
  1558. return SPEED_10;
  1559. }
  1560. }
  1561. static void sky2_link_up(struct sky2_port *sky2)
  1562. {
  1563. struct sky2_hw *hw = sky2->hw;
  1564. unsigned port = sky2->port;
  1565. u16 reg;
  1566. static const char *fc_name[] = {
  1567. [FC_NONE] = "none",
  1568. [FC_TX] = "tx",
  1569. [FC_RX] = "rx",
  1570. [FC_BOTH] = "both",
  1571. };
  1572. /* enable Rx/Tx */
  1573. reg = gma_read16(hw, port, GM_GP_CTRL);
  1574. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1575. gma_write16(hw, port, GM_GP_CTRL, reg);
  1576. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1577. netif_carrier_on(sky2->netdev);
  1578. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1579. /* Turn on link LED */
  1580. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1581. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1582. if (netif_msg_link(sky2))
  1583. printk(KERN_INFO PFX
  1584. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1585. sky2->netdev->name, sky2->speed,
  1586. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1587. fc_name[sky2->flow_status]);
  1588. }
  1589. static void sky2_link_down(struct sky2_port *sky2)
  1590. {
  1591. struct sky2_hw *hw = sky2->hw;
  1592. unsigned port = sky2->port;
  1593. u16 reg;
  1594. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1595. reg = gma_read16(hw, port, GM_GP_CTRL);
  1596. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1597. gma_write16(hw, port, GM_GP_CTRL, reg);
  1598. netif_carrier_off(sky2->netdev);
  1599. /* Turn on link LED */
  1600. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1601. if (netif_msg_link(sky2))
  1602. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1603. sky2_phy_init(hw, port);
  1604. }
  1605. static enum flow_control sky2_flow(int rx, int tx)
  1606. {
  1607. if (rx)
  1608. return tx ? FC_BOTH : FC_RX;
  1609. else
  1610. return tx ? FC_TX : FC_NONE;
  1611. }
  1612. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1613. {
  1614. struct sky2_hw *hw = sky2->hw;
  1615. unsigned port = sky2->port;
  1616. u16 advert, lpa;
  1617. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1618. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1619. if (lpa & PHY_M_AN_RF) {
  1620. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1621. return -1;
  1622. }
  1623. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1624. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1625. sky2->netdev->name);
  1626. return -1;
  1627. }
  1628. sky2->speed = sky2_phy_speed(hw, aux);
  1629. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1630. /* Since the pause result bits seem to in different positions on
  1631. * different chips. look at registers.
  1632. */
  1633. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1634. /* Shift for bits in fiber PHY */
  1635. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1636. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1637. if (advert & ADVERTISE_1000XPAUSE)
  1638. advert |= ADVERTISE_PAUSE_CAP;
  1639. if (advert & ADVERTISE_1000XPSE_ASYM)
  1640. advert |= ADVERTISE_PAUSE_ASYM;
  1641. if (lpa & LPA_1000XPAUSE)
  1642. lpa |= LPA_PAUSE_CAP;
  1643. if (lpa & LPA_1000XPAUSE_ASYM)
  1644. lpa |= LPA_PAUSE_ASYM;
  1645. }
  1646. sky2->flow_status = FC_NONE;
  1647. if (advert & ADVERTISE_PAUSE_CAP) {
  1648. if (lpa & LPA_PAUSE_CAP)
  1649. sky2->flow_status = FC_BOTH;
  1650. else if (advert & ADVERTISE_PAUSE_ASYM)
  1651. sky2->flow_status = FC_RX;
  1652. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1653. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1654. sky2->flow_status = FC_TX;
  1655. }
  1656. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1657. && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1658. sky2->flow_status = FC_NONE;
  1659. if (sky2->flow_status & FC_TX)
  1660. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1661. else
  1662. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1663. return 0;
  1664. }
  1665. /* Interrupt from PHY */
  1666. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1667. {
  1668. struct net_device *dev = hw->dev[port];
  1669. struct sky2_port *sky2 = netdev_priv(dev);
  1670. u16 istatus, phystat;
  1671. if (!netif_running(dev))
  1672. return;
  1673. spin_lock(&sky2->phy_lock);
  1674. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1675. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1676. if (netif_msg_intr(sky2))
  1677. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1678. sky2->netdev->name, istatus, phystat);
  1679. if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
  1680. if (sky2_autoneg_done(sky2, phystat) == 0)
  1681. sky2_link_up(sky2);
  1682. goto out;
  1683. }
  1684. if (istatus & PHY_M_IS_LSP_CHANGE)
  1685. sky2->speed = sky2_phy_speed(hw, phystat);
  1686. if (istatus & PHY_M_IS_DUP_CHANGE)
  1687. sky2->duplex =
  1688. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1689. if (istatus & PHY_M_IS_LST_CHANGE) {
  1690. if (phystat & PHY_M_PS_LINK_UP)
  1691. sky2_link_up(sky2);
  1692. else
  1693. sky2_link_down(sky2);
  1694. }
  1695. out:
  1696. spin_unlock(&sky2->phy_lock);
  1697. }
  1698. /* Transmit timeout is only called if we are running, carrier is up
  1699. * and tx queue is full (stopped).
  1700. */
  1701. static void sky2_tx_timeout(struct net_device *dev)
  1702. {
  1703. struct sky2_port *sky2 = netdev_priv(dev);
  1704. struct sky2_hw *hw = sky2->hw;
  1705. if (netif_msg_timer(sky2))
  1706. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1707. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1708. dev->name, sky2->tx_cons, sky2->tx_prod,
  1709. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1710. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1711. /* can't restart safely under softirq */
  1712. schedule_work(&hw->restart_work);
  1713. }
  1714. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1715. {
  1716. struct sky2_port *sky2 = netdev_priv(dev);
  1717. struct sky2_hw *hw = sky2->hw;
  1718. unsigned port = sky2->port;
  1719. int err;
  1720. u16 ctl, mode;
  1721. u32 imask;
  1722. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1723. return -EINVAL;
  1724. if (new_mtu > ETH_DATA_LEN &&
  1725. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1726. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1727. return -EINVAL;
  1728. if (!netif_running(dev)) {
  1729. dev->mtu = new_mtu;
  1730. return 0;
  1731. }
  1732. imask = sky2_read32(hw, B0_IMSK);
  1733. sky2_write32(hw, B0_IMSK, 0);
  1734. dev->trans_start = jiffies; /* prevent tx timeout */
  1735. netif_stop_queue(dev);
  1736. napi_disable(&hw->napi);
  1737. synchronize_irq(hw->pdev->irq);
  1738. if (!(hw->flags & SKY2_HW_RAM_BUFFER))
  1739. sky2_set_tx_stfwd(hw, port);
  1740. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1741. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1742. sky2_rx_stop(sky2);
  1743. sky2_rx_clean(sky2);
  1744. dev->mtu = new_mtu;
  1745. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1746. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1747. if (dev->mtu > ETH_DATA_LEN)
  1748. mode |= GM_SMOD_JUMBO_ENA;
  1749. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1750. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1751. err = sky2_rx_start(sky2);
  1752. sky2_write32(hw, B0_IMSK, imask);
  1753. sky2_read32(hw, B0_Y2_SP_LISR);
  1754. napi_enable(&hw->napi);
  1755. if (err)
  1756. dev_close(dev);
  1757. else {
  1758. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1759. netif_wake_queue(dev);
  1760. }
  1761. return err;
  1762. }
  1763. /* For small just reuse existing skb for next receive */
  1764. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1765. const struct rx_ring_info *re,
  1766. unsigned length)
  1767. {
  1768. struct sk_buff *skb;
  1769. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1770. if (likely(skb)) {
  1771. skb_reserve(skb, 2);
  1772. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1773. length, PCI_DMA_FROMDEVICE);
  1774. skb_copy_from_linear_data(re->skb, skb->data, length);
  1775. skb->ip_summed = re->skb->ip_summed;
  1776. skb->csum = re->skb->csum;
  1777. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1778. length, PCI_DMA_FROMDEVICE);
  1779. re->skb->ip_summed = CHECKSUM_NONE;
  1780. skb_put(skb, length);
  1781. }
  1782. return skb;
  1783. }
  1784. /* Adjust length of skb with fragments to match received data */
  1785. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1786. unsigned int length)
  1787. {
  1788. int i, num_frags;
  1789. unsigned int size;
  1790. /* put header into skb */
  1791. size = min(length, hdr_space);
  1792. skb->tail += size;
  1793. skb->len += size;
  1794. length -= size;
  1795. num_frags = skb_shinfo(skb)->nr_frags;
  1796. for (i = 0; i < num_frags; i++) {
  1797. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1798. if (length == 0) {
  1799. /* don't need this page */
  1800. __free_page(frag->page);
  1801. --skb_shinfo(skb)->nr_frags;
  1802. } else {
  1803. size = min(length, (unsigned) PAGE_SIZE);
  1804. frag->size = size;
  1805. skb->data_len += size;
  1806. skb->truesize += size;
  1807. skb->len += size;
  1808. length -= size;
  1809. }
  1810. }
  1811. }
  1812. /* Normal packet - take skb from ring element and put in a new one */
  1813. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1814. struct rx_ring_info *re,
  1815. unsigned int length)
  1816. {
  1817. struct sk_buff *skb, *nskb;
  1818. unsigned hdr_space = sky2->rx_data_size;
  1819. /* Don't be tricky about reusing pages (yet) */
  1820. nskb = sky2_rx_alloc(sky2);
  1821. if (unlikely(!nskb))
  1822. return NULL;
  1823. skb = re->skb;
  1824. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1825. prefetch(skb->data);
  1826. re->skb = nskb;
  1827. sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
  1828. if (skb_shinfo(skb)->nr_frags)
  1829. skb_put_frags(skb, hdr_space, length);
  1830. else
  1831. skb_put(skb, length);
  1832. return skb;
  1833. }
  1834. /*
  1835. * Receive one packet.
  1836. * For larger packets, get new buffer.
  1837. */
  1838. static struct sk_buff *sky2_receive(struct net_device *dev,
  1839. u16 length, u32 status)
  1840. {
  1841. struct sky2_port *sky2 = netdev_priv(dev);
  1842. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1843. struct sk_buff *skb = NULL;
  1844. u16 count = (status & GMR_FS_LEN) >> 16;
  1845. #ifdef SKY2_VLAN_TAG_USED
  1846. /* Account for vlan tag */
  1847. if (sky2->vlgrp && (status & GMR_FS_VLAN))
  1848. count -= VLAN_HLEN;
  1849. #endif
  1850. if (unlikely(netif_msg_rx_status(sky2)))
  1851. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1852. dev->name, sky2->rx_next, status, length);
  1853. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1854. prefetch(sky2->rx_ring + sky2->rx_next);
  1855. /* This chip has hardware problems that generates bogus status.
  1856. * So do only marginal checking and expect higher level protocols
  1857. * to handle crap frames.
  1858. */
  1859. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  1860. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  1861. length != count)
  1862. goto okay;
  1863. if (status & GMR_FS_ANY_ERR)
  1864. goto error;
  1865. if (!(status & GMR_FS_RX_OK))
  1866. goto resubmit;
  1867. /* if length reported by DMA does not match PHY, packet was truncated */
  1868. if (length != count)
  1869. goto len_error;
  1870. okay:
  1871. if (length < copybreak)
  1872. skb = receive_copy(sky2, re, length);
  1873. else
  1874. skb = receive_new(sky2, re, length);
  1875. resubmit:
  1876. sky2_rx_submit(sky2, re);
  1877. return skb;
  1878. len_error:
  1879. /* Truncation of overlength packets
  1880. causes PHY length to not match MAC length */
  1881. ++dev->stats.rx_length_errors;
  1882. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1883. pr_info(PFX "%s: rx length error: status %#x length %d\n",
  1884. dev->name, status, length);
  1885. goto resubmit;
  1886. error:
  1887. ++dev->stats.rx_errors;
  1888. if (status & GMR_FS_RX_FF_OV) {
  1889. dev->stats.rx_over_errors++;
  1890. goto resubmit;
  1891. }
  1892. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1893. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1894. dev->name, status, length);
  1895. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1896. dev->stats.rx_length_errors++;
  1897. if (status & GMR_FS_FRAGMENT)
  1898. dev->stats.rx_frame_errors++;
  1899. if (status & GMR_FS_CRC_ERR)
  1900. dev->stats.rx_crc_errors++;
  1901. goto resubmit;
  1902. }
  1903. /* Transmit complete */
  1904. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1905. {
  1906. struct sky2_port *sky2 = netdev_priv(dev);
  1907. if (netif_running(dev)) {
  1908. netif_tx_lock(dev);
  1909. sky2_tx_complete(sky2, last);
  1910. netif_tx_unlock(dev);
  1911. }
  1912. }
  1913. /* Process status response ring */
  1914. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  1915. {
  1916. int work_done = 0;
  1917. unsigned rx[2] = { 0, 0 };
  1918. rmb();
  1919. do {
  1920. struct sky2_port *sky2;
  1921. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1922. unsigned port;
  1923. struct net_device *dev;
  1924. struct sk_buff *skb;
  1925. u32 status;
  1926. u16 length;
  1927. u8 opcode = le->opcode;
  1928. if (!(opcode & HW_OWNER))
  1929. break;
  1930. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1931. port = le->css & CSS_LINK_BIT;
  1932. dev = hw->dev[port];
  1933. sky2 = netdev_priv(dev);
  1934. length = le16_to_cpu(le->length);
  1935. status = le32_to_cpu(le->status);
  1936. le->opcode = 0;
  1937. switch (opcode & ~HW_OWNER) {
  1938. case OP_RXSTAT:
  1939. ++rx[port];
  1940. skb = sky2_receive(dev, length, status);
  1941. if (unlikely(!skb)) {
  1942. dev->stats.rx_dropped++;
  1943. break;
  1944. }
  1945. /* This chip reports checksum status differently */
  1946. if (hw->flags & SKY2_HW_NEW_LE) {
  1947. if (sky2->rx_csum &&
  1948. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  1949. (le->css & CSS_TCPUDPCSOK))
  1950. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1951. else
  1952. skb->ip_summed = CHECKSUM_NONE;
  1953. }
  1954. skb->protocol = eth_type_trans(skb, dev);
  1955. dev->stats.rx_packets++;
  1956. dev->stats.rx_bytes += skb->len;
  1957. dev->last_rx = jiffies;
  1958. #ifdef SKY2_VLAN_TAG_USED
  1959. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1960. vlan_hwaccel_receive_skb(skb,
  1961. sky2->vlgrp,
  1962. be16_to_cpu(sky2->rx_tag));
  1963. } else
  1964. #endif
  1965. netif_receive_skb(skb);
  1966. /* Stop after net poll weight */
  1967. if (++work_done >= to_do)
  1968. goto exit_loop;
  1969. break;
  1970. #ifdef SKY2_VLAN_TAG_USED
  1971. case OP_RXVLAN:
  1972. sky2->rx_tag = length;
  1973. break;
  1974. case OP_RXCHKSVLAN:
  1975. sky2->rx_tag = length;
  1976. /* fall through */
  1977. #endif
  1978. case OP_RXCHKS:
  1979. if (!sky2->rx_csum)
  1980. break;
  1981. /* If this happens then driver assuming wrong format */
  1982. if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
  1983. if (net_ratelimit())
  1984. printk(KERN_NOTICE "%s: unexpected"
  1985. " checksum status\n",
  1986. dev->name);
  1987. break;
  1988. }
  1989. /* Both checksum counters are programmed to start at
  1990. * the same offset, so unless there is a problem they
  1991. * should match. This failure is an early indication that
  1992. * hardware receive checksumming won't work.
  1993. */
  1994. if (likely(status >> 16 == (status & 0xffff))) {
  1995. skb = sky2->rx_ring[sky2->rx_next].skb;
  1996. skb->ip_summed = CHECKSUM_COMPLETE;
  1997. skb->csum = status & 0xffff;
  1998. } else {
  1999. printk(KERN_NOTICE PFX "%s: hardware receive "
  2000. "checksum problem (status = %#x)\n",
  2001. dev->name, status);
  2002. sky2->rx_csum = 0;
  2003. sky2_write32(sky2->hw,
  2004. Q_ADDR(rxqaddr[port], Q_CSR),
  2005. BMU_DIS_RX_CHKSUM);
  2006. }
  2007. break;
  2008. case OP_TXINDEXLE:
  2009. /* TX index reports status for both ports */
  2010. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  2011. sky2_tx_done(hw->dev[0], status & 0xfff);
  2012. if (hw->dev[1])
  2013. sky2_tx_done(hw->dev[1],
  2014. ((status >> 24) & 0xff)
  2015. | (u16)(length & 0xf) << 8);
  2016. break;
  2017. default:
  2018. if (net_ratelimit())
  2019. printk(KERN_WARNING PFX
  2020. "unknown status opcode 0x%x\n", opcode);
  2021. }
  2022. } while (hw->st_idx != idx);
  2023. /* Fully processed status ring so clear irq */
  2024. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  2025. exit_loop:
  2026. if (rx[0])
  2027. sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
  2028. if (rx[1])
  2029. sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
  2030. return work_done;
  2031. }
  2032. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  2033. {
  2034. struct net_device *dev = hw->dev[port];
  2035. if (net_ratelimit())
  2036. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  2037. dev->name, status);
  2038. if (status & Y2_IS_PAR_RD1) {
  2039. if (net_ratelimit())
  2040. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  2041. dev->name);
  2042. /* Clear IRQ */
  2043. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  2044. }
  2045. if (status & Y2_IS_PAR_WR1) {
  2046. if (net_ratelimit())
  2047. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  2048. dev->name);
  2049. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  2050. }
  2051. if (status & Y2_IS_PAR_MAC1) {
  2052. if (net_ratelimit())
  2053. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  2054. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  2055. }
  2056. if (status & Y2_IS_PAR_RX1) {
  2057. if (net_ratelimit())
  2058. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  2059. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  2060. }
  2061. if (status & Y2_IS_TCP_TXA1) {
  2062. if (net_ratelimit())
  2063. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  2064. dev->name);
  2065. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  2066. }
  2067. }
  2068. static void sky2_hw_intr(struct sky2_hw *hw)
  2069. {
  2070. struct pci_dev *pdev = hw->pdev;
  2071. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  2072. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  2073. status &= hwmsk;
  2074. if (status & Y2_IS_TIST_OV)
  2075. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2076. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  2077. u16 pci_err;
  2078. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2079. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  2080. if (net_ratelimit())
  2081. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  2082. pci_err);
  2083. sky2_pci_write16(hw, PCI_STATUS,
  2084. pci_err | PCI_STATUS_ERROR_BITS);
  2085. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2086. }
  2087. if (status & Y2_IS_PCI_EXP) {
  2088. /* PCI-Express uncorrectable Error occurred */
  2089. u32 err;
  2090. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2091. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2092. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2093. 0xfffffffful);
  2094. if (net_ratelimit())
  2095. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  2096. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2097. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2098. }
  2099. if (status & Y2_HWE_L1_MASK)
  2100. sky2_hw_error(hw, 0, status);
  2101. status >>= 8;
  2102. if (status & Y2_HWE_L1_MASK)
  2103. sky2_hw_error(hw, 1, status);
  2104. }
  2105. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  2106. {
  2107. struct net_device *dev = hw->dev[port];
  2108. struct sky2_port *sky2 = netdev_priv(dev);
  2109. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  2110. if (netif_msg_intr(sky2))
  2111. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  2112. dev->name, status);
  2113. if (status & GM_IS_RX_CO_OV)
  2114. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2115. if (status & GM_IS_TX_CO_OV)
  2116. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2117. if (status & GM_IS_RX_FF_OR) {
  2118. ++dev->stats.rx_fifo_errors;
  2119. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2120. }
  2121. if (status & GM_IS_TX_FF_UR) {
  2122. ++dev->stats.tx_fifo_errors;
  2123. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2124. }
  2125. }
  2126. /* This should never happen it is a bug. */
  2127. static void sky2_le_error(struct sky2_hw *hw, unsigned port,
  2128. u16 q, unsigned ring_size)
  2129. {
  2130. struct net_device *dev = hw->dev[port];
  2131. struct sky2_port *sky2 = netdev_priv(dev);
  2132. unsigned idx;
  2133. const u64 *le = (q == Q_R1 || q == Q_R2)
  2134. ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
  2135. idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2136. printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
  2137. dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
  2138. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2139. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2140. }
  2141. static int sky2_rx_hung(struct net_device *dev)
  2142. {
  2143. struct sky2_port *sky2 = netdev_priv(dev);
  2144. struct sky2_hw *hw = sky2->hw;
  2145. unsigned port = sky2->port;
  2146. unsigned rxq = rxqaddr[port];
  2147. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2148. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2149. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2150. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2151. /* If idle and MAC or PCI is stuck */
  2152. if (sky2->check.last == dev->last_rx &&
  2153. ((mac_rp == sky2->check.mac_rp &&
  2154. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2155. /* Check if the PCI RX hang */
  2156. (fifo_rp == sky2->check.fifo_rp &&
  2157. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2158. printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
  2159. dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
  2160. sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2161. return 1;
  2162. } else {
  2163. sky2->check.last = dev->last_rx;
  2164. sky2->check.mac_rp = mac_rp;
  2165. sky2->check.mac_lev = mac_lev;
  2166. sky2->check.fifo_rp = fifo_rp;
  2167. sky2->check.fifo_lev = fifo_lev;
  2168. return 0;
  2169. }
  2170. }
  2171. static void sky2_watchdog(unsigned long arg)
  2172. {
  2173. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2174. /* Check for lost IRQ once a second */
  2175. if (sky2_read32(hw, B0_ISRC)) {
  2176. napi_schedule(&hw->napi);
  2177. } else {
  2178. int i, active = 0;
  2179. for (i = 0; i < hw->ports; i++) {
  2180. struct net_device *dev = hw->dev[i];
  2181. if (!netif_running(dev))
  2182. continue;
  2183. ++active;
  2184. /* For chips with Rx FIFO, check if stuck */
  2185. if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
  2186. sky2_rx_hung(dev)) {
  2187. pr_info(PFX "%s: receiver hang detected\n",
  2188. dev->name);
  2189. schedule_work(&hw->restart_work);
  2190. return;
  2191. }
  2192. }
  2193. if (active == 0)
  2194. return;
  2195. }
  2196. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2197. }
  2198. /* Hardware/software error handling */
  2199. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2200. {
  2201. if (net_ratelimit())
  2202. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2203. if (status & Y2_IS_HW_ERR)
  2204. sky2_hw_intr(hw);
  2205. if (status & Y2_IS_IRQ_MAC1)
  2206. sky2_mac_intr(hw, 0);
  2207. if (status & Y2_IS_IRQ_MAC2)
  2208. sky2_mac_intr(hw, 1);
  2209. if (status & Y2_IS_CHK_RX1)
  2210. sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
  2211. if (status & Y2_IS_CHK_RX2)
  2212. sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
  2213. if (status & Y2_IS_CHK_TXA1)
  2214. sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
  2215. if (status & Y2_IS_CHK_TXA2)
  2216. sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
  2217. }
  2218. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2219. {
  2220. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2221. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2222. int work_done = 0;
  2223. u16 idx;
  2224. if (unlikely(status & Y2_IS_ERROR))
  2225. sky2_err_intr(hw, status);
  2226. if (status & Y2_IS_IRQ_PHY1)
  2227. sky2_phy_intr(hw, 0);
  2228. if (status & Y2_IS_IRQ_PHY2)
  2229. sky2_phy_intr(hw, 1);
  2230. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2231. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2232. if (work_done >= work_limit)
  2233. goto done;
  2234. }
  2235. /* Bug/Errata workaround?
  2236. * Need to kick the TX irq moderation timer.
  2237. */
  2238. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
  2239. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2240. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2241. }
  2242. napi_complete(napi);
  2243. sky2_read32(hw, B0_Y2_SP_LISR);
  2244. done:
  2245. return work_done;
  2246. }
  2247. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2248. {
  2249. struct sky2_hw *hw = dev_id;
  2250. u32 status;
  2251. /* Reading this mask interrupts as side effect */
  2252. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2253. if (status == 0 || status == ~0)
  2254. return IRQ_NONE;
  2255. prefetch(&hw->st_le[hw->st_idx]);
  2256. napi_schedule(&hw->napi);
  2257. return IRQ_HANDLED;
  2258. }
  2259. #ifdef CONFIG_NET_POLL_CONTROLLER
  2260. static void sky2_netpoll(struct net_device *dev)
  2261. {
  2262. struct sky2_port *sky2 = netdev_priv(dev);
  2263. napi_schedule(&sky2->hw->napi);
  2264. }
  2265. #endif
  2266. /* Chip internal frequency for clock calculations */
  2267. static u32 sky2_mhz(const struct sky2_hw *hw)
  2268. {
  2269. switch (hw->chip_id) {
  2270. case CHIP_ID_YUKON_EC:
  2271. case CHIP_ID_YUKON_EC_U:
  2272. case CHIP_ID_YUKON_EX:
  2273. case CHIP_ID_YUKON_SUPR:
  2274. case CHIP_ID_YUKON_UL_2:
  2275. return 125;
  2276. case CHIP_ID_YUKON_FE:
  2277. return 100;
  2278. case CHIP_ID_YUKON_FE_P:
  2279. return 50;
  2280. case CHIP_ID_YUKON_XL:
  2281. return 156;
  2282. default:
  2283. BUG();
  2284. }
  2285. }
  2286. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2287. {
  2288. return sky2_mhz(hw) * us;
  2289. }
  2290. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2291. {
  2292. return clk / sky2_mhz(hw);
  2293. }
  2294. static int __devinit sky2_init(struct sky2_hw *hw)
  2295. {
  2296. u8 t8;
  2297. /* Enable all clocks and check for bad PCI access */
  2298. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2299. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2300. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2301. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2302. switch(hw->chip_id) {
  2303. case CHIP_ID_YUKON_XL:
  2304. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
  2305. break;
  2306. case CHIP_ID_YUKON_EC_U:
  2307. hw->flags = SKY2_HW_GIGABIT
  2308. | SKY2_HW_NEWER_PHY
  2309. | SKY2_HW_ADV_POWER_CTL;
  2310. /* check for Rev. A1 dev 4200 */
  2311. if (sky2_read16(hw, Q_ADDR(Q_XA1, Q_WM)) == 0)
  2312. hw->flags |= SKY2_HW_CLK_POWER;
  2313. break;
  2314. case CHIP_ID_YUKON_EX:
  2315. hw->flags = SKY2_HW_GIGABIT
  2316. | SKY2_HW_NEWER_PHY
  2317. | SKY2_HW_NEW_LE
  2318. | SKY2_HW_ADV_POWER_CTL;
  2319. /* New transmit checksum */
  2320. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2321. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2322. break;
  2323. case CHIP_ID_YUKON_EC:
  2324. /* This rev is really old, and requires untested workarounds */
  2325. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2326. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2327. return -EOPNOTSUPP;
  2328. }
  2329. hw->flags = SKY2_HW_GIGABIT;
  2330. break;
  2331. case CHIP_ID_YUKON_FE:
  2332. break;
  2333. case CHIP_ID_YUKON_FE_P:
  2334. hw->flags = SKY2_HW_NEWER_PHY
  2335. | SKY2_HW_NEW_LE
  2336. | SKY2_HW_AUTO_TX_SUM
  2337. | SKY2_HW_ADV_POWER_CTL;
  2338. break;
  2339. case CHIP_ID_YUKON_SUPR:
  2340. hw->flags = SKY2_HW_GIGABIT
  2341. | SKY2_HW_NEWER_PHY
  2342. | SKY2_HW_NEW_LE
  2343. | SKY2_HW_AUTO_TX_SUM
  2344. | SKY2_HW_ADV_POWER_CTL;
  2345. break;
  2346. case CHIP_ID_YUKON_UL_2:
  2347. hw->flags = SKY2_HW_GIGABIT
  2348. | SKY2_HW_ADV_POWER_CTL;
  2349. break;
  2350. default:
  2351. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2352. hw->chip_id);
  2353. return -EOPNOTSUPP;
  2354. }
  2355. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2356. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2357. hw->flags |= SKY2_HW_FIBRE_PHY;
  2358. hw->pm_cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PM);
  2359. if (hw->pm_cap == 0) {
  2360. dev_err(&hw->pdev->dev, "cannot find PowerManagement capability\n");
  2361. return -EIO;
  2362. }
  2363. hw->ports = 1;
  2364. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2365. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2366. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2367. ++hw->ports;
  2368. }
  2369. return 0;
  2370. }
  2371. static void sky2_reset(struct sky2_hw *hw)
  2372. {
  2373. struct pci_dev *pdev = hw->pdev;
  2374. u16 status;
  2375. int i, cap;
  2376. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2377. /* disable ASF */
  2378. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2379. status = sky2_read16(hw, HCU_CCSR);
  2380. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2381. HCU_CCSR_UC_STATE_MSK);
  2382. sky2_write16(hw, HCU_CCSR, status);
  2383. } else
  2384. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2385. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2386. /* do a SW reset */
  2387. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2388. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2389. /* allow writes to PCI config */
  2390. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2391. /* clear PCI errors, if any */
  2392. status = sky2_pci_read16(hw, PCI_STATUS);
  2393. status |= PCI_STATUS_ERROR_BITS;
  2394. sky2_pci_write16(hw, PCI_STATUS, status);
  2395. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2396. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2397. if (cap) {
  2398. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2399. 0xfffffffful);
  2400. /* If error bit is stuck on ignore it */
  2401. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2402. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2403. else
  2404. hwe_mask |= Y2_IS_PCI_EXP;
  2405. }
  2406. sky2_power_on(hw);
  2407. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2408. for (i = 0; i < hw->ports; i++) {
  2409. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2410. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2411. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  2412. hw->chip_id == CHIP_ID_YUKON_SUPR)
  2413. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2414. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2415. | GMC_BYP_RETR_ON);
  2416. }
  2417. /* Clear I2C IRQ noise */
  2418. sky2_write32(hw, B2_I2C_IRQ, 1);
  2419. /* turn off hardware timer (unused) */
  2420. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2421. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2422. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  2423. /* Turn off descriptor polling */
  2424. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2425. /* Turn off receive timestamp */
  2426. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2427. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2428. /* enable the Tx Arbiters */
  2429. for (i = 0; i < hw->ports; i++)
  2430. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2431. /* Initialize ram interface */
  2432. for (i = 0; i < hw->ports; i++) {
  2433. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2434. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2435. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2436. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2437. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2438. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2439. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2440. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2441. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2442. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2443. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2444. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2445. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2446. }
  2447. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2448. for (i = 0; i < hw->ports; i++)
  2449. sky2_gmac_reset(hw, i);
  2450. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2451. hw->st_idx = 0;
  2452. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2453. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2454. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2455. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2456. /* Set the list last index */
  2457. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2458. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2459. sky2_write8(hw, STAT_FIFO_WM, 16);
  2460. /* set Status-FIFO ISR watermark */
  2461. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2462. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2463. else
  2464. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2465. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2466. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2467. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2468. /* enable status unit */
  2469. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2470. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2471. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2472. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2473. }
  2474. static void sky2_restart(struct work_struct *work)
  2475. {
  2476. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2477. struct net_device *dev;
  2478. int i, err;
  2479. rtnl_lock();
  2480. for (i = 0; i < hw->ports; i++) {
  2481. dev = hw->dev[i];
  2482. if (netif_running(dev))
  2483. sky2_down(dev);
  2484. }
  2485. napi_disable(&hw->napi);
  2486. sky2_write32(hw, B0_IMSK, 0);
  2487. sky2_reset(hw);
  2488. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2489. napi_enable(&hw->napi);
  2490. for (i = 0; i < hw->ports; i++) {
  2491. dev = hw->dev[i];
  2492. if (netif_running(dev)) {
  2493. err = sky2_up(dev);
  2494. if (err) {
  2495. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2496. dev->name, err);
  2497. dev_close(dev);
  2498. }
  2499. }
  2500. }
  2501. rtnl_unlock();
  2502. }
  2503. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2504. {
  2505. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2506. }
  2507. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2508. {
  2509. const struct sky2_port *sky2 = netdev_priv(dev);
  2510. wol->supported = sky2_wol_supported(sky2->hw);
  2511. wol->wolopts = sky2->wol;
  2512. }
  2513. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2514. {
  2515. struct sky2_port *sky2 = netdev_priv(dev);
  2516. struct sky2_hw *hw = sky2->hw;
  2517. if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
  2518. return -EOPNOTSUPP;
  2519. sky2->wol = wol->wolopts;
  2520. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2521. hw->chip_id == CHIP_ID_YUKON_EX ||
  2522. hw->chip_id == CHIP_ID_YUKON_FE_P)
  2523. sky2_write32(hw, B0_CTST, sky2->wol
  2524. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2525. if (!netif_running(dev))
  2526. sky2_wol_init(sky2);
  2527. return 0;
  2528. }
  2529. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2530. {
  2531. if (sky2_is_copper(hw)) {
  2532. u32 modes = SUPPORTED_10baseT_Half
  2533. | SUPPORTED_10baseT_Full
  2534. | SUPPORTED_100baseT_Half
  2535. | SUPPORTED_100baseT_Full
  2536. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2537. if (hw->flags & SKY2_HW_GIGABIT)
  2538. modes |= SUPPORTED_1000baseT_Half
  2539. | SUPPORTED_1000baseT_Full;
  2540. return modes;
  2541. } else
  2542. return SUPPORTED_1000baseT_Half
  2543. | SUPPORTED_1000baseT_Full
  2544. | SUPPORTED_Autoneg
  2545. | SUPPORTED_FIBRE;
  2546. }
  2547. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2548. {
  2549. struct sky2_port *sky2 = netdev_priv(dev);
  2550. struct sky2_hw *hw = sky2->hw;
  2551. ecmd->transceiver = XCVR_INTERNAL;
  2552. ecmd->supported = sky2_supported_modes(hw);
  2553. ecmd->phy_address = PHY_ADDR_MARV;
  2554. if (sky2_is_copper(hw)) {
  2555. ecmd->port = PORT_TP;
  2556. ecmd->speed = sky2->speed;
  2557. } else {
  2558. ecmd->speed = SPEED_1000;
  2559. ecmd->port = PORT_FIBRE;
  2560. }
  2561. ecmd->advertising = sky2->advertising;
  2562. ecmd->autoneg = sky2->autoneg;
  2563. ecmd->duplex = sky2->duplex;
  2564. return 0;
  2565. }
  2566. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2567. {
  2568. struct sky2_port *sky2 = netdev_priv(dev);
  2569. const struct sky2_hw *hw = sky2->hw;
  2570. u32 supported = sky2_supported_modes(hw);
  2571. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2572. ecmd->advertising = supported;
  2573. sky2->duplex = -1;
  2574. sky2->speed = -1;
  2575. } else {
  2576. u32 setting;
  2577. switch (ecmd->speed) {
  2578. case SPEED_1000:
  2579. if (ecmd->duplex == DUPLEX_FULL)
  2580. setting = SUPPORTED_1000baseT_Full;
  2581. else if (ecmd->duplex == DUPLEX_HALF)
  2582. setting = SUPPORTED_1000baseT_Half;
  2583. else
  2584. return -EINVAL;
  2585. break;
  2586. case SPEED_100:
  2587. if (ecmd->duplex == DUPLEX_FULL)
  2588. setting = SUPPORTED_100baseT_Full;
  2589. else if (ecmd->duplex == DUPLEX_HALF)
  2590. setting = SUPPORTED_100baseT_Half;
  2591. else
  2592. return -EINVAL;
  2593. break;
  2594. case SPEED_10:
  2595. if (ecmd->duplex == DUPLEX_FULL)
  2596. setting = SUPPORTED_10baseT_Full;
  2597. else if (ecmd->duplex == DUPLEX_HALF)
  2598. setting = SUPPORTED_10baseT_Half;
  2599. else
  2600. return -EINVAL;
  2601. break;
  2602. default:
  2603. return -EINVAL;
  2604. }
  2605. if ((setting & supported) == 0)
  2606. return -EINVAL;
  2607. sky2->speed = ecmd->speed;
  2608. sky2->duplex = ecmd->duplex;
  2609. }
  2610. sky2->autoneg = ecmd->autoneg;
  2611. sky2->advertising = ecmd->advertising;
  2612. if (netif_running(dev)) {
  2613. sky2_phy_reinit(sky2);
  2614. sky2_set_multicast(dev);
  2615. }
  2616. return 0;
  2617. }
  2618. static void sky2_get_drvinfo(struct net_device *dev,
  2619. struct ethtool_drvinfo *info)
  2620. {
  2621. struct sky2_port *sky2 = netdev_priv(dev);
  2622. strcpy(info->driver, DRV_NAME);
  2623. strcpy(info->version, DRV_VERSION);
  2624. strcpy(info->fw_version, "N/A");
  2625. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2626. }
  2627. static const struct sky2_stat {
  2628. char name[ETH_GSTRING_LEN];
  2629. u16 offset;
  2630. } sky2_stats[] = {
  2631. { "tx_bytes", GM_TXO_OK_HI },
  2632. { "rx_bytes", GM_RXO_OK_HI },
  2633. { "tx_broadcast", GM_TXF_BC_OK },
  2634. { "rx_broadcast", GM_RXF_BC_OK },
  2635. { "tx_multicast", GM_TXF_MC_OK },
  2636. { "rx_multicast", GM_RXF_MC_OK },
  2637. { "tx_unicast", GM_TXF_UC_OK },
  2638. { "rx_unicast", GM_RXF_UC_OK },
  2639. { "tx_mac_pause", GM_TXF_MPAUSE },
  2640. { "rx_mac_pause", GM_RXF_MPAUSE },
  2641. { "collisions", GM_TXF_COL },
  2642. { "late_collision",GM_TXF_LAT_COL },
  2643. { "aborted", GM_TXF_ABO_COL },
  2644. { "single_collisions", GM_TXF_SNG_COL },
  2645. { "multi_collisions", GM_TXF_MUL_COL },
  2646. { "rx_short", GM_RXF_SHT },
  2647. { "rx_runt", GM_RXE_FRAG },
  2648. { "rx_64_byte_packets", GM_RXF_64B },
  2649. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2650. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2651. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2652. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2653. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2654. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2655. { "rx_too_long", GM_RXF_LNG_ERR },
  2656. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2657. { "rx_jabber", GM_RXF_JAB_PKT },
  2658. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2659. { "tx_64_byte_packets", GM_TXF_64B },
  2660. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2661. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2662. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2663. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2664. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2665. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2666. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2667. };
  2668. static u32 sky2_get_rx_csum(struct net_device *dev)
  2669. {
  2670. struct sky2_port *sky2 = netdev_priv(dev);
  2671. return sky2->rx_csum;
  2672. }
  2673. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2674. {
  2675. struct sky2_port *sky2 = netdev_priv(dev);
  2676. sky2->rx_csum = data;
  2677. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2678. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2679. return 0;
  2680. }
  2681. static u32 sky2_get_msglevel(struct net_device *netdev)
  2682. {
  2683. struct sky2_port *sky2 = netdev_priv(netdev);
  2684. return sky2->msg_enable;
  2685. }
  2686. static int sky2_nway_reset(struct net_device *dev)
  2687. {
  2688. struct sky2_port *sky2 = netdev_priv(dev);
  2689. if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
  2690. return -EINVAL;
  2691. sky2_phy_reinit(sky2);
  2692. sky2_set_multicast(dev);
  2693. return 0;
  2694. }
  2695. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2696. {
  2697. struct sky2_hw *hw = sky2->hw;
  2698. unsigned port = sky2->port;
  2699. int i;
  2700. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2701. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2702. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2703. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2704. for (i = 2; i < count; i++)
  2705. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2706. }
  2707. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2708. {
  2709. struct sky2_port *sky2 = netdev_priv(netdev);
  2710. sky2->msg_enable = value;
  2711. }
  2712. static int sky2_get_sset_count(struct net_device *dev, int sset)
  2713. {
  2714. switch (sset) {
  2715. case ETH_SS_STATS:
  2716. return ARRAY_SIZE(sky2_stats);
  2717. default:
  2718. return -EOPNOTSUPP;
  2719. }
  2720. }
  2721. static void sky2_get_ethtool_stats(struct net_device *dev,
  2722. struct ethtool_stats *stats, u64 * data)
  2723. {
  2724. struct sky2_port *sky2 = netdev_priv(dev);
  2725. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2726. }
  2727. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2728. {
  2729. int i;
  2730. switch (stringset) {
  2731. case ETH_SS_STATS:
  2732. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2733. memcpy(data + i * ETH_GSTRING_LEN,
  2734. sky2_stats[i].name, ETH_GSTRING_LEN);
  2735. break;
  2736. }
  2737. }
  2738. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2739. {
  2740. struct sky2_port *sky2 = netdev_priv(dev);
  2741. struct sky2_hw *hw = sky2->hw;
  2742. unsigned port = sky2->port;
  2743. const struct sockaddr *addr = p;
  2744. if (!is_valid_ether_addr(addr->sa_data))
  2745. return -EADDRNOTAVAIL;
  2746. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2747. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2748. dev->dev_addr, ETH_ALEN);
  2749. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2750. dev->dev_addr, ETH_ALEN);
  2751. /* virtual address for data */
  2752. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2753. /* physical address: used for pause frames */
  2754. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2755. return 0;
  2756. }
  2757. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2758. {
  2759. u32 bit;
  2760. bit = ether_crc(ETH_ALEN, addr) & 63;
  2761. filter[bit >> 3] |= 1 << (bit & 7);
  2762. }
  2763. static void sky2_set_multicast(struct net_device *dev)
  2764. {
  2765. struct sky2_port *sky2 = netdev_priv(dev);
  2766. struct sky2_hw *hw = sky2->hw;
  2767. unsigned port = sky2->port;
  2768. struct dev_mc_list *list = dev->mc_list;
  2769. u16 reg;
  2770. u8 filter[8];
  2771. int rx_pause;
  2772. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2773. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2774. memset(filter, 0, sizeof(filter));
  2775. reg = gma_read16(hw, port, GM_RX_CTRL);
  2776. reg |= GM_RXCR_UCF_ENA;
  2777. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2778. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2779. else if (dev->flags & IFF_ALLMULTI)
  2780. memset(filter, 0xff, sizeof(filter));
  2781. else if (dev->mc_count == 0 && !rx_pause)
  2782. reg &= ~GM_RXCR_MCF_ENA;
  2783. else {
  2784. int i;
  2785. reg |= GM_RXCR_MCF_ENA;
  2786. if (rx_pause)
  2787. sky2_add_filter(filter, pause_mc_addr);
  2788. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2789. sky2_add_filter(filter, list->dmi_addr);
  2790. }
  2791. gma_write16(hw, port, GM_MC_ADDR_H1,
  2792. (u16) filter[0] | ((u16) filter[1] << 8));
  2793. gma_write16(hw, port, GM_MC_ADDR_H2,
  2794. (u16) filter[2] | ((u16) filter[3] << 8));
  2795. gma_write16(hw, port, GM_MC_ADDR_H3,
  2796. (u16) filter[4] | ((u16) filter[5] << 8));
  2797. gma_write16(hw, port, GM_MC_ADDR_H4,
  2798. (u16) filter[6] | ((u16) filter[7] << 8));
  2799. gma_write16(hw, port, GM_RX_CTRL, reg);
  2800. }
  2801. /* Can have one global because blinking is controlled by
  2802. * ethtool and that is always under RTNL mutex
  2803. */
  2804. static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
  2805. {
  2806. struct sky2_hw *hw = sky2->hw;
  2807. unsigned port = sky2->port;
  2808. spin_lock_bh(&sky2->phy_lock);
  2809. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2810. hw->chip_id == CHIP_ID_YUKON_EX ||
  2811. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  2812. u16 pg;
  2813. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2814. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2815. switch (mode) {
  2816. case MO_LED_OFF:
  2817. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2818. PHY_M_LEDC_LOS_CTRL(8) |
  2819. PHY_M_LEDC_INIT_CTRL(8) |
  2820. PHY_M_LEDC_STA1_CTRL(8) |
  2821. PHY_M_LEDC_STA0_CTRL(8));
  2822. break;
  2823. case MO_LED_ON:
  2824. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2825. PHY_M_LEDC_LOS_CTRL(9) |
  2826. PHY_M_LEDC_INIT_CTRL(9) |
  2827. PHY_M_LEDC_STA1_CTRL(9) |
  2828. PHY_M_LEDC_STA0_CTRL(9));
  2829. break;
  2830. case MO_LED_BLINK:
  2831. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2832. PHY_M_LEDC_LOS_CTRL(0xa) |
  2833. PHY_M_LEDC_INIT_CTRL(0xa) |
  2834. PHY_M_LEDC_STA1_CTRL(0xa) |
  2835. PHY_M_LEDC_STA0_CTRL(0xa));
  2836. break;
  2837. case MO_LED_NORM:
  2838. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2839. PHY_M_LEDC_LOS_CTRL(1) |
  2840. PHY_M_LEDC_INIT_CTRL(8) |
  2841. PHY_M_LEDC_STA1_CTRL(7) |
  2842. PHY_M_LEDC_STA0_CTRL(7));
  2843. }
  2844. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2845. } else
  2846. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2847. PHY_M_LED_MO_DUP(mode) |
  2848. PHY_M_LED_MO_10(mode) |
  2849. PHY_M_LED_MO_100(mode) |
  2850. PHY_M_LED_MO_1000(mode) |
  2851. PHY_M_LED_MO_RX(mode) |
  2852. PHY_M_LED_MO_TX(mode));
  2853. spin_unlock_bh(&sky2->phy_lock);
  2854. }
  2855. /* blink LED's for finding board */
  2856. static int sky2_phys_id(struct net_device *dev, u32 data)
  2857. {
  2858. struct sky2_port *sky2 = netdev_priv(dev);
  2859. unsigned int i;
  2860. if (data == 0)
  2861. data = UINT_MAX;
  2862. for (i = 0; i < data; i++) {
  2863. sky2_led(sky2, MO_LED_ON);
  2864. if (msleep_interruptible(500))
  2865. break;
  2866. sky2_led(sky2, MO_LED_OFF);
  2867. if (msleep_interruptible(500))
  2868. break;
  2869. }
  2870. sky2_led(sky2, MO_LED_NORM);
  2871. return 0;
  2872. }
  2873. static void sky2_get_pauseparam(struct net_device *dev,
  2874. struct ethtool_pauseparam *ecmd)
  2875. {
  2876. struct sky2_port *sky2 = netdev_priv(dev);
  2877. switch (sky2->flow_mode) {
  2878. case FC_NONE:
  2879. ecmd->tx_pause = ecmd->rx_pause = 0;
  2880. break;
  2881. case FC_TX:
  2882. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2883. break;
  2884. case FC_RX:
  2885. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2886. break;
  2887. case FC_BOTH:
  2888. ecmd->tx_pause = ecmd->rx_pause = 1;
  2889. }
  2890. ecmd->autoneg = sky2->autoneg;
  2891. }
  2892. static int sky2_set_pauseparam(struct net_device *dev,
  2893. struct ethtool_pauseparam *ecmd)
  2894. {
  2895. struct sky2_port *sky2 = netdev_priv(dev);
  2896. sky2->autoneg = ecmd->autoneg;
  2897. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2898. if (netif_running(dev))
  2899. sky2_phy_reinit(sky2);
  2900. return 0;
  2901. }
  2902. static int sky2_get_coalesce(struct net_device *dev,
  2903. struct ethtool_coalesce *ecmd)
  2904. {
  2905. struct sky2_port *sky2 = netdev_priv(dev);
  2906. struct sky2_hw *hw = sky2->hw;
  2907. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2908. ecmd->tx_coalesce_usecs = 0;
  2909. else {
  2910. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2911. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2912. }
  2913. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2914. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2915. ecmd->rx_coalesce_usecs = 0;
  2916. else {
  2917. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2918. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2919. }
  2920. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2921. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2922. ecmd->rx_coalesce_usecs_irq = 0;
  2923. else {
  2924. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2925. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2926. }
  2927. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2928. return 0;
  2929. }
  2930. /* Note: this affect both ports */
  2931. static int sky2_set_coalesce(struct net_device *dev,
  2932. struct ethtool_coalesce *ecmd)
  2933. {
  2934. struct sky2_port *sky2 = netdev_priv(dev);
  2935. struct sky2_hw *hw = sky2->hw;
  2936. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2937. if (ecmd->tx_coalesce_usecs > tmax ||
  2938. ecmd->rx_coalesce_usecs > tmax ||
  2939. ecmd->rx_coalesce_usecs_irq > tmax)
  2940. return -EINVAL;
  2941. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2942. return -EINVAL;
  2943. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2944. return -EINVAL;
  2945. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2946. return -EINVAL;
  2947. if (ecmd->tx_coalesce_usecs == 0)
  2948. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2949. else {
  2950. sky2_write32(hw, STAT_TX_TIMER_INI,
  2951. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2952. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2953. }
  2954. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2955. if (ecmd->rx_coalesce_usecs == 0)
  2956. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2957. else {
  2958. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2959. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2960. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2961. }
  2962. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2963. if (ecmd->rx_coalesce_usecs_irq == 0)
  2964. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2965. else {
  2966. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2967. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2968. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2969. }
  2970. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2971. return 0;
  2972. }
  2973. static void sky2_get_ringparam(struct net_device *dev,
  2974. struct ethtool_ringparam *ering)
  2975. {
  2976. struct sky2_port *sky2 = netdev_priv(dev);
  2977. ering->rx_max_pending = RX_MAX_PENDING;
  2978. ering->rx_mini_max_pending = 0;
  2979. ering->rx_jumbo_max_pending = 0;
  2980. ering->tx_max_pending = TX_RING_SIZE - 1;
  2981. ering->rx_pending = sky2->rx_pending;
  2982. ering->rx_mini_pending = 0;
  2983. ering->rx_jumbo_pending = 0;
  2984. ering->tx_pending = sky2->tx_pending;
  2985. }
  2986. static int sky2_set_ringparam(struct net_device *dev,
  2987. struct ethtool_ringparam *ering)
  2988. {
  2989. struct sky2_port *sky2 = netdev_priv(dev);
  2990. int err = 0;
  2991. if (ering->rx_pending > RX_MAX_PENDING ||
  2992. ering->rx_pending < 8 ||
  2993. ering->tx_pending < MAX_SKB_TX_LE ||
  2994. ering->tx_pending > TX_RING_SIZE - 1)
  2995. return -EINVAL;
  2996. if (netif_running(dev))
  2997. sky2_down(dev);
  2998. sky2->rx_pending = ering->rx_pending;
  2999. sky2->tx_pending = ering->tx_pending;
  3000. if (netif_running(dev)) {
  3001. err = sky2_up(dev);
  3002. if (err)
  3003. dev_close(dev);
  3004. }
  3005. return err;
  3006. }
  3007. static int sky2_get_regs_len(struct net_device *dev)
  3008. {
  3009. return 0x4000;
  3010. }
  3011. /*
  3012. * Returns copy of control register region
  3013. * Note: ethtool_get_regs always provides full size (16k) buffer
  3014. */
  3015. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  3016. void *p)
  3017. {
  3018. const struct sky2_port *sky2 = netdev_priv(dev);
  3019. const void __iomem *io = sky2->hw->regs;
  3020. unsigned int b;
  3021. regs->version = 1;
  3022. for (b = 0; b < 128; b++) {
  3023. /* This complicated switch statement is to make sure and
  3024. * only access regions that are unreserved.
  3025. * Some blocks are only valid on dual port cards.
  3026. * and block 3 has some special diagnostic registers that
  3027. * are poison.
  3028. */
  3029. switch (b) {
  3030. case 3:
  3031. /* skip diagnostic ram region */
  3032. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  3033. break;
  3034. /* dual port cards only */
  3035. case 5: /* Tx Arbiter 2 */
  3036. case 9: /* RX2 */
  3037. case 14 ... 15: /* TX2 */
  3038. case 17: case 19: /* Ram Buffer 2 */
  3039. case 22 ... 23: /* Tx Ram Buffer 2 */
  3040. case 25: /* Rx MAC Fifo 1 */
  3041. case 27: /* Tx MAC Fifo 2 */
  3042. case 31: /* GPHY 2 */
  3043. case 40 ... 47: /* Pattern Ram 2 */
  3044. case 52: case 54: /* TCP Segmentation 2 */
  3045. case 112 ... 116: /* GMAC 2 */
  3046. if (sky2->hw->ports == 1)
  3047. goto reserved;
  3048. /* fall through */
  3049. case 0: /* Control */
  3050. case 2: /* Mac address */
  3051. case 4: /* Tx Arbiter 1 */
  3052. case 7: /* PCI express reg */
  3053. case 8: /* RX1 */
  3054. case 12 ... 13: /* TX1 */
  3055. case 16: case 18:/* Rx Ram Buffer 1 */
  3056. case 20 ... 21: /* Tx Ram Buffer 1 */
  3057. case 24: /* Rx MAC Fifo 1 */
  3058. case 26: /* Tx MAC Fifo 1 */
  3059. case 28 ... 29: /* Descriptor and status unit */
  3060. case 30: /* GPHY 1*/
  3061. case 32 ... 39: /* Pattern Ram 1 */
  3062. case 48: case 50: /* TCP Segmentation 1 */
  3063. case 56 ... 60: /* PCI space */
  3064. case 80 ... 84: /* GMAC 1 */
  3065. memcpy_fromio(p, io, 128);
  3066. break;
  3067. default:
  3068. reserved:
  3069. memset(p, 0, 128);
  3070. }
  3071. p += 128;
  3072. io += 128;
  3073. }
  3074. }
  3075. /* In order to do Jumbo packets on these chips, need to turn off the
  3076. * transmit store/forward. Therefore checksum offload won't work.
  3077. */
  3078. static int no_tx_offload(struct net_device *dev)
  3079. {
  3080. const struct sky2_port *sky2 = netdev_priv(dev);
  3081. const struct sky2_hw *hw = sky2->hw;
  3082. return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
  3083. }
  3084. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  3085. {
  3086. if (data && no_tx_offload(dev))
  3087. return -EINVAL;
  3088. return ethtool_op_set_tx_csum(dev, data);
  3089. }
  3090. static int sky2_set_tso(struct net_device *dev, u32 data)
  3091. {
  3092. if (data && no_tx_offload(dev))
  3093. return -EINVAL;
  3094. return ethtool_op_set_tso(dev, data);
  3095. }
  3096. static int sky2_get_eeprom_len(struct net_device *dev)
  3097. {
  3098. struct sky2_port *sky2 = netdev_priv(dev);
  3099. struct sky2_hw *hw = sky2->hw;
  3100. u16 reg2;
  3101. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3102. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3103. }
  3104. static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
  3105. {
  3106. u32 val;
  3107. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  3108. do {
  3109. offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
  3110. } while (!(offset & PCI_VPD_ADDR_F));
  3111. val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  3112. return val;
  3113. }
  3114. static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
  3115. {
  3116. sky2_pci_write16(hw, cap + PCI_VPD_DATA, val);
  3117. sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  3118. do {
  3119. offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
  3120. } while (offset & PCI_VPD_ADDR_F);
  3121. }
  3122. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3123. u8 *data)
  3124. {
  3125. struct sky2_port *sky2 = netdev_priv(dev);
  3126. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3127. int length = eeprom->len;
  3128. u16 offset = eeprom->offset;
  3129. if (!cap)
  3130. return -EINVAL;
  3131. eeprom->magic = SKY2_EEPROM_MAGIC;
  3132. while (length > 0) {
  3133. u32 val = sky2_vpd_read(sky2->hw, cap, offset);
  3134. int n = min_t(int, length, sizeof(val));
  3135. memcpy(data, &val, n);
  3136. length -= n;
  3137. data += n;
  3138. offset += n;
  3139. }
  3140. return 0;
  3141. }
  3142. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3143. u8 *data)
  3144. {
  3145. struct sky2_port *sky2 = netdev_priv(dev);
  3146. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3147. int length = eeprom->len;
  3148. u16 offset = eeprom->offset;
  3149. if (!cap)
  3150. return -EINVAL;
  3151. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3152. return -EINVAL;
  3153. while (length > 0) {
  3154. u32 val;
  3155. int n = min_t(int, length, sizeof(val));
  3156. if (n < sizeof(val))
  3157. val = sky2_vpd_read(sky2->hw, cap, offset);
  3158. memcpy(&val, data, n);
  3159. sky2_vpd_write(sky2->hw, cap, offset, val);
  3160. length -= n;
  3161. data += n;
  3162. offset += n;
  3163. }
  3164. return 0;
  3165. }
  3166. static const struct ethtool_ops sky2_ethtool_ops = {
  3167. .get_settings = sky2_get_settings,
  3168. .set_settings = sky2_set_settings,
  3169. .get_drvinfo = sky2_get_drvinfo,
  3170. .get_wol = sky2_get_wol,
  3171. .set_wol = sky2_set_wol,
  3172. .get_msglevel = sky2_get_msglevel,
  3173. .set_msglevel = sky2_set_msglevel,
  3174. .nway_reset = sky2_nway_reset,
  3175. .get_regs_len = sky2_get_regs_len,
  3176. .get_regs = sky2_get_regs,
  3177. .get_link = ethtool_op_get_link,
  3178. .get_eeprom_len = sky2_get_eeprom_len,
  3179. .get_eeprom = sky2_get_eeprom,
  3180. .set_eeprom = sky2_set_eeprom,
  3181. .set_sg = ethtool_op_set_sg,
  3182. .set_tx_csum = sky2_set_tx_csum,
  3183. .set_tso = sky2_set_tso,
  3184. .get_rx_csum = sky2_get_rx_csum,
  3185. .set_rx_csum = sky2_set_rx_csum,
  3186. .get_strings = sky2_get_strings,
  3187. .get_coalesce = sky2_get_coalesce,
  3188. .set_coalesce = sky2_set_coalesce,
  3189. .get_ringparam = sky2_get_ringparam,
  3190. .set_ringparam = sky2_set_ringparam,
  3191. .get_pauseparam = sky2_get_pauseparam,
  3192. .set_pauseparam = sky2_set_pauseparam,
  3193. .phys_id = sky2_phys_id,
  3194. .get_sset_count = sky2_get_sset_count,
  3195. .get_ethtool_stats = sky2_get_ethtool_stats,
  3196. };
  3197. #ifdef CONFIG_SKY2_DEBUG
  3198. static struct dentry *sky2_debug;
  3199. static int sky2_debug_show(struct seq_file *seq, void *v)
  3200. {
  3201. struct net_device *dev = seq->private;
  3202. const struct sky2_port *sky2 = netdev_priv(dev);
  3203. struct sky2_hw *hw = sky2->hw;
  3204. unsigned port = sky2->port;
  3205. unsigned idx, last;
  3206. int sop;
  3207. if (!netif_running(dev))
  3208. return -ENETDOWN;
  3209. seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
  3210. sky2_read32(hw, B0_ISRC),
  3211. sky2_read32(hw, B0_IMSK),
  3212. sky2_read32(hw, B0_Y2_SP_ICR));
  3213. napi_disable(&hw->napi);
  3214. last = sky2_read16(hw, STAT_PUT_IDX);
  3215. if (hw->st_idx == last)
  3216. seq_puts(seq, "Status ring (empty)\n");
  3217. else {
  3218. seq_puts(seq, "Status ring\n");
  3219. for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
  3220. idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
  3221. const struct sky2_status_le *le = hw->st_le + idx;
  3222. seq_printf(seq, "[%d] %#x %d %#x\n",
  3223. idx, le->opcode, le->length, le->status);
  3224. }
  3225. seq_puts(seq, "\n");
  3226. }
  3227. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3228. sky2->tx_cons, sky2->tx_prod,
  3229. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3230. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3231. /* Dump contents of tx ring */
  3232. sop = 1;
  3233. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
  3234. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  3235. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3236. u32 a = le32_to_cpu(le->addr);
  3237. if (sop)
  3238. seq_printf(seq, "%u:", idx);
  3239. sop = 0;
  3240. switch(le->opcode & ~HW_OWNER) {
  3241. case OP_ADDR64:
  3242. seq_printf(seq, " %#x:", a);
  3243. break;
  3244. case OP_LRGLEN:
  3245. seq_printf(seq, " mtu=%d", a);
  3246. break;
  3247. case OP_VLAN:
  3248. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3249. break;
  3250. case OP_TCPLISW:
  3251. seq_printf(seq, " csum=%#x", a);
  3252. break;
  3253. case OP_LARGESEND:
  3254. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3255. break;
  3256. case OP_PACKET:
  3257. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3258. break;
  3259. case OP_BUFFER:
  3260. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3261. break;
  3262. default:
  3263. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3264. a, le16_to_cpu(le->length));
  3265. }
  3266. if (le->ctrl & EOP) {
  3267. seq_putc(seq, '\n');
  3268. sop = 1;
  3269. }
  3270. }
  3271. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3272. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3273. last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3274. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3275. sky2_read32(hw, B0_Y2_SP_LISR);
  3276. napi_enable(&hw->napi);
  3277. return 0;
  3278. }
  3279. static int sky2_debug_open(struct inode *inode, struct file *file)
  3280. {
  3281. return single_open(file, sky2_debug_show, inode->i_private);
  3282. }
  3283. static const struct file_operations sky2_debug_fops = {
  3284. .owner = THIS_MODULE,
  3285. .open = sky2_debug_open,
  3286. .read = seq_read,
  3287. .llseek = seq_lseek,
  3288. .release = single_release,
  3289. };
  3290. /*
  3291. * Use network device events to create/remove/rename
  3292. * debugfs file entries
  3293. */
  3294. static int sky2_device_event(struct notifier_block *unused,
  3295. unsigned long event, void *ptr)
  3296. {
  3297. struct net_device *dev = ptr;
  3298. struct sky2_port *sky2 = netdev_priv(dev);
  3299. if (dev->open != sky2_up || !sky2_debug)
  3300. return NOTIFY_DONE;
  3301. switch(event) {
  3302. case NETDEV_CHANGENAME:
  3303. if (sky2->debugfs) {
  3304. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3305. sky2_debug, dev->name);
  3306. }
  3307. break;
  3308. case NETDEV_GOING_DOWN:
  3309. if (sky2->debugfs) {
  3310. printk(KERN_DEBUG PFX "%s: remove debugfs\n",
  3311. dev->name);
  3312. debugfs_remove(sky2->debugfs);
  3313. sky2->debugfs = NULL;
  3314. }
  3315. break;
  3316. case NETDEV_UP:
  3317. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3318. sky2_debug, dev,
  3319. &sky2_debug_fops);
  3320. if (IS_ERR(sky2->debugfs))
  3321. sky2->debugfs = NULL;
  3322. }
  3323. return NOTIFY_DONE;
  3324. }
  3325. static struct notifier_block sky2_notifier = {
  3326. .notifier_call = sky2_device_event,
  3327. };
  3328. static __init void sky2_debug_init(void)
  3329. {
  3330. struct dentry *ent;
  3331. ent = debugfs_create_dir("sky2", NULL);
  3332. if (!ent || IS_ERR(ent))
  3333. return;
  3334. sky2_debug = ent;
  3335. register_netdevice_notifier(&sky2_notifier);
  3336. }
  3337. static __exit void sky2_debug_cleanup(void)
  3338. {
  3339. if (sky2_debug) {
  3340. unregister_netdevice_notifier(&sky2_notifier);
  3341. debugfs_remove(sky2_debug);
  3342. sky2_debug = NULL;
  3343. }
  3344. }
  3345. #else
  3346. #define sky2_debug_init()
  3347. #define sky2_debug_cleanup()
  3348. #endif
  3349. /* Initialize network device */
  3350. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3351. unsigned port,
  3352. int highmem, int wol)
  3353. {
  3354. struct sky2_port *sky2;
  3355. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3356. if (!dev) {
  3357. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  3358. return NULL;
  3359. }
  3360. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3361. dev->irq = hw->pdev->irq;
  3362. dev->open = sky2_up;
  3363. dev->stop = sky2_down;
  3364. dev->do_ioctl = sky2_ioctl;
  3365. dev->hard_start_xmit = sky2_xmit_frame;
  3366. dev->set_multicast_list = sky2_set_multicast;
  3367. dev->set_mac_address = sky2_set_mac_address;
  3368. dev->change_mtu = sky2_change_mtu;
  3369. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3370. dev->tx_timeout = sky2_tx_timeout;
  3371. dev->watchdog_timeo = TX_WATCHDOG;
  3372. #ifdef CONFIG_NET_POLL_CONTROLLER
  3373. if (port == 0)
  3374. dev->poll_controller = sky2_netpoll;
  3375. #endif
  3376. sky2 = netdev_priv(dev);
  3377. sky2->netdev = dev;
  3378. sky2->hw = hw;
  3379. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3380. /* Auto speed and flow control */
  3381. sky2->autoneg = AUTONEG_ENABLE;
  3382. sky2->flow_mode = FC_BOTH;
  3383. sky2->duplex = -1;
  3384. sky2->speed = -1;
  3385. sky2->advertising = sky2_supported_modes(hw);
  3386. sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
  3387. sky2->wol = wol;
  3388. spin_lock_init(&sky2->phy_lock);
  3389. sky2->tx_pending = TX_DEF_PENDING;
  3390. sky2->rx_pending = RX_DEF_PENDING;
  3391. hw->dev[port] = dev;
  3392. sky2->port = port;
  3393. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  3394. if (highmem)
  3395. dev->features |= NETIF_F_HIGHDMA;
  3396. #ifdef SKY2_VLAN_TAG_USED
  3397. /* The workaround for FE+ status conflicts with VLAN tag detection. */
  3398. if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  3399. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
  3400. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3401. dev->vlan_rx_register = sky2_vlan_rx_register;
  3402. }
  3403. #endif
  3404. /* read the mac address */
  3405. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3406. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3407. return dev;
  3408. }
  3409. static void __devinit sky2_show_addr(struct net_device *dev)
  3410. {
  3411. const struct sky2_port *sky2 = netdev_priv(dev);
  3412. DECLARE_MAC_BUF(mac);
  3413. if (netif_msg_probe(sky2))
  3414. printk(KERN_INFO PFX "%s: addr %s\n",
  3415. dev->name, print_mac(mac, dev->dev_addr));
  3416. }
  3417. /* Handle software interrupt used during MSI test */
  3418. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3419. {
  3420. struct sky2_hw *hw = dev_id;
  3421. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3422. if (status == 0)
  3423. return IRQ_NONE;
  3424. if (status & Y2_IS_IRQ_SW) {
  3425. hw->flags |= SKY2_HW_USE_MSI;
  3426. wake_up(&hw->msi_wait);
  3427. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3428. }
  3429. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3430. return IRQ_HANDLED;
  3431. }
  3432. /* Test interrupt path by forcing a a software IRQ */
  3433. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3434. {
  3435. struct pci_dev *pdev = hw->pdev;
  3436. int err;
  3437. init_waitqueue_head (&hw->msi_wait);
  3438. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3439. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3440. if (err) {
  3441. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3442. return err;
  3443. }
  3444. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3445. sky2_read8(hw, B0_CTST);
  3446. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3447. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3448. /* MSI test failed, go back to INTx mode */
  3449. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3450. "switching to INTx mode.\n");
  3451. err = -EOPNOTSUPP;
  3452. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3453. }
  3454. sky2_write32(hw, B0_IMSK, 0);
  3455. sky2_read32(hw, B0_IMSK);
  3456. free_irq(pdev->irq, hw);
  3457. return err;
  3458. }
  3459. static int __devinit pci_wake_enabled(struct pci_dev *dev)
  3460. {
  3461. int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  3462. u16 value;
  3463. if (!pm)
  3464. return 0;
  3465. if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
  3466. return 0;
  3467. return value & PCI_PM_CTRL_PME_ENABLE;
  3468. }
  3469. /* This driver supports yukon2 chipset only */
  3470. static const char *sky2_name(u8 chipid, char *buf, int sz)
  3471. {
  3472. const char *name[] = {
  3473. "XL", /* 0xb3 */
  3474. "EC Ultra", /* 0xb4 */
  3475. "Extreme", /* 0xb5 */
  3476. "EC", /* 0xb6 */
  3477. "FE", /* 0xb7 */
  3478. "FE+", /* 0xb8 */
  3479. "Supreme", /* 0xb9 */
  3480. "UL 2", /* 0xba */
  3481. };
  3482. if (chipid >= CHIP_ID_YUKON_XL && chipid < CHIP_ID_YUKON_UL_2)
  3483. strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
  3484. else
  3485. snprintf(buf, sz, "(chip %#x)", chipid);
  3486. return buf;
  3487. }
  3488. static int __devinit sky2_probe(struct pci_dev *pdev,
  3489. const struct pci_device_id *ent)
  3490. {
  3491. struct net_device *dev;
  3492. struct sky2_hw *hw;
  3493. int err, using_dac = 0, wol_default;
  3494. char buf1[16];
  3495. err = pci_enable_device(pdev);
  3496. if (err) {
  3497. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3498. goto err_out;
  3499. }
  3500. err = pci_request_regions(pdev, DRV_NAME);
  3501. if (err) {
  3502. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3503. goto err_out_disable;
  3504. }
  3505. pci_set_master(pdev);
  3506. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3507. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  3508. using_dac = 1;
  3509. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  3510. if (err < 0) {
  3511. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3512. "for consistent allocations\n");
  3513. goto err_out_free_regions;
  3514. }
  3515. } else {
  3516. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  3517. if (err) {
  3518. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3519. goto err_out_free_regions;
  3520. }
  3521. }
  3522. wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
  3523. err = -ENOMEM;
  3524. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  3525. if (!hw) {
  3526. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3527. goto err_out_free_regions;
  3528. }
  3529. hw->pdev = pdev;
  3530. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3531. if (!hw->regs) {
  3532. dev_err(&pdev->dev, "cannot map device registers\n");
  3533. goto err_out_free_hw;
  3534. }
  3535. #ifdef __BIG_ENDIAN
  3536. /* The sk98lin vendor driver uses hardware byte swapping but
  3537. * this driver uses software swapping.
  3538. */
  3539. {
  3540. u32 reg;
  3541. reg = sky2_pci_read32(hw, PCI_DEV_REG2);
  3542. reg &= ~PCI_REV_DESC;
  3543. sky2_pci_write32(hw, PCI_DEV_REG2, reg);
  3544. }
  3545. #endif
  3546. /* ring for status responses */
  3547. hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
  3548. if (!hw->st_le)
  3549. goto err_out_iounmap;
  3550. err = sky2_init(hw);
  3551. if (err)
  3552. goto err_out_iounmap;
  3553. dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-2 %s rev %d\n",
  3554. DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
  3555. pdev->irq, sky2_name(hw->chip_id, buf1, sizeof(buf1)),
  3556. hw->chip_rev);
  3557. sky2_reset(hw);
  3558. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3559. if (!dev) {
  3560. err = -ENOMEM;
  3561. goto err_out_free_pci;
  3562. }
  3563. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3564. err = sky2_test_msi(hw);
  3565. if (err == -EOPNOTSUPP)
  3566. pci_disable_msi(pdev);
  3567. else if (err)
  3568. goto err_out_free_netdev;
  3569. }
  3570. err = register_netdev(dev);
  3571. if (err) {
  3572. dev_err(&pdev->dev, "cannot register net device\n");
  3573. goto err_out_free_netdev;
  3574. }
  3575. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  3576. err = request_irq(pdev->irq, sky2_intr,
  3577. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  3578. dev->name, hw);
  3579. if (err) {
  3580. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3581. goto err_out_unregister;
  3582. }
  3583. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3584. napi_enable(&hw->napi);
  3585. sky2_show_addr(dev);
  3586. if (hw->ports > 1) {
  3587. struct net_device *dev1;
  3588. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3589. if (!dev1)
  3590. dev_warn(&pdev->dev, "allocation for second device failed\n");
  3591. else if ((err = register_netdev(dev1))) {
  3592. dev_warn(&pdev->dev,
  3593. "register of second port failed (%d)\n", err);
  3594. hw->dev[1] = NULL;
  3595. free_netdev(dev1);
  3596. } else
  3597. sky2_show_addr(dev1);
  3598. }
  3599. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  3600. INIT_WORK(&hw->restart_work, sky2_restart);
  3601. pci_set_drvdata(pdev, hw);
  3602. return 0;
  3603. err_out_unregister:
  3604. if (hw->flags & SKY2_HW_USE_MSI)
  3605. pci_disable_msi(pdev);
  3606. unregister_netdev(dev);
  3607. err_out_free_netdev:
  3608. free_netdev(dev);
  3609. err_out_free_pci:
  3610. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3611. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3612. err_out_iounmap:
  3613. iounmap(hw->regs);
  3614. err_out_free_hw:
  3615. kfree(hw);
  3616. err_out_free_regions:
  3617. pci_release_regions(pdev);
  3618. err_out_disable:
  3619. pci_disable_device(pdev);
  3620. err_out:
  3621. pci_set_drvdata(pdev, NULL);
  3622. return err;
  3623. }
  3624. static void __devexit sky2_remove(struct pci_dev *pdev)
  3625. {
  3626. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3627. int i;
  3628. if (!hw)
  3629. return;
  3630. del_timer_sync(&hw->watchdog_timer);
  3631. cancel_work_sync(&hw->restart_work);
  3632. for (i = hw->ports-1; i >= 0; --i)
  3633. unregister_netdev(hw->dev[i]);
  3634. sky2_write32(hw, B0_IMSK, 0);
  3635. sky2_power_aux(hw);
  3636. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  3637. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3638. sky2_read8(hw, B0_CTST);
  3639. free_irq(pdev->irq, hw);
  3640. if (hw->flags & SKY2_HW_USE_MSI)
  3641. pci_disable_msi(pdev);
  3642. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3643. pci_release_regions(pdev);
  3644. pci_disable_device(pdev);
  3645. for (i = hw->ports-1; i >= 0; --i)
  3646. free_netdev(hw->dev[i]);
  3647. iounmap(hw->regs);
  3648. kfree(hw);
  3649. pci_set_drvdata(pdev, NULL);
  3650. }
  3651. #ifdef CONFIG_PM
  3652. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3653. {
  3654. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3655. int i, wol = 0;
  3656. if (!hw)
  3657. return 0;
  3658. del_timer_sync(&hw->watchdog_timer);
  3659. cancel_work_sync(&hw->restart_work);
  3660. for (i = 0; i < hw->ports; i++) {
  3661. struct net_device *dev = hw->dev[i];
  3662. struct sky2_port *sky2 = netdev_priv(dev);
  3663. netif_device_detach(dev);
  3664. if (netif_running(dev))
  3665. sky2_down(dev);
  3666. if (sky2->wol)
  3667. sky2_wol_init(sky2);
  3668. wol |= sky2->wol;
  3669. }
  3670. sky2_write32(hw, B0_IMSK, 0);
  3671. napi_disable(&hw->napi);
  3672. sky2_power_aux(hw);
  3673. pci_save_state(pdev);
  3674. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3675. sky2_power_state(hw, pci_choose_state(pdev, state));
  3676. return 0;
  3677. }
  3678. static int sky2_resume(struct pci_dev *pdev)
  3679. {
  3680. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3681. int i, err;
  3682. if (!hw)
  3683. return 0;
  3684. sky2_power_state(hw, PCI_D0);
  3685. err = pci_restore_state(pdev);
  3686. if (err)
  3687. goto out;
  3688. pci_enable_wake(pdev, PCI_D0, 0);
  3689. /* Re-enable all clocks */
  3690. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  3691. hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3692. hw->chip_id == CHIP_ID_YUKON_FE_P)
  3693. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  3694. sky2_reset(hw);
  3695. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3696. napi_enable(&hw->napi);
  3697. for (i = 0; i < hw->ports; i++) {
  3698. struct net_device *dev = hw->dev[i];
  3699. netif_device_attach(dev);
  3700. if (netif_running(dev)) {
  3701. err = sky2_up(dev);
  3702. if (err) {
  3703. printk(KERN_ERR PFX "%s: could not up: %d\n",
  3704. dev->name, err);
  3705. rtnl_lock();
  3706. dev_close(dev);
  3707. rtnl_unlock();
  3708. goto out;
  3709. }
  3710. }
  3711. }
  3712. return 0;
  3713. out:
  3714. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3715. pci_disable_device(pdev);
  3716. return err;
  3717. }
  3718. #endif
  3719. static void sky2_shutdown(struct pci_dev *pdev)
  3720. {
  3721. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3722. int i, wol = 0;
  3723. if (!hw)
  3724. return;
  3725. del_timer_sync(&hw->watchdog_timer);
  3726. for (i = 0; i < hw->ports; i++) {
  3727. struct net_device *dev = hw->dev[i];
  3728. struct sky2_port *sky2 = netdev_priv(dev);
  3729. if (sky2->wol) {
  3730. wol = 1;
  3731. sky2_wol_init(sky2);
  3732. }
  3733. }
  3734. if (wol)
  3735. sky2_power_aux(hw);
  3736. pci_enable_wake(pdev, PCI_D3hot, wol);
  3737. pci_enable_wake(pdev, PCI_D3cold, wol);
  3738. pci_disable_device(pdev);
  3739. sky2_power_state(hw, PCI_D3hot);
  3740. }
  3741. static struct pci_driver sky2_driver = {
  3742. .name = DRV_NAME,
  3743. .id_table = sky2_id_table,
  3744. .probe = sky2_probe,
  3745. .remove = __devexit_p(sky2_remove),
  3746. #ifdef CONFIG_PM
  3747. .suspend = sky2_suspend,
  3748. .resume = sky2_resume,
  3749. #endif
  3750. .shutdown = sky2_shutdown,
  3751. };
  3752. static int __init sky2_init_module(void)
  3753. {
  3754. sky2_debug_init();
  3755. return pci_register_driver(&sky2_driver);
  3756. }
  3757. static void __exit sky2_cleanup_module(void)
  3758. {
  3759. pci_unregister_driver(&sky2_driver);
  3760. sky2_debug_cleanup();
  3761. }
  3762. module_init(sky2_init_module);
  3763. module_exit(sky2_cleanup_module);
  3764. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3765. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3766. MODULE_LICENSE("GPL");
  3767. MODULE_VERSION(DRV_VERSION);