tlv320dac33.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310
  1. /*
  2. * ALSA SoC Texas Instruments TLV320DAC33 codec driver
  3. *
  4. * Author: Peter Ujfalusi <peter.ujfalusi@nokia.com>
  5. *
  6. * Copyright: (C) 2009 Nokia Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. */
  23. #include <linux/module.h>
  24. #include <linux/moduleparam.h>
  25. #include <linux/init.h>
  26. #include <linux/delay.h>
  27. #include <linux/pm.h>
  28. #include <linux/i2c.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/gpio.h>
  32. #include <linux/regulator/consumer.h>
  33. #include <sound/core.h>
  34. #include <sound/pcm.h>
  35. #include <sound/pcm_params.h>
  36. #include <sound/soc.h>
  37. #include <sound/soc-dapm.h>
  38. #include <sound/initval.h>
  39. #include <sound/tlv.h>
  40. #include <sound/tlv320dac33-plat.h>
  41. #include "tlv320dac33.h"
  42. #define DAC33_BUFFER_SIZE_BYTES 24576 /* bytes, 12288 16 bit words,
  43. * 6144 stereo */
  44. #define DAC33_BUFFER_SIZE_SAMPLES 6144
  45. #define NSAMPLE_MAX 5700
  46. #define LATENCY_TIME_MS 20
  47. static struct snd_soc_codec *tlv320dac33_codec;
  48. enum dac33_state {
  49. DAC33_IDLE = 0,
  50. DAC33_PREFILL,
  51. DAC33_PLAYBACK,
  52. DAC33_FLUSH,
  53. };
  54. enum dac33_fifo_modes {
  55. DAC33_FIFO_BYPASS = 0,
  56. DAC33_FIFO_MODE1,
  57. DAC33_FIFO_LAST_MODE,
  58. };
  59. #define DAC33_NUM_SUPPLIES 3
  60. static const char *dac33_supply_names[DAC33_NUM_SUPPLIES] = {
  61. "AVDD",
  62. "DVDD",
  63. "IOVDD",
  64. };
  65. struct tlv320dac33_priv {
  66. struct mutex mutex;
  67. struct workqueue_struct *dac33_wq;
  68. struct work_struct work;
  69. struct snd_soc_codec codec;
  70. struct regulator_bulk_data supplies[DAC33_NUM_SUPPLIES];
  71. int power_gpio;
  72. int chip_power;
  73. int irq;
  74. unsigned int refclk;
  75. unsigned int alarm_threshold; /* set to be half of LATENCY_TIME_MS */
  76. unsigned int nsample_min; /* nsample should not be lower than
  77. * this */
  78. unsigned int nsample_max; /* nsample should not be higher than
  79. * this */
  80. enum dac33_fifo_modes fifo_mode;/* FIFO mode selection */
  81. unsigned int nsample; /* burst read amount from host */
  82. enum dac33_state state;
  83. };
  84. static const u8 dac33_reg[DAC33_CACHEREGNUM] = {
  85. 0x00, 0x00, 0x00, 0x00, /* 0x00 - 0x03 */
  86. 0x00, 0x00, 0x00, 0x00, /* 0x04 - 0x07 */
  87. 0x00, 0x00, 0x00, 0x00, /* 0x08 - 0x0b */
  88. 0x00, 0x00, 0x00, 0x00, /* 0x0c - 0x0f */
  89. 0x00, 0x00, 0x00, 0x00, /* 0x10 - 0x13 */
  90. 0x00, 0x00, 0x00, 0x00, /* 0x14 - 0x17 */
  91. 0x00, 0x00, 0x00, 0x00, /* 0x18 - 0x1b */
  92. 0x00, 0x00, 0x00, 0x00, /* 0x1c - 0x1f */
  93. 0x00, 0x00, 0x00, 0x00, /* 0x20 - 0x23 */
  94. 0x00, 0x00, 0x00, 0x00, /* 0x24 - 0x27 */
  95. 0x00, 0x00, 0x00, 0x00, /* 0x28 - 0x2b */
  96. 0x00, 0x00, 0x00, 0x80, /* 0x2c - 0x2f */
  97. 0x80, 0x00, 0x00, 0x00, /* 0x30 - 0x33 */
  98. 0x00, 0x00, 0x00, 0x00, /* 0x34 - 0x37 */
  99. 0x00, 0x00, /* 0x38 - 0x39 */
  100. /* Registers 0x3a - 0x3f are reserved */
  101. 0x00, 0x00, /* 0x3a - 0x3b */
  102. 0x00, 0x00, 0x00, 0x00, /* 0x3c - 0x3f */
  103. 0x00, 0x00, 0x00, 0x00, /* 0x40 - 0x43 */
  104. 0x00, 0x80, /* 0x44 - 0x45 */
  105. /* Registers 0x46 - 0x47 are reserved */
  106. 0x80, 0x80, /* 0x46 - 0x47 */
  107. 0x80, 0x00, 0x00, /* 0x48 - 0x4a */
  108. /* Registers 0x4b - 0x7c are reserved */
  109. 0x00, /* 0x4b */
  110. 0x00, 0x00, 0x00, 0x00, /* 0x4c - 0x4f */
  111. 0x00, 0x00, 0x00, 0x00, /* 0x50 - 0x53 */
  112. 0x00, 0x00, 0x00, 0x00, /* 0x54 - 0x57 */
  113. 0x00, 0x00, 0x00, 0x00, /* 0x58 - 0x5b */
  114. 0x00, 0x00, 0x00, 0x00, /* 0x5c - 0x5f */
  115. 0x00, 0x00, 0x00, 0x00, /* 0x60 - 0x63 */
  116. 0x00, 0x00, 0x00, 0x00, /* 0x64 - 0x67 */
  117. 0x00, 0x00, 0x00, 0x00, /* 0x68 - 0x6b */
  118. 0x00, 0x00, 0x00, 0x00, /* 0x6c - 0x6f */
  119. 0x00, 0x00, 0x00, 0x00, /* 0x70 - 0x73 */
  120. 0x00, 0x00, 0x00, 0x00, /* 0x74 - 0x77 */
  121. 0x00, 0x00, 0x00, 0x00, /* 0x78 - 0x7b */
  122. 0x00, /* 0x7c */
  123. 0xda, 0x33, 0x03, /* 0x7d - 0x7f */
  124. };
  125. /* Register read and write */
  126. static inline unsigned int dac33_read_reg_cache(struct snd_soc_codec *codec,
  127. unsigned reg)
  128. {
  129. u8 *cache = codec->reg_cache;
  130. if (reg >= DAC33_CACHEREGNUM)
  131. return 0;
  132. return cache[reg];
  133. }
  134. static inline void dac33_write_reg_cache(struct snd_soc_codec *codec,
  135. u8 reg, u8 value)
  136. {
  137. u8 *cache = codec->reg_cache;
  138. if (reg >= DAC33_CACHEREGNUM)
  139. return;
  140. cache[reg] = value;
  141. }
  142. static int dac33_read(struct snd_soc_codec *codec, unsigned int reg,
  143. u8 *value)
  144. {
  145. struct tlv320dac33_priv *dac33 = codec->private_data;
  146. int val;
  147. *value = reg & 0xff;
  148. /* If powered off, return the cached value */
  149. if (dac33->chip_power) {
  150. val = i2c_smbus_read_byte_data(codec->control_data, value[0]);
  151. if (val < 0) {
  152. dev_err(codec->dev, "Read failed (%d)\n", val);
  153. value[0] = dac33_read_reg_cache(codec, reg);
  154. } else {
  155. value[0] = val;
  156. dac33_write_reg_cache(codec, reg, val);
  157. }
  158. } else {
  159. value[0] = dac33_read_reg_cache(codec, reg);
  160. }
  161. return 0;
  162. }
  163. static int dac33_write(struct snd_soc_codec *codec, unsigned int reg,
  164. unsigned int value)
  165. {
  166. struct tlv320dac33_priv *dac33 = codec->private_data;
  167. u8 data[2];
  168. int ret = 0;
  169. /*
  170. * data is
  171. * D15..D8 dac33 register offset
  172. * D7...D0 register data
  173. */
  174. data[0] = reg & 0xff;
  175. data[1] = value & 0xff;
  176. dac33_write_reg_cache(codec, data[0], data[1]);
  177. if (dac33->chip_power) {
  178. ret = codec->hw_write(codec->control_data, data, 2);
  179. if (ret != 2)
  180. dev_err(codec->dev, "Write failed (%d)\n", ret);
  181. else
  182. ret = 0;
  183. }
  184. return ret;
  185. }
  186. static int dac33_write_locked(struct snd_soc_codec *codec, unsigned int reg,
  187. unsigned int value)
  188. {
  189. struct tlv320dac33_priv *dac33 = codec->private_data;
  190. int ret;
  191. mutex_lock(&dac33->mutex);
  192. ret = dac33_write(codec, reg, value);
  193. mutex_unlock(&dac33->mutex);
  194. return ret;
  195. }
  196. #define DAC33_I2C_ADDR_AUTOINC 0x80
  197. static int dac33_write16(struct snd_soc_codec *codec, unsigned int reg,
  198. unsigned int value)
  199. {
  200. struct tlv320dac33_priv *dac33 = codec->private_data;
  201. u8 data[3];
  202. int ret = 0;
  203. /*
  204. * data is
  205. * D23..D16 dac33 register offset
  206. * D15..D8 register data MSB
  207. * D7...D0 register data LSB
  208. */
  209. data[0] = reg & 0xff;
  210. data[1] = (value >> 8) & 0xff;
  211. data[2] = value & 0xff;
  212. dac33_write_reg_cache(codec, data[0], data[1]);
  213. dac33_write_reg_cache(codec, data[0] + 1, data[2]);
  214. if (dac33->chip_power) {
  215. /* We need to set autoincrement mode for 16 bit writes */
  216. data[0] |= DAC33_I2C_ADDR_AUTOINC;
  217. ret = codec->hw_write(codec->control_data, data, 3);
  218. if (ret != 3)
  219. dev_err(codec->dev, "Write failed (%d)\n", ret);
  220. else
  221. ret = 0;
  222. }
  223. return ret;
  224. }
  225. static void dac33_restore_regs(struct snd_soc_codec *codec)
  226. {
  227. struct tlv320dac33_priv *dac33 = codec->private_data;
  228. u8 *cache = codec->reg_cache;
  229. u8 data[2];
  230. int i, ret;
  231. if (!dac33->chip_power)
  232. return;
  233. for (i = DAC33_PWR_CTRL; i <= DAC33_INTP_CTRL_B; i++) {
  234. data[0] = i;
  235. data[1] = cache[i];
  236. /* Skip the read only registers */
  237. if ((i >= DAC33_INT_OSC_STATUS &&
  238. i <= DAC33_INT_OSC_FREQ_RAT_READ_B) ||
  239. (i >= DAC33_FIFO_WPTR_MSB && i <= DAC33_FIFO_IRQ_FLAG) ||
  240. i == DAC33_DAC_STATUS_FLAGS ||
  241. i == DAC33_SRC_EST_REF_CLK_RATIO_A ||
  242. i == DAC33_SRC_EST_REF_CLK_RATIO_B)
  243. continue;
  244. ret = codec->hw_write(codec->control_data, data, 2);
  245. if (ret != 2)
  246. dev_err(codec->dev, "Write failed (%d)\n", ret);
  247. }
  248. for (i = DAC33_LDAC_PWR_CTRL; i <= DAC33_LINEL_TO_LLO_VOL; i++) {
  249. data[0] = i;
  250. data[1] = cache[i];
  251. ret = codec->hw_write(codec->control_data, data, 2);
  252. if (ret != 2)
  253. dev_err(codec->dev, "Write failed (%d)\n", ret);
  254. }
  255. for (i = DAC33_LINER_TO_RLO_VOL; i <= DAC33_OSC_TRIM; i++) {
  256. data[0] = i;
  257. data[1] = cache[i];
  258. ret = codec->hw_write(codec->control_data, data, 2);
  259. if (ret != 2)
  260. dev_err(codec->dev, "Write failed (%d)\n", ret);
  261. }
  262. }
  263. static inline void dac33_soft_power(struct snd_soc_codec *codec, int power)
  264. {
  265. u8 reg;
  266. reg = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  267. if (power)
  268. reg |= DAC33_PDNALLB;
  269. else
  270. reg &= ~DAC33_PDNALLB;
  271. dac33_write(codec, DAC33_PWR_CTRL, reg);
  272. }
  273. static int dac33_hard_power(struct snd_soc_codec *codec, int power)
  274. {
  275. struct tlv320dac33_priv *dac33 = codec->private_data;
  276. int ret;
  277. mutex_lock(&dac33->mutex);
  278. if (power) {
  279. ret = regulator_bulk_enable(ARRAY_SIZE(dac33->supplies),
  280. dac33->supplies);
  281. if (ret != 0) {
  282. dev_err(codec->dev,
  283. "Failed to enable supplies: %d\n", ret);
  284. goto exit;
  285. }
  286. if (dac33->power_gpio >= 0)
  287. gpio_set_value(dac33->power_gpio, 1);
  288. dac33->chip_power = 1;
  289. /* Restore registers */
  290. dac33_restore_regs(codec);
  291. dac33_soft_power(codec, 1);
  292. } else {
  293. dac33_soft_power(codec, 0);
  294. if (dac33->power_gpio >= 0)
  295. gpio_set_value(dac33->power_gpio, 0);
  296. ret = regulator_bulk_disable(ARRAY_SIZE(dac33->supplies),
  297. dac33->supplies);
  298. if (ret != 0) {
  299. dev_err(codec->dev,
  300. "Failed to disable supplies: %d\n", ret);
  301. goto exit;
  302. }
  303. dac33->chip_power = 0;
  304. }
  305. exit:
  306. mutex_unlock(&dac33->mutex);
  307. return ret;
  308. }
  309. static int dac33_get_nsample(struct snd_kcontrol *kcontrol,
  310. struct snd_ctl_elem_value *ucontrol)
  311. {
  312. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  313. struct tlv320dac33_priv *dac33 = codec->private_data;
  314. ucontrol->value.integer.value[0] = dac33->nsample;
  315. return 0;
  316. }
  317. static int dac33_set_nsample(struct snd_kcontrol *kcontrol,
  318. struct snd_ctl_elem_value *ucontrol)
  319. {
  320. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  321. struct tlv320dac33_priv *dac33 = codec->private_data;
  322. int ret = 0;
  323. if (dac33->nsample == ucontrol->value.integer.value[0])
  324. return 0;
  325. if (ucontrol->value.integer.value[0] < dac33->nsample_min ||
  326. ucontrol->value.integer.value[0] > dac33->nsample_max)
  327. ret = -EINVAL;
  328. else
  329. dac33->nsample = ucontrol->value.integer.value[0];
  330. return ret;
  331. }
  332. static int dac33_get_fifo_mode(struct snd_kcontrol *kcontrol,
  333. struct snd_ctl_elem_value *ucontrol)
  334. {
  335. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  336. struct tlv320dac33_priv *dac33 = codec->private_data;
  337. ucontrol->value.integer.value[0] = dac33->fifo_mode;
  338. return 0;
  339. }
  340. static int dac33_set_fifo_mode(struct snd_kcontrol *kcontrol,
  341. struct snd_ctl_elem_value *ucontrol)
  342. {
  343. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  344. struct tlv320dac33_priv *dac33 = codec->private_data;
  345. int ret = 0;
  346. if (dac33->fifo_mode == ucontrol->value.integer.value[0])
  347. return 0;
  348. /* Do not allow changes while stream is running*/
  349. if (codec->active)
  350. return -EPERM;
  351. if (ucontrol->value.integer.value[0] < 0 ||
  352. ucontrol->value.integer.value[0] >= DAC33_FIFO_LAST_MODE)
  353. ret = -EINVAL;
  354. else
  355. dac33->fifo_mode = ucontrol->value.integer.value[0];
  356. return ret;
  357. }
  358. /* Codec operation modes */
  359. static const char *dac33_fifo_mode_texts[] = {
  360. "Bypass", "Mode 1"
  361. };
  362. static const struct soc_enum dac33_fifo_mode_enum =
  363. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dac33_fifo_mode_texts),
  364. dac33_fifo_mode_texts);
  365. /*
  366. * DACL/R digital volume control:
  367. * from 0 dB to -63.5 in 0.5 dB steps
  368. * Need to be inverted later on:
  369. * 0x00 == 0 dB
  370. * 0x7f == -63.5 dB
  371. */
  372. static DECLARE_TLV_DB_SCALE(dac_digivol_tlv, -6350, 50, 0);
  373. static const struct snd_kcontrol_new dac33_snd_controls[] = {
  374. SOC_DOUBLE_R_TLV("DAC Digital Playback Volume",
  375. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL,
  376. 0, 0x7f, 1, dac_digivol_tlv),
  377. SOC_DOUBLE_R("DAC Digital Playback Switch",
  378. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL, 7, 1, 1),
  379. SOC_DOUBLE_R("Line to Line Out Volume",
  380. DAC33_LINEL_TO_LLO_VOL, DAC33_LINER_TO_RLO_VOL, 0, 127, 1),
  381. };
  382. static const struct snd_kcontrol_new dac33_nsample_snd_controls[] = {
  383. SOC_SINGLE_EXT("nSample", 0, 0, 5900, 0,
  384. dac33_get_nsample, dac33_set_nsample),
  385. SOC_ENUM_EXT("FIFO Mode", dac33_fifo_mode_enum,
  386. dac33_get_fifo_mode, dac33_set_fifo_mode),
  387. };
  388. /* Analog bypass */
  389. static const struct snd_kcontrol_new dac33_dapm_abypassl_control =
  390. SOC_DAPM_SINGLE("Switch", DAC33_LINEL_TO_LLO_VOL, 7, 1, 1);
  391. static const struct snd_kcontrol_new dac33_dapm_abypassr_control =
  392. SOC_DAPM_SINGLE("Switch", DAC33_LINER_TO_RLO_VOL, 7, 1, 1);
  393. static const struct snd_soc_dapm_widget dac33_dapm_widgets[] = {
  394. SND_SOC_DAPM_OUTPUT("LEFT_LO"),
  395. SND_SOC_DAPM_OUTPUT("RIGHT_LO"),
  396. SND_SOC_DAPM_INPUT("LINEL"),
  397. SND_SOC_DAPM_INPUT("LINER"),
  398. SND_SOC_DAPM_DAC("DACL", "Left Playback", DAC33_LDAC_PWR_CTRL, 2, 0),
  399. SND_SOC_DAPM_DAC("DACR", "Right Playback", DAC33_RDAC_PWR_CTRL, 2, 0),
  400. /* Analog bypass */
  401. SND_SOC_DAPM_SWITCH("Analog Left Bypass", SND_SOC_NOPM, 0, 0,
  402. &dac33_dapm_abypassl_control),
  403. SND_SOC_DAPM_SWITCH("Analog Right Bypass", SND_SOC_NOPM, 0, 0,
  404. &dac33_dapm_abypassr_control),
  405. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Left Amp Power",
  406. DAC33_OUT_AMP_PWR_CTRL, 6, 3, 3, 0),
  407. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Right Amp Power",
  408. DAC33_OUT_AMP_PWR_CTRL, 4, 3, 3, 0),
  409. };
  410. static const struct snd_soc_dapm_route audio_map[] = {
  411. /* Analog bypass */
  412. {"Analog Left Bypass", "Switch", "LINEL"},
  413. {"Analog Right Bypass", "Switch", "LINER"},
  414. {"Output Left Amp Power", NULL, "DACL"},
  415. {"Output Right Amp Power", NULL, "DACR"},
  416. {"Output Left Amp Power", NULL, "Analog Left Bypass"},
  417. {"Output Right Amp Power", NULL, "Analog Right Bypass"},
  418. /* output */
  419. {"LEFT_LO", NULL, "Output Left Amp Power"},
  420. {"RIGHT_LO", NULL, "Output Right Amp Power"},
  421. };
  422. static int dac33_add_widgets(struct snd_soc_codec *codec)
  423. {
  424. snd_soc_dapm_new_controls(codec, dac33_dapm_widgets,
  425. ARRAY_SIZE(dac33_dapm_widgets));
  426. /* set up audio path interconnects */
  427. snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
  428. return 0;
  429. }
  430. static int dac33_set_bias_level(struct snd_soc_codec *codec,
  431. enum snd_soc_bias_level level)
  432. {
  433. int ret;
  434. switch (level) {
  435. case SND_SOC_BIAS_ON:
  436. dac33_soft_power(codec, 1);
  437. break;
  438. case SND_SOC_BIAS_PREPARE:
  439. break;
  440. case SND_SOC_BIAS_STANDBY:
  441. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  442. ret = dac33_hard_power(codec, 1);
  443. if (ret != 0)
  444. return ret;
  445. }
  446. dac33_soft_power(codec, 0);
  447. break;
  448. case SND_SOC_BIAS_OFF:
  449. ret = dac33_hard_power(codec, 0);
  450. if (ret != 0)
  451. return ret;
  452. break;
  453. }
  454. codec->bias_level = level;
  455. return 0;
  456. }
  457. static void dac33_work(struct work_struct *work)
  458. {
  459. struct snd_soc_codec *codec;
  460. struct tlv320dac33_priv *dac33;
  461. u8 reg;
  462. dac33 = container_of(work, struct tlv320dac33_priv, work);
  463. codec = &dac33->codec;
  464. mutex_lock(&dac33->mutex);
  465. switch (dac33->state) {
  466. case DAC33_PREFILL:
  467. dac33->state = DAC33_PLAYBACK;
  468. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  469. DAC33_THRREG(dac33->nsample));
  470. dac33_write16(codec, DAC33_PREFILL_MSB,
  471. DAC33_THRREG(dac33->alarm_threshold));
  472. break;
  473. case DAC33_PLAYBACK:
  474. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  475. DAC33_THRREG(dac33->nsample));
  476. break;
  477. case DAC33_IDLE:
  478. break;
  479. case DAC33_FLUSH:
  480. dac33->state = DAC33_IDLE;
  481. /* Mask all interrupts from dac33 */
  482. dac33_write(codec, DAC33_FIFO_IRQ_MASK, 0);
  483. /* flush fifo */
  484. reg = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  485. reg |= DAC33_FIFOFLUSH;
  486. dac33_write(codec, DAC33_FIFO_CTRL_A, reg);
  487. break;
  488. }
  489. mutex_unlock(&dac33->mutex);
  490. }
  491. static irqreturn_t dac33_interrupt_handler(int irq, void *dev)
  492. {
  493. struct snd_soc_codec *codec = dev;
  494. struct tlv320dac33_priv *dac33 = codec->private_data;
  495. queue_work(dac33->dac33_wq, &dac33->work);
  496. return IRQ_HANDLED;
  497. }
  498. static void dac33_shutdown(struct snd_pcm_substream *substream,
  499. struct snd_soc_dai *dai)
  500. {
  501. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  502. struct snd_soc_device *socdev = rtd->socdev;
  503. struct snd_soc_codec *codec = socdev->card->codec;
  504. struct tlv320dac33_priv *dac33 = codec->private_data;
  505. unsigned int pwr_ctrl;
  506. /* Stop pending workqueue */
  507. if (dac33->fifo_mode)
  508. cancel_work_sync(&dac33->work);
  509. mutex_lock(&dac33->mutex);
  510. pwr_ctrl = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  511. pwr_ctrl &= ~(DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB);
  512. dac33_write(codec, DAC33_PWR_CTRL, pwr_ctrl);
  513. mutex_unlock(&dac33->mutex);
  514. }
  515. static void dac33_oscwait(struct snd_soc_codec *codec)
  516. {
  517. int timeout = 20;
  518. u8 reg;
  519. do {
  520. msleep(1);
  521. dac33_read(codec, DAC33_INT_OSC_STATUS, &reg);
  522. } while (((reg & 0x03) != DAC33_OSCSTATUS_NORMAL) && timeout--);
  523. if ((reg & 0x03) != DAC33_OSCSTATUS_NORMAL)
  524. dev_err(codec->dev,
  525. "internal oscillator calibration failed\n");
  526. }
  527. static int dac33_hw_params(struct snd_pcm_substream *substream,
  528. struct snd_pcm_hw_params *params,
  529. struct snd_soc_dai *dai)
  530. {
  531. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  532. struct snd_soc_device *socdev = rtd->socdev;
  533. struct snd_soc_codec *codec = socdev->card->codec;
  534. /* Check parameters for validity */
  535. switch (params_rate(params)) {
  536. case 44100:
  537. case 48000:
  538. break;
  539. default:
  540. dev_err(codec->dev, "unsupported rate %d\n",
  541. params_rate(params));
  542. return -EINVAL;
  543. }
  544. switch (params_format(params)) {
  545. case SNDRV_PCM_FORMAT_S16_LE:
  546. break;
  547. default:
  548. dev_err(codec->dev, "unsupported format %d\n",
  549. params_format(params));
  550. return -EINVAL;
  551. }
  552. return 0;
  553. }
  554. #define CALC_OSCSET(rate, refclk) ( \
  555. ((((rate * 10000) / refclk) * 4096) + 5000) / 10000)
  556. #define CALC_RATIOSET(rate, refclk) ( \
  557. ((((refclk * 100000) / rate) * 16384) + 50000) / 100000)
  558. /*
  559. * tlv320dac33 is strict on the sequence of the register writes, if the register
  560. * writes happens in different order, than dac33 might end up in unknown state.
  561. * Use the known, working sequence of register writes to initialize the dac33.
  562. */
  563. static int dac33_prepare_chip(struct snd_pcm_substream *substream)
  564. {
  565. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  566. struct snd_soc_device *socdev = rtd->socdev;
  567. struct snd_soc_codec *codec = socdev->card->codec;
  568. struct tlv320dac33_priv *dac33 = codec->private_data;
  569. unsigned int oscset, ratioset, pwr_ctrl, reg_tmp;
  570. u8 aictrl_a, fifoctrl_a;
  571. switch (substream->runtime->rate) {
  572. case 44100:
  573. case 48000:
  574. oscset = CALC_OSCSET(substream->runtime->rate, dac33->refclk);
  575. ratioset = CALC_RATIOSET(substream->runtime->rate,
  576. dac33->refclk);
  577. break;
  578. default:
  579. dev_err(codec->dev, "unsupported rate %d\n",
  580. substream->runtime->rate);
  581. return -EINVAL;
  582. }
  583. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  584. aictrl_a &= ~(DAC33_NCYCL_MASK | DAC33_WLEN_MASK);
  585. fifoctrl_a = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  586. fifoctrl_a &= ~DAC33_WIDTH;
  587. switch (substream->runtime->format) {
  588. case SNDRV_PCM_FORMAT_S16_LE:
  589. aictrl_a |= (DAC33_NCYCL_16 | DAC33_WLEN_16);
  590. fifoctrl_a |= DAC33_WIDTH;
  591. break;
  592. default:
  593. dev_err(codec->dev, "unsupported format %d\n",
  594. substream->runtime->format);
  595. return -EINVAL;
  596. }
  597. mutex_lock(&dac33->mutex);
  598. dac33_soft_power(codec, 1);
  599. reg_tmp = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  600. dac33_write(codec, DAC33_INT_OSC_CTRL, reg_tmp);
  601. /* Write registers 0x08 and 0x09 (MSB, LSB) */
  602. dac33_write16(codec, DAC33_INT_OSC_FREQ_RAT_A, oscset);
  603. /* calib time: 128 is a nice number ;) */
  604. dac33_write(codec, DAC33_CALIB_TIME, 128);
  605. /* adjustment treshold & step */
  606. dac33_write(codec, DAC33_INT_OSC_CTRL_B, DAC33_ADJTHRSHLD(2) |
  607. DAC33_ADJSTEP(1));
  608. /* div=4 / gain=1 / div */
  609. dac33_write(codec, DAC33_INT_OSC_CTRL_C, DAC33_REFDIV(4));
  610. pwr_ctrl = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  611. pwr_ctrl |= DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB;
  612. dac33_write(codec, DAC33_PWR_CTRL, pwr_ctrl);
  613. dac33_oscwait(codec);
  614. if (dac33->fifo_mode) {
  615. /* 50-51 : ASRC Control registers */
  616. dac33_write(codec, DAC33_ASRC_CTRL_A, (1 << 4)); /* div=2 */
  617. dac33_write(codec, DAC33_ASRC_CTRL_B, 1); /* ??? */
  618. /* Write registers 0x34 and 0x35 (MSB, LSB) */
  619. dac33_write16(codec, DAC33_SRC_REF_CLK_RATIO_A, ratioset);
  620. /* Set interrupts to high active */
  621. dac33_write(codec, DAC33_INTP_CTRL_A, DAC33_INTPM_AHIGH);
  622. dac33_write(codec, DAC33_FIFO_IRQ_MODE_B,
  623. DAC33_ATM(DAC33_FIFO_IRQ_MODE_LEVEL));
  624. dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MAT);
  625. } else {
  626. /* 50-51 : ASRC Control registers */
  627. dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCBYP);
  628. dac33_write(codec, DAC33_ASRC_CTRL_B, 0); /* ??? */
  629. }
  630. if (dac33->fifo_mode)
  631. fifoctrl_a &= ~DAC33_FBYPAS;
  632. else
  633. fifoctrl_a |= DAC33_FBYPAS;
  634. dac33_write(codec, DAC33_FIFO_CTRL_A, fifoctrl_a);
  635. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  636. reg_tmp = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  637. if (dac33->fifo_mode)
  638. reg_tmp &= ~DAC33_BCLKON;
  639. else
  640. reg_tmp |= DAC33_BCLKON;
  641. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_B, reg_tmp);
  642. if (dac33->fifo_mode) {
  643. /* 20: BCLK divide ratio */
  644. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C, 3);
  645. dac33_write16(codec, DAC33_ATHR_MSB,
  646. DAC33_THRREG(dac33->alarm_threshold));
  647. } else {
  648. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C, 32);
  649. }
  650. mutex_unlock(&dac33->mutex);
  651. return 0;
  652. }
  653. static void dac33_calculate_times(struct snd_pcm_substream *substream)
  654. {
  655. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  656. struct snd_soc_device *socdev = rtd->socdev;
  657. struct snd_soc_codec *codec = socdev->card->codec;
  658. struct tlv320dac33_priv *dac33 = codec->private_data;
  659. unsigned int nsample_limit;
  660. /* Number of samples (16bit, stereo) in one period */
  661. dac33->nsample_min = snd_pcm_lib_period_bytes(substream) / 4;
  662. /* Number of samples (16bit, stereo) in ALSA buffer */
  663. dac33->nsample_max = snd_pcm_lib_buffer_bytes(substream) / 4;
  664. /* Subtract one period from the total */
  665. dac33->nsample_max -= dac33->nsample_min;
  666. /* Number of samples for LATENCY_TIME_MS / 2 */
  667. dac33->alarm_threshold = substream->runtime->rate /
  668. (1000 / (LATENCY_TIME_MS / 2));
  669. /* Find and fix up the lowest nsmaple limit */
  670. nsample_limit = substream->runtime->rate / (1000 / LATENCY_TIME_MS);
  671. if (dac33->nsample_min < nsample_limit)
  672. dac33->nsample_min = nsample_limit;
  673. if (dac33->nsample < dac33->nsample_min)
  674. dac33->nsample = dac33->nsample_min;
  675. /*
  676. * Find and fix up the highest nsmaple limit
  677. * In order to not overflow the DAC33 buffer substract the
  678. * alarm_threshold value from the size of the DAC33 buffer
  679. */
  680. nsample_limit = DAC33_BUFFER_SIZE_SAMPLES - dac33->alarm_threshold;
  681. if (dac33->nsample_max > nsample_limit)
  682. dac33->nsample_max = nsample_limit;
  683. if (dac33->nsample > dac33->nsample_max)
  684. dac33->nsample = dac33->nsample_max;
  685. }
  686. static int dac33_pcm_prepare(struct snd_pcm_substream *substream,
  687. struct snd_soc_dai *dai)
  688. {
  689. dac33_calculate_times(substream);
  690. dac33_prepare_chip(substream);
  691. return 0;
  692. }
  693. static int dac33_pcm_trigger(struct snd_pcm_substream *substream, int cmd,
  694. struct snd_soc_dai *dai)
  695. {
  696. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  697. struct snd_soc_device *socdev = rtd->socdev;
  698. struct snd_soc_codec *codec = socdev->card->codec;
  699. struct tlv320dac33_priv *dac33 = codec->private_data;
  700. int ret = 0;
  701. switch (cmd) {
  702. case SNDRV_PCM_TRIGGER_START:
  703. case SNDRV_PCM_TRIGGER_RESUME:
  704. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  705. if (dac33->fifo_mode) {
  706. dac33->state = DAC33_PREFILL;
  707. queue_work(dac33->dac33_wq, &dac33->work);
  708. }
  709. break;
  710. case SNDRV_PCM_TRIGGER_STOP:
  711. case SNDRV_PCM_TRIGGER_SUSPEND:
  712. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  713. if (dac33->fifo_mode) {
  714. dac33->state = DAC33_FLUSH;
  715. queue_work(dac33->dac33_wq, &dac33->work);
  716. }
  717. break;
  718. default:
  719. ret = -EINVAL;
  720. }
  721. return ret;
  722. }
  723. static int dac33_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  724. int clk_id, unsigned int freq, int dir)
  725. {
  726. struct snd_soc_codec *codec = codec_dai->codec;
  727. struct tlv320dac33_priv *dac33 = codec->private_data;
  728. u8 ioc_reg, asrcb_reg;
  729. ioc_reg = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  730. asrcb_reg = dac33_read_reg_cache(codec, DAC33_ASRC_CTRL_B);
  731. switch (clk_id) {
  732. case TLV320DAC33_MCLK:
  733. ioc_reg |= DAC33_REFSEL;
  734. asrcb_reg |= DAC33_SRCREFSEL;
  735. break;
  736. case TLV320DAC33_SLEEPCLK:
  737. ioc_reg &= ~DAC33_REFSEL;
  738. asrcb_reg &= ~DAC33_SRCREFSEL;
  739. break;
  740. default:
  741. dev_err(codec->dev, "Invalid clock ID (%d)\n", clk_id);
  742. break;
  743. }
  744. dac33->refclk = freq;
  745. dac33_write_reg_cache(codec, DAC33_INT_OSC_CTRL, ioc_reg);
  746. dac33_write_reg_cache(codec, DAC33_ASRC_CTRL_B, asrcb_reg);
  747. return 0;
  748. }
  749. static int dac33_set_dai_fmt(struct snd_soc_dai *codec_dai,
  750. unsigned int fmt)
  751. {
  752. struct snd_soc_codec *codec = codec_dai->codec;
  753. u8 aictrl_a, aictrl_b;
  754. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  755. aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  756. /* set master/slave audio interface */
  757. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  758. case SND_SOC_DAIFMT_CBM_CFM:
  759. /* Codec Master */
  760. aictrl_a |= (DAC33_MSBCLK | DAC33_MSWCLK);
  761. break;
  762. case SND_SOC_DAIFMT_CBS_CFS:
  763. /* Codec Slave */
  764. aictrl_a &= ~(DAC33_MSBCLK | DAC33_MSWCLK);
  765. break;
  766. default:
  767. return -EINVAL;
  768. }
  769. aictrl_a &= ~DAC33_AFMT_MASK;
  770. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  771. case SND_SOC_DAIFMT_I2S:
  772. aictrl_a |= DAC33_AFMT_I2S;
  773. break;
  774. case SND_SOC_DAIFMT_DSP_A:
  775. aictrl_a |= DAC33_AFMT_DSP;
  776. aictrl_b &= ~DAC33_DATA_DELAY_MASK;
  777. aictrl_b |= DAC33_DATA_DELAY(1); /* 1 bit delay */
  778. break;
  779. case SND_SOC_DAIFMT_DSP_B:
  780. aictrl_a |= DAC33_AFMT_DSP;
  781. aictrl_b &= ~DAC33_DATA_DELAY_MASK; /* No delay */
  782. break;
  783. case SND_SOC_DAIFMT_RIGHT_J:
  784. aictrl_a |= DAC33_AFMT_RIGHT_J;
  785. break;
  786. case SND_SOC_DAIFMT_LEFT_J:
  787. aictrl_a |= DAC33_AFMT_LEFT_J;
  788. break;
  789. default:
  790. dev_err(codec->dev, "Unsupported format (%u)\n",
  791. fmt & SND_SOC_DAIFMT_FORMAT_MASK);
  792. return -EINVAL;
  793. }
  794. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  795. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
  796. return 0;
  797. }
  798. static void dac33_init_chip(struct snd_soc_codec *codec)
  799. {
  800. /* 44-46: DAC Control Registers */
  801. /* A : DAC sample rate Fsref/1.5 */
  802. dac33_write(codec, DAC33_DAC_CTRL_A, DAC33_DACRATE(1));
  803. /* B : DAC src=normal, not muted */
  804. dac33_write(codec, DAC33_DAC_CTRL_B, DAC33_DACSRCR_RIGHT |
  805. DAC33_DACSRCL_LEFT);
  806. /* C : (defaults) */
  807. dac33_write(codec, DAC33_DAC_CTRL_C, 0x00);
  808. /* 64-65 : L&R DAC power control
  809. Line In -> OUT 1V/V Gain, DAC -> OUT 4V/V Gain*/
  810. dac33_write(codec, DAC33_LDAC_PWR_CTRL, DAC33_LROUT_GAIN(2));
  811. dac33_write(codec, DAC33_RDAC_PWR_CTRL, DAC33_LROUT_GAIN(2));
  812. /* 73 : volume soft stepping control,
  813. clock source = internal osc (?) */
  814. dac33_write(codec, DAC33_ANA_VOL_SOFT_STEP_CTRL, DAC33_VOLCLKEN);
  815. /* 66 : LOP/LOM Modes */
  816. dac33_write(codec, DAC33_OUT_AMP_CM_CTRL, 0xff);
  817. /* 68 : LOM inverted from LOP */
  818. dac33_write(codec, DAC33_OUT_AMP_CTRL, (3<<2));
  819. dac33_write(codec, DAC33_PWR_CTRL, DAC33_PDNALLB);
  820. }
  821. static int dac33_soc_probe(struct platform_device *pdev)
  822. {
  823. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  824. struct snd_soc_codec *codec;
  825. struct tlv320dac33_priv *dac33;
  826. int ret = 0;
  827. BUG_ON(!tlv320dac33_codec);
  828. codec = tlv320dac33_codec;
  829. socdev->card->codec = codec;
  830. dac33 = codec->private_data;
  831. /* Power up the codec */
  832. dac33_hard_power(codec, 1);
  833. /* Set default configuration */
  834. dac33_init_chip(codec);
  835. /* register pcms */
  836. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  837. if (ret < 0) {
  838. dev_err(codec->dev, "failed to create pcms\n");
  839. goto pcm_err;
  840. }
  841. snd_soc_add_controls(codec, dac33_snd_controls,
  842. ARRAY_SIZE(dac33_snd_controls));
  843. /* Only add the nSample controls, if we have valid IRQ number */
  844. if (dac33->irq >= 0)
  845. snd_soc_add_controls(codec, dac33_nsample_snd_controls,
  846. ARRAY_SIZE(dac33_nsample_snd_controls));
  847. dac33_add_widgets(codec);
  848. /* power on device */
  849. dac33_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  850. /* Bias level configuration has enabled regulator an extra time */
  851. regulator_bulk_disable(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  852. return 0;
  853. pcm_err:
  854. dac33_hard_power(codec, 0);
  855. return ret;
  856. }
  857. static int dac33_soc_remove(struct platform_device *pdev)
  858. {
  859. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  860. struct snd_soc_codec *codec = socdev->card->codec;
  861. dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);
  862. snd_soc_free_pcms(socdev);
  863. snd_soc_dapm_free(socdev);
  864. return 0;
  865. }
  866. static int dac33_soc_suspend(struct platform_device *pdev, pm_message_t state)
  867. {
  868. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  869. struct snd_soc_codec *codec = socdev->card->codec;
  870. dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);
  871. return 0;
  872. }
  873. static int dac33_soc_resume(struct platform_device *pdev)
  874. {
  875. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  876. struct snd_soc_codec *codec = socdev->card->codec;
  877. dac33_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  878. dac33_set_bias_level(codec, codec->suspend_bias_level);
  879. return 0;
  880. }
  881. struct snd_soc_codec_device soc_codec_dev_tlv320dac33 = {
  882. .probe = dac33_soc_probe,
  883. .remove = dac33_soc_remove,
  884. .suspend = dac33_soc_suspend,
  885. .resume = dac33_soc_resume,
  886. };
  887. EXPORT_SYMBOL_GPL(soc_codec_dev_tlv320dac33);
  888. #define DAC33_RATES (SNDRV_PCM_RATE_44100 | \
  889. SNDRV_PCM_RATE_48000)
  890. #define DAC33_FORMATS SNDRV_PCM_FMTBIT_S16_LE
  891. static struct snd_soc_dai_ops dac33_dai_ops = {
  892. .shutdown = dac33_shutdown,
  893. .hw_params = dac33_hw_params,
  894. .prepare = dac33_pcm_prepare,
  895. .trigger = dac33_pcm_trigger,
  896. .set_sysclk = dac33_set_dai_sysclk,
  897. .set_fmt = dac33_set_dai_fmt,
  898. };
  899. struct snd_soc_dai dac33_dai = {
  900. .name = "tlv320dac33",
  901. .playback = {
  902. .stream_name = "Playback",
  903. .channels_min = 2,
  904. .channels_max = 2,
  905. .rates = DAC33_RATES,
  906. .formats = DAC33_FORMATS,},
  907. .ops = &dac33_dai_ops,
  908. };
  909. EXPORT_SYMBOL_GPL(dac33_dai);
  910. static int dac33_i2c_probe(struct i2c_client *client,
  911. const struct i2c_device_id *id)
  912. {
  913. struct tlv320dac33_platform_data *pdata;
  914. struct tlv320dac33_priv *dac33;
  915. struct snd_soc_codec *codec;
  916. int ret, i;
  917. if (client->dev.platform_data == NULL) {
  918. dev_err(&client->dev, "Platform data not set\n");
  919. return -ENODEV;
  920. }
  921. pdata = client->dev.platform_data;
  922. dac33 = kzalloc(sizeof(struct tlv320dac33_priv), GFP_KERNEL);
  923. if (dac33 == NULL)
  924. return -ENOMEM;
  925. codec = &dac33->codec;
  926. codec->private_data = dac33;
  927. codec->control_data = client;
  928. mutex_init(&codec->mutex);
  929. mutex_init(&dac33->mutex);
  930. INIT_LIST_HEAD(&codec->dapm_widgets);
  931. INIT_LIST_HEAD(&codec->dapm_paths);
  932. codec->name = "tlv320dac33";
  933. codec->owner = THIS_MODULE;
  934. codec->read = dac33_read_reg_cache;
  935. codec->write = dac33_write_locked;
  936. codec->hw_write = (hw_write_t) i2c_master_send;
  937. codec->bias_level = SND_SOC_BIAS_OFF;
  938. codec->set_bias_level = dac33_set_bias_level;
  939. codec->dai = &dac33_dai;
  940. codec->num_dai = 1;
  941. codec->reg_cache_size = ARRAY_SIZE(dac33_reg);
  942. codec->reg_cache = kmemdup(dac33_reg, ARRAY_SIZE(dac33_reg),
  943. GFP_KERNEL);
  944. if (codec->reg_cache == NULL) {
  945. ret = -ENOMEM;
  946. goto error_reg;
  947. }
  948. i2c_set_clientdata(client, dac33);
  949. dac33->power_gpio = pdata->power_gpio;
  950. dac33->irq = client->irq;
  951. dac33->nsample = NSAMPLE_MAX;
  952. /* Disable FIFO use by default */
  953. dac33->fifo_mode = DAC33_FIFO_BYPASS;
  954. tlv320dac33_codec = codec;
  955. codec->dev = &client->dev;
  956. dac33_dai.dev = codec->dev;
  957. /* Check if the reset GPIO number is valid and request it */
  958. if (dac33->power_gpio >= 0) {
  959. ret = gpio_request(dac33->power_gpio, "tlv320dac33 reset");
  960. if (ret < 0) {
  961. dev_err(codec->dev,
  962. "Failed to request reset GPIO (%d)\n",
  963. dac33->power_gpio);
  964. snd_soc_unregister_dai(&dac33_dai);
  965. snd_soc_unregister_codec(codec);
  966. goto error_gpio;
  967. }
  968. gpio_direction_output(dac33->power_gpio, 0);
  969. } else {
  970. dac33->chip_power = 1;
  971. }
  972. /* Check if the IRQ number is valid and request it */
  973. if (dac33->irq >= 0) {
  974. ret = request_irq(dac33->irq, dac33_interrupt_handler,
  975. IRQF_TRIGGER_RISING | IRQF_DISABLED,
  976. codec->name, codec);
  977. if (ret < 0) {
  978. dev_err(codec->dev, "Could not request IRQ%d (%d)\n",
  979. dac33->irq, ret);
  980. dac33->irq = -1;
  981. }
  982. if (dac33->irq != -1) {
  983. /* Setup work queue */
  984. dac33->dac33_wq =
  985. create_singlethread_workqueue("tlv320dac33");
  986. if (dac33->dac33_wq == NULL) {
  987. free_irq(dac33->irq, &dac33->codec);
  988. ret = -ENOMEM;
  989. goto error_wq;
  990. }
  991. INIT_WORK(&dac33->work, dac33_work);
  992. }
  993. }
  994. for (i = 0; i < ARRAY_SIZE(dac33->supplies); i++)
  995. dac33->supplies[i].supply = dac33_supply_names[i];
  996. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(dac33->supplies),
  997. dac33->supplies);
  998. if (ret != 0) {
  999. dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
  1000. goto err_get;
  1001. }
  1002. ret = regulator_bulk_enable(ARRAY_SIZE(dac33->supplies),
  1003. dac33->supplies);
  1004. if (ret != 0) {
  1005. dev_err(codec->dev, "Failed to enable supplies: %d\n", ret);
  1006. goto err_enable;
  1007. }
  1008. ret = snd_soc_register_codec(codec);
  1009. if (ret != 0) {
  1010. dev_err(codec->dev, "Failed to register codec: %d\n", ret);
  1011. goto error_codec;
  1012. }
  1013. ret = snd_soc_register_dai(&dac33_dai);
  1014. if (ret != 0) {
  1015. dev_err(codec->dev, "Failed to register DAI: %d\n", ret);
  1016. snd_soc_unregister_codec(codec);
  1017. goto error_codec;
  1018. }
  1019. /* Shut down the codec for now */
  1020. dac33_hard_power(codec, 0);
  1021. return ret;
  1022. error_codec:
  1023. regulator_bulk_disable(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1024. err_enable:
  1025. regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1026. err_get:
  1027. if (dac33->irq >= 0) {
  1028. free_irq(dac33->irq, &dac33->codec);
  1029. destroy_workqueue(dac33->dac33_wq);
  1030. }
  1031. error_wq:
  1032. if (dac33->power_gpio >= 0)
  1033. gpio_free(dac33->power_gpio);
  1034. error_gpio:
  1035. kfree(codec->reg_cache);
  1036. error_reg:
  1037. tlv320dac33_codec = NULL;
  1038. kfree(dac33);
  1039. return ret;
  1040. }
  1041. static int dac33_i2c_remove(struct i2c_client *client)
  1042. {
  1043. struct tlv320dac33_priv *dac33;
  1044. dac33 = i2c_get_clientdata(client);
  1045. dac33_hard_power(&dac33->codec, 0);
  1046. if (dac33->power_gpio >= 0)
  1047. gpio_free(dac33->power_gpio);
  1048. if (dac33->irq >= 0)
  1049. free_irq(dac33->irq, &dac33->codec);
  1050. regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1051. destroy_workqueue(dac33->dac33_wq);
  1052. snd_soc_unregister_dai(&dac33_dai);
  1053. snd_soc_unregister_codec(&dac33->codec);
  1054. kfree(dac33->codec.reg_cache);
  1055. kfree(dac33);
  1056. tlv320dac33_codec = NULL;
  1057. return 0;
  1058. }
  1059. static const struct i2c_device_id tlv320dac33_i2c_id[] = {
  1060. {
  1061. .name = "tlv320dac33",
  1062. .driver_data = 0,
  1063. },
  1064. { },
  1065. };
  1066. static struct i2c_driver tlv320dac33_i2c_driver = {
  1067. .driver = {
  1068. .name = "tlv320dac33",
  1069. .owner = THIS_MODULE,
  1070. },
  1071. .probe = dac33_i2c_probe,
  1072. .remove = __devexit_p(dac33_i2c_remove),
  1073. .id_table = tlv320dac33_i2c_id,
  1074. };
  1075. static int __init dac33_module_init(void)
  1076. {
  1077. int r;
  1078. r = i2c_add_driver(&tlv320dac33_i2c_driver);
  1079. if (r < 0) {
  1080. printk(KERN_ERR "DAC33: driver registration failed\n");
  1081. return r;
  1082. }
  1083. return 0;
  1084. }
  1085. module_init(dac33_module_init);
  1086. static void __exit dac33_module_exit(void)
  1087. {
  1088. i2c_del_driver(&tlv320dac33_i2c_driver);
  1089. }
  1090. module_exit(dac33_module_exit);
  1091. MODULE_DESCRIPTION("ASoC TLV320DAC33 codec driver");
  1092. MODULE_AUTHOR("Peter Ujfalusi <peter.ujfalusi@nokia.com>");
  1093. MODULE_LICENSE("GPL");