iwl-3945.c 73 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2008 Intel Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * James P. Ketrenos <ipw2100-admin@linux.intel.com>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. *****************************************************************************/
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/init.h>
  29. #include <linux/pci.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/delay.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/wireless.h>
  35. #include <linux/firmware.h>
  36. #include <linux/etherdevice.h>
  37. #include <asm/unaligned.h>
  38. #include <net/mac80211.h>
  39. #include "iwl-3945-core.h"
  40. #include "iwl-3945.h"
  41. #include "iwl-helpers.h"
  42. #include "iwl-3945-rs.h"
  43. #define IWL_DECLARE_RATE_INFO(r, ip, in, rp, rn, pp, np) \
  44. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  45. IWL_RATE_##r##M_IEEE, \
  46. IWL_RATE_##ip##M_INDEX, \
  47. IWL_RATE_##in##M_INDEX, \
  48. IWL_RATE_##rp##M_INDEX, \
  49. IWL_RATE_##rn##M_INDEX, \
  50. IWL_RATE_##pp##M_INDEX, \
  51. IWL_RATE_##np##M_INDEX, \
  52. IWL_RATE_##r##M_INDEX_TABLE, \
  53. IWL_RATE_##ip##M_INDEX_TABLE }
  54. /*
  55. * Parameter order:
  56. * rate, prev rate, next rate, prev tgg rate, next tgg rate
  57. *
  58. * If there isn't a valid next or previous rate then INV is used which
  59. * maps to IWL_RATE_INVALID
  60. *
  61. */
  62. const struct iwl3945_rate_info iwl3945_rates[IWL_RATE_COUNT] = {
  63. IWL_DECLARE_RATE_INFO(1, INV, 2, INV, 2, INV, 2), /* 1mbps */
  64. IWL_DECLARE_RATE_INFO(2, 1, 5, 1, 5, 1, 5), /* 2mbps */
  65. IWL_DECLARE_RATE_INFO(5, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  66. IWL_DECLARE_RATE_INFO(11, 9, 12, 5, 12, 5, 18), /* 11mbps */
  67. IWL_DECLARE_RATE_INFO(6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  68. IWL_DECLARE_RATE_INFO(9, 6, 11, 5, 11, 5, 11), /* 9mbps */
  69. IWL_DECLARE_RATE_INFO(12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  70. IWL_DECLARE_RATE_INFO(18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  71. IWL_DECLARE_RATE_INFO(24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  72. IWL_DECLARE_RATE_INFO(36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  73. IWL_DECLARE_RATE_INFO(48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  74. IWL_DECLARE_RATE_INFO(54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  75. };
  76. /* 1 = enable the iwl3945_disable_events() function */
  77. #define IWL_EVT_DISABLE (0)
  78. #define IWL_EVT_DISABLE_SIZE (1532/32)
  79. /**
  80. * iwl3945_disable_events - Disable selected events in uCode event log
  81. *
  82. * Disable an event by writing "1"s into "disable"
  83. * bitmap in SRAM. Bit position corresponds to Event # (id/type).
  84. * Default values of 0 enable uCode events to be logged.
  85. * Use for only special debugging. This function is just a placeholder as-is,
  86. * you'll need to provide the special bits! ...
  87. * ... and set IWL_EVT_DISABLE to 1. */
  88. void iwl3945_disable_events(struct iwl3945_priv *priv)
  89. {
  90. int ret;
  91. int i;
  92. u32 base; /* SRAM address of event log header */
  93. u32 disable_ptr; /* SRAM address of event-disable bitmap array */
  94. u32 array_size; /* # of u32 entries in array */
  95. u32 evt_disable[IWL_EVT_DISABLE_SIZE] = {
  96. 0x00000000, /* 31 - 0 Event id numbers */
  97. 0x00000000, /* 63 - 32 */
  98. 0x00000000, /* 95 - 64 */
  99. 0x00000000, /* 127 - 96 */
  100. 0x00000000, /* 159 - 128 */
  101. 0x00000000, /* 191 - 160 */
  102. 0x00000000, /* 223 - 192 */
  103. 0x00000000, /* 255 - 224 */
  104. 0x00000000, /* 287 - 256 */
  105. 0x00000000, /* 319 - 288 */
  106. 0x00000000, /* 351 - 320 */
  107. 0x00000000, /* 383 - 352 */
  108. 0x00000000, /* 415 - 384 */
  109. 0x00000000, /* 447 - 416 */
  110. 0x00000000, /* 479 - 448 */
  111. 0x00000000, /* 511 - 480 */
  112. 0x00000000, /* 543 - 512 */
  113. 0x00000000, /* 575 - 544 */
  114. 0x00000000, /* 607 - 576 */
  115. 0x00000000, /* 639 - 608 */
  116. 0x00000000, /* 671 - 640 */
  117. 0x00000000, /* 703 - 672 */
  118. 0x00000000, /* 735 - 704 */
  119. 0x00000000, /* 767 - 736 */
  120. 0x00000000, /* 799 - 768 */
  121. 0x00000000, /* 831 - 800 */
  122. 0x00000000, /* 863 - 832 */
  123. 0x00000000, /* 895 - 864 */
  124. 0x00000000, /* 927 - 896 */
  125. 0x00000000, /* 959 - 928 */
  126. 0x00000000, /* 991 - 960 */
  127. 0x00000000, /* 1023 - 992 */
  128. 0x00000000, /* 1055 - 1024 */
  129. 0x00000000, /* 1087 - 1056 */
  130. 0x00000000, /* 1119 - 1088 */
  131. 0x00000000, /* 1151 - 1120 */
  132. 0x00000000, /* 1183 - 1152 */
  133. 0x00000000, /* 1215 - 1184 */
  134. 0x00000000, /* 1247 - 1216 */
  135. 0x00000000, /* 1279 - 1248 */
  136. 0x00000000, /* 1311 - 1280 */
  137. 0x00000000, /* 1343 - 1312 */
  138. 0x00000000, /* 1375 - 1344 */
  139. 0x00000000, /* 1407 - 1376 */
  140. 0x00000000, /* 1439 - 1408 */
  141. 0x00000000, /* 1471 - 1440 */
  142. 0x00000000, /* 1503 - 1472 */
  143. };
  144. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  145. if (!iwl3945_hw_valid_rtc_data_addr(base)) {
  146. IWL_ERROR("Invalid event log pointer 0x%08X\n", base);
  147. return;
  148. }
  149. ret = iwl3945_grab_nic_access(priv);
  150. if (ret) {
  151. IWL_WARNING("Can not read from adapter at this time.\n");
  152. return;
  153. }
  154. disable_ptr = iwl3945_read_targ_mem(priv, base + (4 * sizeof(u32)));
  155. array_size = iwl3945_read_targ_mem(priv, base + (5 * sizeof(u32)));
  156. iwl3945_release_nic_access(priv);
  157. if (IWL_EVT_DISABLE && (array_size == IWL_EVT_DISABLE_SIZE)) {
  158. IWL_DEBUG_INFO("Disabling selected uCode log events at 0x%x\n",
  159. disable_ptr);
  160. ret = iwl3945_grab_nic_access(priv);
  161. for (i = 0; i < IWL_EVT_DISABLE_SIZE; i++)
  162. iwl3945_write_targ_mem(priv,
  163. disable_ptr + (i * sizeof(u32)),
  164. evt_disable[i]);
  165. iwl3945_release_nic_access(priv);
  166. } else {
  167. IWL_DEBUG_INFO("Selected uCode log events may be disabled\n");
  168. IWL_DEBUG_INFO(" by writing \"1\"s into disable bitmap\n");
  169. IWL_DEBUG_INFO(" in SRAM at 0x%x, size %d u32s\n",
  170. disable_ptr, array_size);
  171. }
  172. }
  173. static int iwl3945_hwrate_to_plcp_idx(u8 plcp)
  174. {
  175. int idx;
  176. for (idx = 0; idx < IWL_RATE_COUNT; idx++)
  177. if (iwl3945_rates[idx].plcp == plcp)
  178. return idx;
  179. return -1;
  180. }
  181. /**
  182. * iwl3945_get_antenna_flags - Get antenna flags for RXON command
  183. * @priv: eeprom and antenna fields are used to determine antenna flags
  184. *
  185. * priv->eeprom is used to determine if antenna AUX/MAIN are reversed
  186. * priv->antenna specifies the antenna diversity mode:
  187. *
  188. * IWL_ANTENNA_DIVERSITY - NIC selects best antenna by itself
  189. * IWL_ANTENNA_MAIN - Force MAIN antenna
  190. * IWL_ANTENNA_AUX - Force AUX antenna
  191. */
  192. __le32 iwl3945_get_antenna_flags(const struct iwl3945_priv *priv)
  193. {
  194. switch (priv->antenna) {
  195. case IWL_ANTENNA_DIVERSITY:
  196. return 0;
  197. case IWL_ANTENNA_MAIN:
  198. if (priv->eeprom.antenna_switch_type)
  199. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_B_MSK;
  200. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_A_MSK;
  201. case IWL_ANTENNA_AUX:
  202. if (priv->eeprom.antenna_switch_type)
  203. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_A_MSK;
  204. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_B_MSK;
  205. }
  206. /* bad antenna selector value */
  207. IWL_ERROR("Bad antenna selector value (0x%x)\n", priv->antenna);
  208. return 0; /* "diversity" is default if error */
  209. }
  210. #ifdef CONFIG_IWL3945_DEBUG
  211. #define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x
  212. static const char *iwl3945_get_tx_fail_reason(u32 status)
  213. {
  214. switch (status & TX_STATUS_MSK) {
  215. case TX_STATUS_SUCCESS:
  216. return "SUCCESS";
  217. TX_STATUS_ENTRY(SHORT_LIMIT);
  218. TX_STATUS_ENTRY(LONG_LIMIT);
  219. TX_STATUS_ENTRY(FIFO_UNDERRUN);
  220. TX_STATUS_ENTRY(MGMNT_ABORT);
  221. TX_STATUS_ENTRY(NEXT_FRAG);
  222. TX_STATUS_ENTRY(LIFE_EXPIRE);
  223. TX_STATUS_ENTRY(DEST_PS);
  224. TX_STATUS_ENTRY(ABORTED);
  225. TX_STATUS_ENTRY(BT_RETRY);
  226. TX_STATUS_ENTRY(STA_INVALID);
  227. TX_STATUS_ENTRY(FRAG_DROPPED);
  228. TX_STATUS_ENTRY(TID_DISABLE);
  229. TX_STATUS_ENTRY(FRAME_FLUSHED);
  230. TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
  231. TX_STATUS_ENTRY(TX_LOCKED);
  232. TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
  233. }
  234. return "UNKNOWN";
  235. }
  236. #else
  237. static inline const char *iwl3945_get_tx_fail_reason(u32 status)
  238. {
  239. return "";
  240. }
  241. #endif
  242. /*
  243. * get ieee prev rate from rate scale table.
  244. * for A and B mode we need to overright prev
  245. * value
  246. */
  247. int iwl3945_rs_next_rate(struct iwl3945_priv *priv, int rate)
  248. {
  249. int next_rate = iwl3945_get_prev_ieee_rate(rate);
  250. switch (priv->band) {
  251. case IEEE80211_BAND_5GHZ:
  252. if (rate == IWL_RATE_12M_INDEX)
  253. next_rate = IWL_RATE_9M_INDEX;
  254. else if (rate == IWL_RATE_6M_INDEX)
  255. next_rate = IWL_RATE_6M_INDEX;
  256. break;
  257. /* XXX cannot be invoked in current mac80211 so not a regression
  258. case MODE_IEEE80211B:
  259. if (rate == IWL_RATE_11M_INDEX_TABLE)
  260. next_rate = IWL_RATE_5M_INDEX_TABLE;
  261. break;
  262. */
  263. default:
  264. break;
  265. }
  266. return next_rate;
  267. }
  268. /**
  269. * iwl3945_tx_queue_reclaim - Reclaim Tx queue entries already Tx'd
  270. *
  271. * When FW advances 'R' index, all entries between old and new 'R' index
  272. * need to be reclaimed. As result, some free space forms. If there is
  273. * enough free space (> low mark), wake the stack that feeds us.
  274. */
  275. static void iwl3945_tx_queue_reclaim(struct iwl3945_priv *priv,
  276. int txq_id, int index)
  277. {
  278. struct iwl3945_tx_queue *txq = &priv->txq[txq_id];
  279. struct iwl3945_queue *q = &txq->q;
  280. struct iwl3945_tx_info *tx_info;
  281. BUG_ON(txq_id == IWL_CMD_QUEUE_NUM);
  282. for (index = iwl_queue_inc_wrap(index, q->n_bd); q->read_ptr != index;
  283. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  284. tx_info = &txq->txb[txq->q.read_ptr];
  285. ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb[0]);
  286. tx_info->skb[0] = NULL;
  287. iwl3945_hw_txq_free_tfd(priv, txq);
  288. }
  289. if (iwl3945_queue_space(q) > q->low_mark && (txq_id >= 0) &&
  290. (txq_id != IWL_CMD_QUEUE_NUM) &&
  291. priv->mac80211_registered)
  292. ieee80211_wake_queue(priv->hw, txq_id);
  293. }
  294. /**
  295. * iwl3945_rx_reply_tx - Handle Tx response
  296. */
  297. static void iwl3945_rx_reply_tx(struct iwl3945_priv *priv,
  298. struct iwl3945_rx_mem_buffer *rxb)
  299. {
  300. struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
  301. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  302. int txq_id = SEQ_TO_QUEUE(sequence);
  303. int index = SEQ_TO_INDEX(sequence);
  304. struct iwl3945_tx_queue *txq = &priv->txq[txq_id];
  305. struct ieee80211_tx_info *info;
  306. struct iwl3945_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  307. u32 status = le32_to_cpu(tx_resp->status);
  308. int rate_idx;
  309. int fail;
  310. if ((index >= txq->q.n_bd) || (iwl3945_x2_queue_used(&txq->q, index) == 0)) {
  311. IWL_ERROR("Read index for DMA queue txq_id (%d) index %d "
  312. "is out of range [0-%d] %d %d\n", txq_id,
  313. index, txq->q.n_bd, txq->q.write_ptr,
  314. txq->q.read_ptr);
  315. return;
  316. }
  317. info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
  318. ieee80211_tx_info_clear_status(info);
  319. /* Fill the MRR chain with some info about on-chip retransmissions */
  320. rate_idx = iwl3945_hwrate_to_plcp_idx(tx_resp->rate);
  321. if (info->band == IEEE80211_BAND_5GHZ)
  322. rate_idx -= IWL_FIRST_OFDM_RATE;
  323. fail = tx_resp->failure_frame;
  324. info->status.rates[0].idx = rate_idx;
  325. info->status.rates[0].count = fail + 1; /* add final attempt */
  326. /* tx_status->rts_retry_count = tx_resp->failure_rts; */
  327. info->flags |= ((status & TX_STATUS_MSK) == TX_STATUS_SUCCESS) ?
  328. IEEE80211_TX_STAT_ACK : 0;
  329. IWL_DEBUG_TX("Tx queue %d Status %s (0x%08x) plcp rate %d retries %d\n",
  330. txq_id, iwl3945_get_tx_fail_reason(status), status,
  331. tx_resp->rate, tx_resp->failure_frame);
  332. IWL_DEBUG_TX_REPLY("Tx queue reclaim %d\n", index);
  333. iwl3945_tx_queue_reclaim(priv, txq_id, index);
  334. if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
  335. IWL_ERROR("TODO: Implement Tx ABORT REQUIRED!!!\n");
  336. }
  337. /*****************************************************************************
  338. *
  339. * Intel PRO/Wireless 3945ABG/BG Network Connection
  340. *
  341. * RX handler implementations
  342. *
  343. *****************************************************************************/
  344. void iwl3945_hw_rx_statistics(struct iwl3945_priv *priv, struct iwl3945_rx_mem_buffer *rxb)
  345. {
  346. struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
  347. IWL_DEBUG_RX("Statistics notification received (%d vs %d).\n",
  348. (int)sizeof(struct iwl3945_notif_statistics),
  349. le32_to_cpu(pkt->len));
  350. memcpy(&priv->statistics, pkt->u.raw, sizeof(priv->statistics));
  351. iwl3945_led_background(priv);
  352. priv->last_statistics_time = jiffies;
  353. }
  354. /******************************************************************************
  355. *
  356. * Misc. internal state and helper functions
  357. *
  358. ******************************************************************************/
  359. #ifdef CONFIG_IWL3945_DEBUG
  360. /**
  361. * iwl3945_report_frame - dump frame to syslog during debug sessions
  362. *
  363. * You may hack this function to show different aspects of received frames,
  364. * including selective frame dumps.
  365. * group100 parameter selects whether to show 1 out of 100 good frames.
  366. */
  367. static void iwl3945_dbg_report_frame(struct iwl3945_priv *priv,
  368. struct iwl3945_rx_packet *pkt,
  369. struct ieee80211_hdr *header, int group100)
  370. {
  371. u32 to_us;
  372. u32 print_summary = 0;
  373. u32 print_dump = 0; /* set to 1 to dump all frames' contents */
  374. u32 hundred = 0;
  375. u32 dataframe = 0;
  376. __le16 fc;
  377. u16 seq_ctl;
  378. u16 channel;
  379. u16 phy_flags;
  380. u16 length;
  381. u16 status;
  382. u16 bcn_tmr;
  383. u32 tsf_low;
  384. u64 tsf;
  385. u8 rssi;
  386. u8 agc;
  387. u16 sig_avg;
  388. u16 noise_diff;
  389. struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
  390. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  391. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  392. u8 *data = IWL_RX_DATA(pkt);
  393. /* MAC header */
  394. fc = header->frame_control;
  395. seq_ctl = le16_to_cpu(header->seq_ctrl);
  396. /* metadata */
  397. channel = le16_to_cpu(rx_hdr->channel);
  398. phy_flags = le16_to_cpu(rx_hdr->phy_flags);
  399. length = le16_to_cpu(rx_hdr->len);
  400. /* end-of-frame status and timestamp */
  401. status = le32_to_cpu(rx_end->status);
  402. bcn_tmr = le32_to_cpu(rx_end->beacon_timestamp);
  403. tsf_low = le64_to_cpu(rx_end->timestamp) & 0x0ffffffff;
  404. tsf = le64_to_cpu(rx_end->timestamp);
  405. /* signal statistics */
  406. rssi = rx_stats->rssi;
  407. agc = rx_stats->agc;
  408. sig_avg = le16_to_cpu(rx_stats->sig_avg);
  409. noise_diff = le16_to_cpu(rx_stats->noise_diff);
  410. to_us = !compare_ether_addr(header->addr1, priv->mac_addr);
  411. /* if data frame is to us and all is good,
  412. * (optionally) print summary for only 1 out of every 100 */
  413. if (to_us && (fc & ~cpu_to_le16(IEEE80211_FCTL_PROTECTED)) ==
  414. cpu_to_le16(IEEE80211_FCTL_FROMDS | IEEE80211_FTYPE_DATA)) {
  415. dataframe = 1;
  416. if (!group100)
  417. print_summary = 1; /* print each frame */
  418. else if (priv->framecnt_to_us < 100) {
  419. priv->framecnt_to_us++;
  420. print_summary = 0;
  421. } else {
  422. priv->framecnt_to_us = 0;
  423. print_summary = 1;
  424. hundred = 1;
  425. }
  426. } else {
  427. /* print summary for all other frames */
  428. print_summary = 1;
  429. }
  430. if (print_summary) {
  431. char *title;
  432. int rate;
  433. if (hundred)
  434. title = "100Frames";
  435. else if (ieee80211_has_retry(fc))
  436. title = "Retry";
  437. else if (ieee80211_is_assoc_resp(fc))
  438. title = "AscRsp";
  439. else if (ieee80211_is_reassoc_resp(fc))
  440. title = "RasRsp";
  441. else if (ieee80211_is_probe_resp(fc)) {
  442. title = "PrbRsp";
  443. print_dump = 1; /* dump frame contents */
  444. } else if (ieee80211_is_beacon(fc)) {
  445. title = "Beacon";
  446. print_dump = 1; /* dump frame contents */
  447. } else if (ieee80211_is_atim(fc))
  448. title = "ATIM";
  449. else if (ieee80211_is_auth(fc))
  450. title = "Auth";
  451. else if (ieee80211_is_deauth(fc))
  452. title = "DeAuth";
  453. else if (ieee80211_is_disassoc(fc))
  454. title = "DisAssoc";
  455. else
  456. title = "Frame";
  457. rate = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
  458. if (rate == -1)
  459. rate = 0;
  460. else
  461. rate = iwl3945_rates[rate].ieee / 2;
  462. /* print frame summary.
  463. * MAC addresses show just the last byte (for brevity),
  464. * but you can hack it to show more, if you'd like to. */
  465. if (dataframe)
  466. IWL_DEBUG_RX("%s: mhd=0x%04x, dst=0x%02x, "
  467. "len=%u, rssi=%d, chnl=%d, rate=%d, \n",
  468. title, le16_to_cpu(fc), header->addr1[5],
  469. length, rssi, channel, rate);
  470. else {
  471. /* src/dst addresses assume managed mode */
  472. IWL_DEBUG_RX("%s: 0x%04x, dst=0x%02x, "
  473. "src=0x%02x, rssi=%u, tim=%lu usec, "
  474. "phy=0x%02x, chnl=%d\n",
  475. title, le16_to_cpu(fc), header->addr1[5],
  476. header->addr3[5], rssi,
  477. tsf_low - priv->scan_start_tsf,
  478. phy_flags, channel);
  479. }
  480. }
  481. if (print_dump)
  482. iwl3945_print_hex_dump(IWL_DL_RX, data, length);
  483. }
  484. #else
  485. static inline void iwl3945_dbg_report_frame(struct iwl3945_priv *priv,
  486. struct iwl3945_rx_packet *pkt,
  487. struct ieee80211_hdr *header, int group100)
  488. {
  489. }
  490. #endif
  491. /* This is necessary only for a number of statistics, see the caller. */
  492. static int iwl3945_is_network_packet(struct iwl3945_priv *priv,
  493. struct ieee80211_hdr *header)
  494. {
  495. /* Filter incoming packets to determine if they are targeted toward
  496. * this network, discarding packets coming from ourselves */
  497. switch (priv->iw_mode) {
  498. case NL80211_IFTYPE_ADHOC: /* Header: Dest. | Source | BSSID */
  499. /* packets to our IBSS update information */
  500. return !compare_ether_addr(header->addr3, priv->bssid);
  501. case NL80211_IFTYPE_STATION: /* Header: Dest. | AP{BSSID} | Source */
  502. /* packets to our IBSS update information */
  503. return !compare_ether_addr(header->addr2, priv->bssid);
  504. default:
  505. return 1;
  506. }
  507. }
  508. static void iwl3945_pass_packet_to_mac80211(struct iwl3945_priv *priv,
  509. struct iwl3945_rx_mem_buffer *rxb,
  510. struct ieee80211_rx_status *stats)
  511. {
  512. struct iwl3945_rx_packet *pkt = (struct iwl3945_rx_packet *)rxb->skb->data;
  513. #ifdef CONFIG_IWL3945_LEDS
  514. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  515. #endif
  516. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  517. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  518. short len = le16_to_cpu(rx_hdr->len);
  519. /* We received data from the HW, so stop the watchdog */
  520. if (unlikely((len + IWL_RX_FRAME_SIZE) > skb_tailroom(rxb->skb))) {
  521. IWL_DEBUG_DROP("Corruption detected!\n");
  522. return;
  523. }
  524. /* We only process data packets if the interface is open */
  525. if (unlikely(!priv->is_open)) {
  526. IWL_DEBUG_DROP_LIMIT
  527. ("Dropping packet while interface is not open.\n");
  528. return;
  529. }
  530. skb_reserve(rxb->skb, (void *)rx_hdr->payload - (void *)pkt);
  531. /* Set the size of the skb to the size of the frame */
  532. skb_put(rxb->skb, le16_to_cpu(rx_hdr->len));
  533. if (iwl3945_param_hwcrypto)
  534. iwl3945_set_decrypted_flag(priv, rxb->skb,
  535. le32_to_cpu(rx_end->status), stats);
  536. #ifdef CONFIG_IWL3945_LEDS
  537. if (ieee80211_is_data(hdr->frame_control))
  538. priv->rxtxpackets += len;
  539. #endif
  540. ieee80211_rx_irqsafe(priv->hw, rxb->skb, stats);
  541. rxb->skb = NULL;
  542. }
  543. #define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
  544. static void iwl3945_rx_reply_rx(struct iwl3945_priv *priv,
  545. struct iwl3945_rx_mem_buffer *rxb)
  546. {
  547. struct ieee80211_hdr *header;
  548. struct ieee80211_rx_status rx_status;
  549. struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
  550. struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
  551. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  552. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  553. int snr;
  554. u16 rx_stats_sig_avg = le16_to_cpu(rx_stats->sig_avg);
  555. u16 rx_stats_noise_diff = le16_to_cpu(rx_stats->noise_diff);
  556. u8 network_packet;
  557. rx_status.flag = 0;
  558. rx_status.mactime = le64_to_cpu(rx_end->timestamp);
  559. rx_status.freq =
  560. ieee80211_channel_to_frequency(le16_to_cpu(rx_hdr->channel));
  561. rx_status.band = (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
  562. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  563. rx_status.rate_idx = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
  564. if (rx_status.band == IEEE80211_BAND_5GHZ)
  565. rx_status.rate_idx -= IWL_FIRST_OFDM_RATE;
  566. rx_status.antenna = le16_to_cpu(rx_hdr->phy_flags &
  567. RX_RES_PHY_FLAGS_ANTENNA_MSK) >> 4;
  568. /* set the preamble flag if appropriate */
  569. if (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
  570. rx_status.flag |= RX_FLAG_SHORTPRE;
  571. if ((unlikely(rx_stats->phy_count > 20))) {
  572. IWL_DEBUG_DROP
  573. ("dsp size out of range [0,20]: "
  574. "%d/n", rx_stats->phy_count);
  575. return;
  576. }
  577. if (!(rx_end->status & RX_RES_STATUS_NO_CRC32_ERROR)
  578. || !(rx_end->status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
  579. IWL_DEBUG_RX("Bad CRC or FIFO: 0x%08X.\n", rx_end->status);
  580. return;
  581. }
  582. /* Convert 3945's rssi indicator to dBm */
  583. rx_status.signal = rx_stats->rssi - IWL_RSSI_OFFSET;
  584. /* Set default noise value to -127 */
  585. if (priv->last_rx_noise == 0)
  586. priv->last_rx_noise = IWL_NOISE_MEAS_NOT_AVAILABLE;
  587. /* 3945 provides noise info for OFDM frames only.
  588. * sig_avg and noise_diff are measured by the 3945's digital signal
  589. * processor (DSP), and indicate linear levels of signal level and
  590. * distortion/noise within the packet preamble after
  591. * automatic gain control (AGC). sig_avg should stay fairly
  592. * constant if the radio's AGC is working well.
  593. * Since these values are linear (not dB or dBm), linear
  594. * signal-to-noise ratio (SNR) is (sig_avg / noise_diff).
  595. * Convert linear SNR to dB SNR, then subtract that from rssi dBm
  596. * to obtain noise level in dBm.
  597. * Calculate rx_status.signal (quality indicator in %) based on SNR. */
  598. if (rx_stats_noise_diff) {
  599. snr = rx_stats_sig_avg / rx_stats_noise_diff;
  600. rx_status.noise = rx_status.signal -
  601. iwl3945_calc_db_from_ratio(snr);
  602. rx_status.qual = iwl3945_calc_sig_qual(rx_status.signal,
  603. rx_status.noise);
  604. /* If noise info not available, calculate signal quality indicator (%)
  605. * using just the dBm signal level. */
  606. } else {
  607. rx_status.noise = priv->last_rx_noise;
  608. rx_status.qual = iwl3945_calc_sig_qual(rx_status.signal, 0);
  609. }
  610. IWL_DEBUG_STATS("Rssi %d noise %d qual %d sig_avg %d noise_diff %d\n",
  611. rx_status.signal, rx_status.noise, rx_status.qual,
  612. rx_stats_sig_avg, rx_stats_noise_diff);
  613. header = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  614. network_packet = iwl3945_is_network_packet(priv, header);
  615. IWL_DEBUG_STATS_LIMIT("[%c] %d RSSI:%d Signal:%u, Noise:%u, Rate:%u\n",
  616. network_packet ? '*' : ' ',
  617. le16_to_cpu(rx_hdr->channel),
  618. rx_status.signal, rx_status.signal,
  619. rx_status.noise, rx_status.rate_idx);
  620. #ifdef CONFIG_IWL3945_DEBUG
  621. if (iwl3945_debug_level & (IWL_DL_RX))
  622. /* Set "1" to report good data frames in groups of 100 */
  623. iwl3945_dbg_report_frame(priv, pkt, header, 1);
  624. #endif
  625. if (network_packet) {
  626. priv->last_beacon_time = le32_to_cpu(rx_end->beacon_timestamp);
  627. priv->last_tsf = le64_to_cpu(rx_end->timestamp);
  628. priv->last_rx_rssi = rx_status.signal;
  629. priv->last_rx_noise = rx_status.noise;
  630. }
  631. iwl3945_pass_packet_to_mac80211(priv, rxb, &rx_status);
  632. }
  633. int iwl3945_hw_txq_attach_buf_to_tfd(struct iwl3945_priv *priv, void *ptr,
  634. dma_addr_t addr, u16 len)
  635. {
  636. int count;
  637. u32 pad;
  638. struct iwl3945_tfd_frame *tfd = (struct iwl3945_tfd_frame *)ptr;
  639. count = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  640. pad = TFD_CTL_PAD_GET(le32_to_cpu(tfd->control_flags));
  641. if ((count >= NUM_TFD_CHUNKS) || (count < 0)) {
  642. IWL_ERROR("Error can not send more than %d chunks\n",
  643. NUM_TFD_CHUNKS);
  644. return -EINVAL;
  645. }
  646. tfd->pa[count].addr = cpu_to_le32(addr);
  647. tfd->pa[count].len = cpu_to_le32(len);
  648. count++;
  649. tfd->control_flags = cpu_to_le32(TFD_CTL_COUNT_SET(count) |
  650. TFD_CTL_PAD_SET(pad));
  651. return 0;
  652. }
  653. /**
  654. * iwl3945_hw_txq_free_tfd - Free one TFD, those at index [txq->q.read_ptr]
  655. *
  656. * Does NOT advance any indexes
  657. */
  658. int iwl3945_hw_txq_free_tfd(struct iwl3945_priv *priv, struct iwl3945_tx_queue *txq)
  659. {
  660. struct iwl3945_tfd_frame *bd_tmp = (struct iwl3945_tfd_frame *)&txq->bd[0];
  661. struct iwl3945_tfd_frame *bd = &bd_tmp[txq->q.read_ptr];
  662. struct pci_dev *dev = priv->pci_dev;
  663. int i;
  664. int counter;
  665. /* classify bd */
  666. if (txq->q.id == IWL_CMD_QUEUE_NUM)
  667. /* nothing to cleanup after for host commands */
  668. return 0;
  669. /* sanity check */
  670. counter = TFD_CTL_COUNT_GET(le32_to_cpu(bd->control_flags));
  671. if (counter > NUM_TFD_CHUNKS) {
  672. IWL_ERROR("Too many chunks: %i\n", counter);
  673. /* @todo issue fatal error, it is quite serious situation */
  674. return 0;
  675. }
  676. /* unmap chunks if any */
  677. for (i = 1; i < counter; i++) {
  678. pci_unmap_single(dev, le32_to_cpu(bd->pa[i].addr),
  679. le32_to_cpu(bd->pa[i].len), PCI_DMA_TODEVICE);
  680. if (txq->txb[txq->q.read_ptr].skb[0]) {
  681. struct sk_buff *skb = txq->txb[txq->q.read_ptr].skb[0];
  682. if (txq->txb[txq->q.read_ptr].skb[0]) {
  683. /* Can be called from interrupt context */
  684. dev_kfree_skb_any(skb);
  685. txq->txb[txq->q.read_ptr].skb[0] = NULL;
  686. }
  687. }
  688. }
  689. return 0;
  690. }
  691. u8 iwl3945_hw_find_station(struct iwl3945_priv *priv, const u8 *addr)
  692. {
  693. int i, start = IWL_AP_ID;
  694. int ret = IWL_INVALID_STATION;
  695. unsigned long flags;
  696. if ((priv->iw_mode == NL80211_IFTYPE_ADHOC) ||
  697. (priv->iw_mode == NL80211_IFTYPE_AP))
  698. start = IWL_STA_ID;
  699. if (is_broadcast_ether_addr(addr))
  700. return priv->hw_setting.bcast_sta_id;
  701. spin_lock_irqsave(&priv->sta_lock, flags);
  702. for (i = start; i < priv->hw_setting.max_stations; i++)
  703. if ((priv->stations[i].used) &&
  704. (!compare_ether_addr
  705. (priv->stations[i].sta.sta.addr, addr))) {
  706. ret = i;
  707. goto out;
  708. }
  709. IWL_DEBUG_INFO("can not find STA %pM (total %d)\n",
  710. addr, priv->num_stations);
  711. out:
  712. spin_unlock_irqrestore(&priv->sta_lock, flags);
  713. return ret;
  714. }
  715. /**
  716. * iwl3945_hw_build_tx_cmd_rate - Add rate portion to TX_CMD:
  717. *
  718. */
  719. void iwl3945_hw_build_tx_cmd_rate(struct iwl3945_priv *priv,
  720. struct iwl3945_cmd *cmd,
  721. struct ieee80211_tx_info *info,
  722. struct ieee80211_hdr *hdr, int sta_id, int tx_id)
  723. {
  724. unsigned long flags;
  725. u16 hw_value = ieee80211_get_tx_rate(priv->hw, info)->hw_value;
  726. u16 rate_index = min(hw_value & 0xffff, IWL_RATE_COUNT - 1);
  727. u16 rate_mask;
  728. int rate;
  729. u8 rts_retry_limit;
  730. u8 data_retry_limit;
  731. __le32 tx_flags;
  732. __le16 fc = hdr->frame_control;
  733. rate = iwl3945_rates[rate_index].plcp;
  734. tx_flags = cmd->cmd.tx.tx_flags;
  735. /* We need to figure out how to get the sta->supp_rates while
  736. * in this running context */
  737. rate_mask = IWL_RATES_MASK;
  738. spin_lock_irqsave(&priv->sta_lock, flags);
  739. priv->stations[sta_id].current_rate.rate_n_flags = rate;
  740. if ((priv->iw_mode == NL80211_IFTYPE_ADHOC) &&
  741. (sta_id != priv->hw_setting.bcast_sta_id) &&
  742. (sta_id != IWL_MULTICAST_ID))
  743. priv->stations[IWL_STA_ID].current_rate.rate_n_flags = rate;
  744. spin_unlock_irqrestore(&priv->sta_lock, flags);
  745. if (tx_id >= IWL_CMD_QUEUE_NUM)
  746. rts_retry_limit = 3;
  747. else
  748. rts_retry_limit = 7;
  749. if (ieee80211_is_probe_resp(fc)) {
  750. data_retry_limit = 3;
  751. if (data_retry_limit < rts_retry_limit)
  752. rts_retry_limit = data_retry_limit;
  753. } else
  754. data_retry_limit = IWL_DEFAULT_TX_RETRY;
  755. if (priv->data_retry_limit != -1)
  756. data_retry_limit = priv->data_retry_limit;
  757. if (ieee80211_is_mgmt(fc)) {
  758. switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
  759. case cpu_to_le16(IEEE80211_STYPE_AUTH):
  760. case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
  761. case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
  762. case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
  763. if (tx_flags & TX_CMD_FLG_RTS_MSK) {
  764. tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  765. tx_flags |= TX_CMD_FLG_CTS_MSK;
  766. }
  767. break;
  768. default:
  769. break;
  770. }
  771. }
  772. cmd->cmd.tx.rts_retry_limit = rts_retry_limit;
  773. cmd->cmd.tx.data_retry_limit = data_retry_limit;
  774. cmd->cmd.tx.rate = rate;
  775. cmd->cmd.tx.tx_flags = tx_flags;
  776. /* OFDM */
  777. cmd->cmd.tx.supp_rates[0] =
  778. ((rate_mask & IWL_OFDM_RATES_MASK) >> IWL_FIRST_OFDM_RATE) & 0xFF;
  779. /* CCK */
  780. cmd->cmd.tx.supp_rates[1] = (rate_mask & 0xF);
  781. IWL_DEBUG_RATE("Tx sta id: %d, rate: %d (plcp), flags: 0x%4X "
  782. "cck/ofdm mask: 0x%x/0x%x\n", sta_id,
  783. cmd->cmd.tx.rate, le32_to_cpu(cmd->cmd.tx.tx_flags),
  784. cmd->cmd.tx.supp_rates[1], cmd->cmd.tx.supp_rates[0]);
  785. }
  786. u8 iwl3945_sync_sta(struct iwl3945_priv *priv, int sta_id, u16 tx_rate, u8 flags)
  787. {
  788. unsigned long flags_spin;
  789. struct iwl3945_station_entry *station;
  790. if (sta_id == IWL_INVALID_STATION)
  791. return IWL_INVALID_STATION;
  792. spin_lock_irqsave(&priv->sta_lock, flags_spin);
  793. station = &priv->stations[sta_id];
  794. station->sta.sta.modify_mask = STA_MODIFY_TX_RATE_MSK;
  795. station->sta.rate_n_flags = cpu_to_le16(tx_rate);
  796. station->current_rate.rate_n_flags = tx_rate;
  797. station->sta.mode = STA_CONTROL_MODIFY_MSK;
  798. spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
  799. iwl3945_send_add_station(priv, &station->sta, flags);
  800. IWL_DEBUG_RATE("SCALE sync station %d to rate %d\n",
  801. sta_id, tx_rate);
  802. return sta_id;
  803. }
  804. static int iwl3945_nic_set_pwr_src(struct iwl3945_priv *priv, int pwr_max)
  805. {
  806. int rc;
  807. unsigned long flags;
  808. spin_lock_irqsave(&priv->lock, flags);
  809. rc = iwl3945_grab_nic_access(priv);
  810. if (rc) {
  811. spin_unlock_irqrestore(&priv->lock, flags);
  812. return rc;
  813. }
  814. if (!pwr_max) {
  815. u32 val;
  816. rc = pci_read_config_dword(priv->pci_dev,
  817. PCI_POWER_SOURCE, &val);
  818. if (val & PCI_CFG_PMC_PME_FROM_D3COLD_SUPPORT) {
  819. iwl3945_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  820. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  821. ~APMG_PS_CTRL_MSK_PWR_SRC);
  822. iwl3945_release_nic_access(priv);
  823. iwl3945_poll_bit(priv, CSR_GPIO_IN,
  824. CSR_GPIO_IN_VAL_VAUX_PWR_SRC,
  825. CSR_GPIO_IN_BIT_AUX_POWER, 5000);
  826. } else
  827. iwl3945_release_nic_access(priv);
  828. } else {
  829. iwl3945_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  830. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  831. ~APMG_PS_CTRL_MSK_PWR_SRC);
  832. iwl3945_release_nic_access(priv);
  833. iwl3945_poll_bit(priv, CSR_GPIO_IN, CSR_GPIO_IN_VAL_VMAIN_PWR_SRC,
  834. CSR_GPIO_IN_BIT_AUX_POWER, 5000); /* uS */
  835. }
  836. spin_unlock_irqrestore(&priv->lock, flags);
  837. return rc;
  838. }
  839. static int iwl3945_rx_init(struct iwl3945_priv *priv, struct iwl3945_rx_queue *rxq)
  840. {
  841. int rc;
  842. unsigned long flags;
  843. spin_lock_irqsave(&priv->lock, flags);
  844. rc = iwl3945_grab_nic_access(priv);
  845. if (rc) {
  846. spin_unlock_irqrestore(&priv->lock, flags);
  847. return rc;
  848. }
  849. iwl3945_write_direct32(priv, FH_RCSR_RBD_BASE(0), rxq->dma_addr);
  850. iwl3945_write_direct32(priv, FH_RCSR_RPTR_ADDR(0),
  851. priv->hw_setting.shared_phys +
  852. offsetof(struct iwl3945_shared, rx_read_ptr[0]));
  853. iwl3945_write_direct32(priv, FH_RCSR_WPTR(0), 0);
  854. iwl3945_write_direct32(priv, FH_RCSR_CONFIG(0),
  855. ALM_FH_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE |
  856. ALM_FH_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE |
  857. ALM_FH_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN |
  858. ALM_FH_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 |
  859. (RX_QUEUE_SIZE_LOG << ALM_FH_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE) |
  860. ALM_FH_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST |
  861. (1 << ALM_FH_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH) |
  862. ALM_FH_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH);
  863. /* fake read to flush all prev I/O */
  864. iwl3945_read_direct32(priv, FH_RSSR_CTRL);
  865. iwl3945_release_nic_access(priv);
  866. spin_unlock_irqrestore(&priv->lock, flags);
  867. return 0;
  868. }
  869. static int iwl3945_tx_reset(struct iwl3945_priv *priv)
  870. {
  871. int rc;
  872. unsigned long flags;
  873. spin_lock_irqsave(&priv->lock, flags);
  874. rc = iwl3945_grab_nic_access(priv);
  875. if (rc) {
  876. spin_unlock_irqrestore(&priv->lock, flags);
  877. return rc;
  878. }
  879. /* bypass mode */
  880. iwl3945_write_prph(priv, ALM_SCD_MODE_REG, 0x2);
  881. /* RA 0 is active */
  882. iwl3945_write_prph(priv, ALM_SCD_ARASTAT_REG, 0x01);
  883. /* all 6 fifo are active */
  884. iwl3945_write_prph(priv, ALM_SCD_TXFACT_REG, 0x3f);
  885. iwl3945_write_prph(priv, ALM_SCD_SBYP_MODE_1_REG, 0x010000);
  886. iwl3945_write_prph(priv, ALM_SCD_SBYP_MODE_2_REG, 0x030002);
  887. iwl3945_write_prph(priv, ALM_SCD_TXF4MF_REG, 0x000004);
  888. iwl3945_write_prph(priv, ALM_SCD_TXF5MF_REG, 0x000005);
  889. iwl3945_write_direct32(priv, FH_TSSR_CBB_BASE,
  890. priv->hw_setting.shared_phys);
  891. iwl3945_write_direct32(priv, FH_TSSR_MSG_CONFIG,
  892. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON |
  893. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON |
  894. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B |
  895. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON |
  896. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON |
  897. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH |
  898. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH);
  899. iwl3945_release_nic_access(priv);
  900. spin_unlock_irqrestore(&priv->lock, flags);
  901. return 0;
  902. }
  903. /**
  904. * iwl3945_txq_ctx_reset - Reset TX queue context
  905. *
  906. * Destroys all DMA structures and initialize them again
  907. */
  908. static int iwl3945_txq_ctx_reset(struct iwl3945_priv *priv)
  909. {
  910. int rc;
  911. int txq_id, slots_num;
  912. iwl3945_hw_txq_ctx_free(priv);
  913. /* Tx CMD queue */
  914. rc = iwl3945_tx_reset(priv);
  915. if (rc)
  916. goto error;
  917. /* Tx queue(s) */
  918. for (txq_id = 0; txq_id < TFD_QUEUE_MAX; txq_id++) {
  919. slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
  920. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  921. rc = iwl3945_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
  922. txq_id);
  923. if (rc) {
  924. IWL_ERROR("Tx %d queue init failed\n", txq_id);
  925. goto error;
  926. }
  927. }
  928. return rc;
  929. error:
  930. iwl3945_hw_txq_ctx_free(priv);
  931. return rc;
  932. }
  933. int iwl3945_hw_nic_init(struct iwl3945_priv *priv)
  934. {
  935. u8 rev_id;
  936. int rc;
  937. unsigned long flags;
  938. struct iwl3945_rx_queue *rxq = &priv->rxq;
  939. iwl3945_power_init_handle(priv);
  940. spin_lock_irqsave(&priv->lock, flags);
  941. iwl3945_set_bit(priv, CSR_ANA_PLL_CFG, CSR39_ANA_PLL_CFG_VAL);
  942. iwl3945_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  943. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  944. iwl3945_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  945. rc = iwl3945_poll_bit(priv, CSR_GP_CNTRL,
  946. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  947. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  948. if (rc < 0) {
  949. spin_unlock_irqrestore(&priv->lock, flags);
  950. IWL_DEBUG_INFO("Failed to init the card\n");
  951. return rc;
  952. }
  953. rc = iwl3945_grab_nic_access(priv);
  954. if (rc) {
  955. spin_unlock_irqrestore(&priv->lock, flags);
  956. return rc;
  957. }
  958. iwl3945_write_prph(priv, APMG_CLK_EN_REG,
  959. APMG_CLK_VAL_DMA_CLK_RQT |
  960. APMG_CLK_VAL_BSM_CLK_RQT);
  961. udelay(20);
  962. iwl3945_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  963. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  964. iwl3945_release_nic_access(priv);
  965. spin_unlock_irqrestore(&priv->lock, flags);
  966. /* Determine HW type */
  967. rc = pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &rev_id);
  968. if (rc)
  969. return rc;
  970. IWL_DEBUG_INFO("HW Revision ID = 0x%X\n", rev_id);
  971. iwl3945_nic_set_pwr_src(priv, 1);
  972. spin_lock_irqsave(&priv->lock, flags);
  973. if (rev_id & PCI_CFG_REV_ID_BIT_RTP)
  974. IWL_DEBUG_INFO("RTP type \n");
  975. else if (rev_id & PCI_CFG_REV_ID_BIT_BASIC_SKU) {
  976. IWL_DEBUG_INFO("3945 RADIO-MB type\n");
  977. iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  978. CSR39_HW_IF_CONFIG_REG_BIT_3945_MB);
  979. } else {
  980. IWL_DEBUG_INFO("3945 RADIO-MM type\n");
  981. iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  982. CSR39_HW_IF_CONFIG_REG_BIT_3945_MM);
  983. }
  984. if (EEPROM_SKU_CAP_OP_MODE_MRC == priv->eeprom.sku_cap) {
  985. IWL_DEBUG_INFO("SKU OP mode is mrc\n");
  986. iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  987. CSR39_HW_IF_CONFIG_REG_BIT_SKU_MRC);
  988. } else
  989. IWL_DEBUG_INFO("SKU OP mode is basic\n");
  990. if ((priv->eeprom.board_revision & 0xF0) == 0xD0) {
  991. IWL_DEBUG_INFO("3945ABG revision is 0x%X\n",
  992. priv->eeprom.board_revision);
  993. iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  994. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  995. } else {
  996. IWL_DEBUG_INFO("3945ABG revision is 0x%X\n",
  997. priv->eeprom.board_revision);
  998. iwl3945_clear_bit(priv, CSR_HW_IF_CONFIG_REG,
  999. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  1000. }
  1001. if (priv->eeprom.almgor_m_version <= 1) {
  1002. iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1003. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A);
  1004. IWL_DEBUG_INFO("Card M type A version is 0x%X\n",
  1005. priv->eeprom.almgor_m_version);
  1006. } else {
  1007. IWL_DEBUG_INFO("Card M type B version is 0x%X\n",
  1008. priv->eeprom.almgor_m_version);
  1009. iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1010. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B);
  1011. }
  1012. spin_unlock_irqrestore(&priv->lock, flags);
  1013. if (priv->eeprom.sku_cap & EEPROM_SKU_CAP_SW_RF_KILL_ENABLE)
  1014. IWL_DEBUG_RF_KILL("SW RF KILL supported in EEPROM.\n");
  1015. if (priv->eeprom.sku_cap & EEPROM_SKU_CAP_HW_RF_KILL_ENABLE)
  1016. IWL_DEBUG_RF_KILL("HW RF KILL supported in EEPROM.\n");
  1017. /* Allocate the RX queue, or reset if it is already allocated */
  1018. if (!rxq->bd) {
  1019. rc = iwl3945_rx_queue_alloc(priv);
  1020. if (rc) {
  1021. IWL_ERROR("Unable to initialize Rx queue\n");
  1022. return -ENOMEM;
  1023. }
  1024. } else
  1025. iwl3945_rx_queue_reset(priv, rxq);
  1026. iwl3945_rx_replenish(priv);
  1027. iwl3945_rx_init(priv, rxq);
  1028. spin_lock_irqsave(&priv->lock, flags);
  1029. /* Look at using this instead:
  1030. rxq->need_update = 1;
  1031. iwl3945_rx_queue_update_write_ptr(priv, rxq);
  1032. */
  1033. rc = iwl3945_grab_nic_access(priv);
  1034. if (rc) {
  1035. spin_unlock_irqrestore(&priv->lock, flags);
  1036. return rc;
  1037. }
  1038. iwl3945_write_direct32(priv, FH_RCSR_WPTR(0), rxq->write & ~7);
  1039. iwl3945_release_nic_access(priv);
  1040. spin_unlock_irqrestore(&priv->lock, flags);
  1041. rc = iwl3945_txq_ctx_reset(priv);
  1042. if (rc)
  1043. return rc;
  1044. set_bit(STATUS_INIT, &priv->status);
  1045. return 0;
  1046. }
  1047. /**
  1048. * iwl3945_hw_txq_ctx_free - Free TXQ Context
  1049. *
  1050. * Destroy all TX DMA queues and structures
  1051. */
  1052. void iwl3945_hw_txq_ctx_free(struct iwl3945_priv *priv)
  1053. {
  1054. int txq_id;
  1055. /* Tx queues */
  1056. for (txq_id = 0; txq_id < TFD_QUEUE_MAX; txq_id++)
  1057. iwl3945_tx_queue_free(priv, &priv->txq[txq_id]);
  1058. }
  1059. void iwl3945_hw_txq_ctx_stop(struct iwl3945_priv *priv)
  1060. {
  1061. int queue;
  1062. unsigned long flags;
  1063. spin_lock_irqsave(&priv->lock, flags);
  1064. if (iwl3945_grab_nic_access(priv)) {
  1065. spin_unlock_irqrestore(&priv->lock, flags);
  1066. iwl3945_hw_txq_ctx_free(priv);
  1067. return;
  1068. }
  1069. /* stop SCD */
  1070. iwl3945_write_prph(priv, ALM_SCD_MODE_REG, 0);
  1071. /* reset TFD queues */
  1072. for (queue = TFD_QUEUE_MIN; queue < TFD_QUEUE_MAX; queue++) {
  1073. iwl3945_write_direct32(priv, FH_TCSR_CONFIG(queue), 0x0);
  1074. iwl3945_poll_direct_bit(priv, FH_TSSR_TX_STATUS,
  1075. ALM_FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(queue),
  1076. 1000);
  1077. }
  1078. iwl3945_release_nic_access(priv);
  1079. spin_unlock_irqrestore(&priv->lock, flags);
  1080. iwl3945_hw_txq_ctx_free(priv);
  1081. }
  1082. int iwl3945_hw_nic_stop_master(struct iwl3945_priv *priv)
  1083. {
  1084. int rc = 0;
  1085. u32 reg_val;
  1086. unsigned long flags;
  1087. spin_lock_irqsave(&priv->lock, flags);
  1088. /* set stop master bit */
  1089. iwl3945_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  1090. reg_val = iwl3945_read32(priv, CSR_GP_CNTRL);
  1091. if (CSR_GP_CNTRL_REG_FLAG_MAC_POWER_SAVE ==
  1092. (reg_val & CSR_GP_CNTRL_REG_MSK_POWER_SAVE_TYPE))
  1093. IWL_DEBUG_INFO("Card in power save, master is already "
  1094. "stopped\n");
  1095. else {
  1096. rc = iwl3945_poll_bit(priv, CSR_RESET,
  1097. CSR_RESET_REG_FLAG_MASTER_DISABLED,
  1098. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  1099. if (rc < 0) {
  1100. spin_unlock_irqrestore(&priv->lock, flags);
  1101. return rc;
  1102. }
  1103. }
  1104. spin_unlock_irqrestore(&priv->lock, flags);
  1105. IWL_DEBUG_INFO("stop master\n");
  1106. return rc;
  1107. }
  1108. int iwl3945_hw_nic_reset(struct iwl3945_priv *priv)
  1109. {
  1110. int rc;
  1111. unsigned long flags;
  1112. iwl3945_hw_nic_stop_master(priv);
  1113. spin_lock_irqsave(&priv->lock, flags);
  1114. iwl3945_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  1115. rc = iwl3945_poll_bit(priv, CSR_GP_CNTRL,
  1116. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  1117. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  1118. rc = iwl3945_grab_nic_access(priv);
  1119. if (!rc) {
  1120. iwl3945_write_prph(priv, APMG_CLK_CTRL_REG,
  1121. APMG_CLK_VAL_BSM_CLK_RQT);
  1122. udelay(10);
  1123. iwl3945_set_bit(priv, CSR_GP_CNTRL,
  1124. CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  1125. iwl3945_write_prph(priv, APMG_RTC_INT_MSK_REG, 0x0);
  1126. iwl3945_write_prph(priv, APMG_RTC_INT_STT_REG,
  1127. 0xFFFFFFFF);
  1128. /* enable DMA */
  1129. iwl3945_write_prph(priv, APMG_CLK_EN_REG,
  1130. APMG_CLK_VAL_DMA_CLK_RQT |
  1131. APMG_CLK_VAL_BSM_CLK_RQT);
  1132. udelay(10);
  1133. iwl3945_set_bits_prph(priv, APMG_PS_CTRL_REG,
  1134. APMG_PS_CTRL_VAL_RESET_REQ);
  1135. udelay(5);
  1136. iwl3945_clear_bits_prph(priv, APMG_PS_CTRL_REG,
  1137. APMG_PS_CTRL_VAL_RESET_REQ);
  1138. iwl3945_release_nic_access(priv);
  1139. }
  1140. /* Clear the 'host command active' bit... */
  1141. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  1142. wake_up_interruptible(&priv->wait_command_queue);
  1143. spin_unlock_irqrestore(&priv->lock, flags);
  1144. return rc;
  1145. }
  1146. /**
  1147. * iwl3945_hw_reg_adjust_power_by_temp
  1148. * return index delta into power gain settings table
  1149. */
  1150. static int iwl3945_hw_reg_adjust_power_by_temp(int new_reading, int old_reading)
  1151. {
  1152. return (new_reading - old_reading) * (-11) / 100;
  1153. }
  1154. /**
  1155. * iwl3945_hw_reg_temp_out_of_range - Keep temperature in sane range
  1156. */
  1157. static inline int iwl3945_hw_reg_temp_out_of_range(int temperature)
  1158. {
  1159. return ((temperature < -260) || (temperature > 25)) ? 1 : 0;
  1160. }
  1161. int iwl3945_hw_get_temperature(struct iwl3945_priv *priv)
  1162. {
  1163. return iwl3945_read32(priv, CSR_UCODE_DRV_GP2);
  1164. }
  1165. /**
  1166. * iwl3945_hw_reg_txpower_get_temperature
  1167. * get the current temperature by reading from NIC
  1168. */
  1169. static int iwl3945_hw_reg_txpower_get_temperature(struct iwl3945_priv *priv)
  1170. {
  1171. int temperature;
  1172. temperature = iwl3945_hw_get_temperature(priv);
  1173. /* driver's okay range is -260 to +25.
  1174. * human readable okay range is 0 to +285 */
  1175. IWL_DEBUG_INFO("Temperature: %d\n", temperature + IWL_TEMP_CONVERT);
  1176. /* handle insane temp reading */
  1177. if (iwl3945_hw_reg_temp_out_of_range(temperature)) {
  1178. IWL_ERROR("Error bad temperature value %d\n", temperature);
  1179. /* if really really hot(?),
  1180. * substitute the 3rd band/group's temp measured at factory */
  1181. if (priv->last_temperature > 100)
  1182. temperature = priv->eeprom.groups[2].temperature;
  1183. else /* else use most recent "sane" value from driver */
  1184. temperature = priv->last_temperature;
  1185. }
  1186. return temperature; /* raw, not "human readable" */
  1187. }
  1188. /* Adjust Txpower only if temperature variance is greater than threshold.
  1189. *
  1190. * Both are lower than older versions' 9 degrees */
  1191. #define IWL_TEMPERATURE_LIMIT_TIMER 6
  1192. /**
  1193. * is_temp_calib_needed - determines if new calibration is needed
  1194. *
  1195. * records new temperature in tx_mgr->temperature.
  1196. * replaces tx_mgr->last_temperature *only* if calib needed
  1197. * (assumes caller will actually do the calibration!). */
  1198. static int is_temp_calib_needed(struct iwl3945_priv *priv)
  1199. {
  1200. int temp_diff;
  1201. priv->temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  1202. temp_diff = priv->temperature - priv->last_temperature;
  1203. /* get absolute value */
  1204. if (temp_diff < 0) {
  1205. IWL_DEBUG_POWER("Getting cooler, delta %d,\n", temp_diff);
  1206. temp_diff = -temp_diff;
  1207. } else if (temp_diff == 0)
  1208. IWL_DEBUG_POWER("Same temp,\n");
  1209. else
  1210. IWL_DEBUG_POWER("Getting warmer, delta %d,\n", temp_diff);
  1211. /* if we don't need calibration, *don't* update last_temperature */
  1212. if (temp_diff < IWL_TEMPERATURE_LIMIT_TIMER) {
  1213. IWL_DEBUG_POWER("Timed thermal calib not needed\n");
  1214. return 0;
  1215. }
  1216. IWL_DEBUG_POWER("Timed thermal calib needed\n");
  1217. /* assume that caller will actually do calib ...
  1218. * update the "last temperature" value */
  1219. priv->last_temperature = priv->temperature;
  1220. return 1;
  1221. }
  1222. #define IWL_MAX_GAIN_ENTRIES 78
  1223. #define IWL_CCK_FROM_OFDM_POWER_DIFF -5
  1224. #define IWL_CCK_FROM_OFDM_INDEX_DIFF (10)
  1225. /* radio and DSP power table, each step is 1/2 dB.
  1226. * 1st number is for RF analog gain, 2nd number is for DSP pre-DAC gain. */
  1227. static struct iwl3945_tx_power power_gain_table[2][IWL_MAX_GAIN_ENTRIES] = {
  1228. {
  1229. {251, 127}, /* 2.4 GHz, highest power */
  1230. {251, 127},
  1231. {251, 127},
  1232. {251, 127},
  1233. {251, 125},
  1234. {251, 110},
  1235. {251, 105},
  1236. {251, 98},
  1237. {187, 125},
  1238. {187, 115},
  1239. {187, 108},
  1240. {187, 99},
  1241. {243, 119},
  1242. {243, 111},
  1243. {243, 105},
  1244. {243, 97},
  1245. {243, 92},
  1246. {211, 106},
  1247. {211, 100},
  1248. {179, 120},
  1249. {179, 113},
  1250. {179, 107},
  1251. {147, 125},
  1252. {147, 119},
  1253. {147, 112},
  1254. {147, 106},
  1255. {147, 101},
  1256. {147, 97},
  1257. {147, 91},
  1258. {115, 107},
  1259. {235, 121},
  1260. {235, 115},
  1261. {235, 109},
  1262. {203, 127},
  1263. {203, 121},
  1264. {203, 115},
  1265. {203, 108},
  1266. {203, 102},
  1267. {203, 96},
  1268. {203, 92},
  1269. {171, 110},
  1270. {171, 104},
  1271. {171, 98},
  1272. {139, 116},
  1273. {227, 125},
  1274. {227, 119},
  1275. {227, 113},
  1276. {227, 107},
  1277. {227, 101},
  1278. {227, 96},
  1279. {195, 113},
  1280. {195, 106},
  1281. {195, 102},
  1282. {195, 95},
  1283. {163, 113},
  1284. {163, 106},
  1285. {163, 102},
  1286. {163, 95},
  1287. {131, 113},
  1288. {131, 106},
  1289. {131, 102},
  1290. {131, 95},
  1291. {99, 113},
  1292. {99, 106},
  1293. {99, 102},
  1294. {99, 95},
  1295. {67, 113},
  1296. {67, 106},
  1297. {67, 102},
  1298. {67, 95},
  1299. {35, 113},
  1300. {35, 106},
  1301. {35, 102},
  1302. {35, 95},
  1303. {3, 113},
  1304. {3, 106},
  1305. {3, 102},
  1306. {3, 95} }, /* 2.4 GHz, lowest power */
  1307. {
  1308. {251, 127}, /* 5.x GHz, highest power */
  1309. {251, 120},
  1310. {251, 114},
  1311. {219, 119},
  1312. {219, 101},
  1313. {187, 113},
  1314. {187, 102},
  1315. {155, 114},
  1316. {155, 103},
  1317. {123, 117},
  1318. {123, 107},
  1319. {123, 99},
  1320. {123, 92},
  1321. {91, 108},
  1322. {59, 125},
  1323. {59, 118},
  1324. {59, 109},
  1325. {59, 102},
  1326. {59, 96},
  1327. {59, 90},
  1328. {27, 104},
  1329. {27, 98},
  1330. {27, 92},
  1331. {115, 118},
  1332. {115, 111},
  1333. {115, 104},
  1334. {83, 126},
  1335. {83, 121},
  1336. {83, 113},
  1337. {83, 105},
  1338. {83, 99},
  1339. {51, 118},
  1340. {51, 111},
  1341. {51, 104},
  1342. {51, 98},
  1343. {19, 116},
  1344. {19, 109},
  1345. {19, 102},
  1346. {19, 98},
  1347. {19, 93},
  1348. {171, 113},
  1349. {171, 107},
  1350. {171, 99},
  1351. {139, 120},
  1352. {139, 113},
  1353. {139, 107},
  1354. {139, 99},
  1355. {107, 120},
  1356. {107, 113},
  1357. {107, 107},
  1358. {107, 99},
  1359. {75, 120},
  1360. {75, 113},
  1361. {75, 107},
  1362. {75, 99},
  1363. {43, 120},
  1364. {43, 113},
  1365. {43, 107},
  1366. {43, 99},
  1367. {11, 120},
  1368. {11, 113},
  1369. {11, 107},
  1370. {11, 99},
  1371. {131, 107},
  1372. {131, 99},
  1373. {99, 120},
  1374. {99, 113},
  1375. {99, 107},
  1376. {99, 99},
  1377. {67, 120},
  1378. {67, 113},
  1379. {67, 107},
  1380. {67, 99},
  1381. {35, 120},
  1382. {35, 113},
  1383. {35, 107},
  1384. {35, 99},
  1385. {3, 120} } /* 5.x GHz, lowest power */
  1386. };
  1387. static inline u8 iwl3945_hw_reg_fix_power_index(int index)
  1388. {
  1389. if (index < 0)
  1390. return 0;
  1391. if (index >= IWL_MAX_GAIN_ENTRIES)
  1392. return IWL_MAX_GAIN_ENTRIES - 1;
  1393. return (u8) index;
  1394. }
  1395. /* Kick off thermal recalibration check every 60 seconds */
  1396. #define REG_RECALIB_PERIOD (60)
  1397. /**
  1398. * iwl3945_hw_reg_set_scan_power - Set Tx power for scan probe requests
  1399. *
  1400. * Set (in our channel info database) the direct scan Tx power for 1 Mbit (CCK)
  1401. * or 6 Mbit (OFDM) rates.
  1402. */
  1403. static void iwl3945_hw_reg_set_scan_power(struct iwl3945_priv *priv, u32 scan_tbl_index,
  1404. s32 rate_index, const s8 *clip_pwrs,
  1405. struct iwl3945_channel_info *ch_info,
  1406. int band_index)
  1407. {
  1408. struct iwl3945_scan_power_info *scan_power_info;
  1409. s8 power;
  1410. u8 power_index;
  1411. scan_power_info = &ch_info->scan_pwr_info[scan_tbl_index];
  1412. /* use this channel group's 6Mbit clipping/saturation pwr,
  1413. * but cap at regulatory scan power restriction (set during init
  1414. * based on eeprom channel data) for this channel. */
  1415. power = min(ch_info->scan_power, clip_pwrs[IWL_RATE_6M_INDEX_TABLE]);
  1416. /* further limit to user's max power preference.
  1417. * FIXME: Other spectrum management power limitations do not
  1418. * seem to apply?? */
  1419. power = min(power, priv->user_txpower_limit);
  1420. scan_power_info->requested_power = power;
  1421. /* find difference between new scan *power* and current "normal"
  1422. * Tx *power* for 6Mb. Use this difference (x2) to adjust the
  1423. * current "normal" temperature-compensated Tx power *index* for
  1424. * this rate (1Mb or 6Mb) to yield new temp-compensated scan power
  1425. * *index*. */
  1426. power_index = ch_info->power_info[rate_index].power_table_index
  1427. - (power - ch_info->power_info
  1428. [IWL_RATE_6M_INDEX_TABLE].requested_power) * 2;
  1429. /* store reference index that we use when adjusting *all* scan
  1430. * powers. So we can accommodate user (all channel) or spectrum
  1431. * management (single channel) power changes "between" temperature
  1432. * feedback compensation procedures.
  1433. * don't force fit this reference index into gain table; it may be a
  1434. * negative number. This will help avoid errors when we're at
  1435. * the lower bounds (highest gains, for warmest temperatures)
  1436. * of the table. */
  1437. /* don't exceed table bounds for "real" setting */
  1438. power_index = iwl3945_hw_reg_fix_power_index(power_index);
  1439. scan_power_info->power_table_index = power_index;
  1440. scan_power_info->tpc.tx_gain =
  1441. power_gain_table[band_index][power_index].tx_gain;
  1442. scan_power_info->tpc.dsp_atten =
  1443. power_gain_table[band_index][power_index].dsp_atten;
  1444. }
  1445. /**
  1446. * iwl3945_hw_reg_send_txpower - fill in Tx Power command with gain settings
  1447. *
  1448. * Configures power settings for all rates for the current channel,
  1449. * using values from channel info struct, and send to NIC
  1450. */
  1451. int iwl3945_hw_reg_send_txpower(struct iwl3945_priv *priv)
  1452. {
  1453. int rate_idx, i;
  1454. const struct iwl3945_channel_info *ch_info = NULL;
  1455. struct iwl3945_txpowertable_cmd txpower = {
  1456. .channel = priv->active_rxon.channel,
  1457. };
  1458. txpower.band = (priv->band == IEEE80211_BAND_5GHZ) ? 0 : 1;
  1459. ch_info = iwl3945_get_channel_info(priv,
  1460. priv->band,
  1461. le16_to_cpu(priv->active_rxon.channel));
  1462. if (!ch_info) {
  1463. IWL_ERROR
  1464. ("Failed to get channel info for channel %d [%d]\n",
  1465. le16_to_cpu(priv->active_rxon.channel), priv->band);
  1466. return -EINVAL;
  1467. }
  1468. if (!is_channel_valid(ch_info)) {
  1469. IWL_DEBUG_POWER("Not calling TX_PWR_TABLE_CMD on "
  1470. "non-Tx channel.\n");
  1471. return 0;
  1472. }
  1473. /* fill cmd with power settings for all rates for current channel */
  1474. /* Fill OFDM rate */
  1475. for (rate_idx = IWL_FIRST_OFDM_RATE, i = 0;
  1476. rate_idx <= IWL_LAST_OFDM_RATE; rate_idx++, i++) {
  1477. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1478. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1479. IWL_DEBUG_POWER("ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1480. le16_to_cpu(txpower.channel),
  1481. txpower.band,
  1482. txpower.power[i].tpc.tx_gain,
  1483. txpower.power[i].tpc.dsp_atten,
  1484. txpower.power[i].rate);
  1485. }
  1486. /* Fill CCK rates */
  1487. for (rate_idx = IWL_FIRST_CCK_RATE;
  1488. rate_idx <= IWL_LAST_CCK_RATE; rate_idx++, i++) {
  1489. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1490. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1491. IWL_DEBUG_POWER("ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1492. le16_to_cpu(txpower.channel),
  1493. txpower.band,
  1494. txpower.power[i].tpc.tx_gain,
  1495. txpower.power[i].tpc.dsp_atten,
  1496. txpower.power[i].rate);
  1497. }
  1498. return iwl3945_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD,
  1499. sizeof(struct iwl3945_txpowertable_cmd), &txpower);
  1500. }
  1501. /**
  1502. * iwl3945_hw_reg_set_new_power - Configures power tables at new levels
  1503. * @ch_info: Channel to update. Uses power_info.requested_power.
  1504. *
  1505. * Replace requested_power and base_power_index ch_info fields for
  1506. * one channel.
  1507. *
  1508. * Called if user or spectrum management changes power preferences.
  1509. * Takes into account h/w and modulation limitations (clip power).
  1510. *
  1511. * This does *not* send anything to NIC, just sets up ch_info for one channel.
  1512. *
  1513. * NOTE: reg_compensate_for_temperature_dif() *must* be run after this to
  1514. * properly fill out the scan powers, and actual h/w gain settings,
  1515. * and send changes to NIC
  1516. */
  1517. static int iwl3945_hw_reg_set_new_power(struct iwl3945_priv *priv,
  1518. struct iwl3945_channel_info *ch_info)
  1519. {
  1520. struct iwl3945_channel_power_info *power_info;
  1521. int power_changed = 0;
  1522. int i;
  1523. const s8 *clip_pwrs;
  1524. int power;
  1525. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1526. clip_pwrs = priv->clip_groups[ch_info->group_index].clip_powers;
  1527. /* Get this channel's rate-to-current-power settings table */
  1528. power_info = ch_info->power_info;
  1529. /* update OFDM Txpower settings */
  1530. for (i = IWL_RATE_6M_INDEX_TABLE; i <= IWL_RATE_54M_INDEX_TABLE;
  1531. i++, ++power_info) {
  1532. int delta_idx;
  1533. /* limit new power to be no more than h/w capability */
  1534. power = min(ch_info->curr_txpow, clip_pwrs[i]);
  1535. if (power == power_info->requested_power)
  1536. continue;
  1537. /* find difference between old and new requested powers,
  1538. * update base (non-temp-compensated) power index */
  1539. delta_idx = (power - power_info->requested_power) * 2;
  1540. power_info->base_power_index -= delta_idx;
  1541. /* save new requested power value */
  1542. power_info->requested_power = power;
  1543. power_changed = 1;
  1544. }
  1545. /* update CCK Txpower settings, based on OFDM 12M setting ...
  1546. * ... all CCK power settings for a given channel are the *same*. */
  1547. if (power_changed) {
  1548. power =
  1549. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1550. requested_power + IWL_CCK_FROM_OFDM_POWER_DIFF;
  1551. /* do all CCK rates' iwl3945_channel_power_info structures */
  1552. for (i = IWL_RATE_1M_INDEX_TABLE; i <= IWL_RATE_11M_INDEX_TABLE; i++) {
  1553. power_info->requested_power = power;
  1554. power_info->base_power_index =
  1555. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1556. base_power_index + IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1557. ++power_info;
  1558. }
  1559. }
  1560. return 0;
  1561. }
  1562. /**
  1563. * iwl3945_hw_reg_get_ch_txpower_limit - returns new power limit for channel
  1564. *
  1565. * NOTE: Returned power limit may be less (but not more) than requested,
  1566. * based strictly on regulatory (eeprom and spectrum mgt) limitations
  1567. * (no consideration for h/w clipping limitations).
  1568. */
  1569. static int iwl3945_hw_reg_get_ch_txpower_limit(struct iwl3945_channel_info *ch_info)
  1570. {
  1571. s8 max_power;
  1572. #if 0
  1573. /* if we're using TGd limits, use lower of TGd or EEPROM */
  1574. if (ch_info->tgd_data.max_power != 0)
  1575. max_power = min(ch_info->tgd_data.max_power,
  1576. ch_info->eeprom.max_power_avg);
  1577. /* else just use EEPROM limits */
  1578. else
  1579. #endif
  1580. max_power = ch_info->eeprom.max_power_avg;
  1581. return min(max_power, ch_info->max_power_avg);
  1582. }
  1583. /**
  1584. * iwl3945_hw_reg_comp_txpower_temp - Compensate for temperature
  1585. *
  1586. * Compensate txpower settings of *all* channels for temperature.
  1587. * This only accounts for the difference between current temperature
  1588. * and the factory calibration temperatures, and bases the new settings
  1589. * on the channel's base_power_index.
  1590. *
  1591. * If RxOn is "associated", this sends the new Txpower to NIC!
  1592. */
  1593. static int iwl3945_hw_reg_comp_txpower_temp(struct iwl3945_priv *priv)
  1594. {
  1595. struct iwl3945_channel_info *ch_info = NULL;
  1596. int delta_index;
  1597. const s8 *clip_pwrs; /* array of h/w max power levels for each rate */
  1598. u8 a_band;
  1599. u8 rate_index;
  1600. u8 scan_tbl_index;
  1601. u8 i;
  1602. int ref_temp;
  1603. int temperature = priv->temperature;
  1604. /* set up new Tx power info for each and every channel, 2.4 and 5.x */
  1605. for (i = 0; i < priv->channel_count; i++) {
  1606. ch_info = &priv->channel_info[i];
  1607. a_band = is_channel_a_band(ch_info);
  1608. /* Get this chnlgrp's factory calibration temperature */
  1609. ref_temp = (s16)priv->eeprom.groups[ch_info->group_index].
  1610. temperature;
  1611. /* get power index adjustment based on current and factory
  1612. * temps */
  1613. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  1614. ref_temp);
  1615. /* set tx power value for all rates, OFDM and CCK */
  1616. for (rate_index = 0; rate_index < IWL_RATE_COUNT;
  1617. rate_index++) {
  1618. int power_idx =
  1619. ch_info->power_info[rate_index].base_power_index;
  1620. /* temperature compensate */
  1621. power_idx += delta_index;
  1622. /* stay within table range */
  1623. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  1624. ch_info->power_info[rate_index].
  1625. power_table_index = (u8) power_idx;
  1626. ch_info->power_info[rate_index].tpc =
  1627. power_gain_table[a_band][power_idx];
  1628. }
  1629. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1630. clip_pwrs = priv->clip_groups[ch_info->group_index].clip_powers;
  1631. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1632. for (scan_tbl_index = 0;
  1633. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  1634. s32 actual_index = (scan_tbl_index == 0) ?
  1635. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  1636. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  1637. actual_index, clip_pwrs,
  1638. ch_info, a_band);
  1639. }
  1640. }
  1641. /* send Txpower command for current channel to ucode */
  1642. return iwl3945_hw_reg_send_txpower(priv);
  1643. }
  1644. int iwl3945_hw_reg_set_txpower(struct iwl3945_priv *priv, s8 power)
  1645. {
  1646. struct iwl3945_channel_info *ch_info;
  1647. s8 max_power;
  1648. u8 a_band;
  1649. u8 i;
  1650. if (priv->user_txpower_limit == power) {
  1651. IWL_DEBUG_POWER("Requested Tx power same as current "
  1652. "limit: %ddBm.\n", power);
  1653. return 0;
  1654. }
  1655. IWL_DEBUG_POWER("Setting upper limit clamp to %ddBm.\n", power);
  1656. priv->user_txpower_limit = power;
  1657. /* set up new Tx powers for each and every channel, 2.4 and 5.x */
  1658. for (i = 0; i < priv->channel_count; i++) {
  1659. ch_info = &priv->channel_info[i];
  1660. a_band = is_channel_a_band(ch_info);
  1661. /* find minimum power of all user and regulatory constraints
  1662. * (does not consider h/w clipping limitations) */
  1663. max_power = iwl3945_hw_reg_get_ch_txpower_limit(ch_info);
  1664. max_power = min(power, max_power);
  1665. if (max_power != ch_info->curr_txpow) {
  1666. ch_info->curr_txpow = max_power;
  1667. /* this considers the h/w clipping limitations */
  1668. iwl3945_hw_reg_set_new_power(priv, ch_info);
  1669. }
  1670. }
  1671. /* update txpower settings for all channels,
  1672. * send to NIC if associated. */
  1673. is_temp_calib_needed(priv);
  1674. iwl3945_hw_reg_comp_txpower_temp(priv);
  1675. return 0;
  1676. }
  1677. /* will add 3945 channel switch cmd handling later */
  1678. int iwl3945_hw_channel_switch(struct iwl3945_priv *priv, u16 channel)
  1679. {
  1680. return 0;
  1681. }
  1682. /**
  1683. * iwl3945_reg_txpower_periodic - called when time to check our temperature.
  1684. *
  1685. * -- reset periodic timer
  1686. * -- see if temp has changed enough to warrant re-calibration ... if so:
  1687. * -- correct coeffs for temp (can reset temp timer)
  1688. * -- save this temp as "last",
  1689. * -- send new set of gain settings to NIC
  1690. * NOTE: This should continue working, even when we're not associated,
  1691. * so we can keep our internal table of scan powers current. */
  1692. void iwl3945_reg_txpower_periodic(struct iwl3945_priv *priv)
  1693. {
  1694. /* This will kick in the "brute force"
  1695. * iwl3945_hw_reg_comp_txpower_temp() below */
  1696. if (!is_temp_calib_needed(priv))
  1697. goto reschedule;
  1698. /* Set up a new set of temp-adjusted TxPowers, send to NIC.
  1699. * This is based *only* on current temperature,
  1700. * ignoring any previous power measurements */
  1701. iwl3945_hw_reg_comp_txpower_temp(priv);
  1702. reschedule:
  1703. queue_delayed_work(priv->workqueue,
  1704. &priv->thermal_periodic, REG_RECALIB_PERIOD * HZ);
  1705. }
  1706. static void iwl3945_bg_reg_txpower_periodic(struct work_struct *work)
  1707. {
  1708. struct iwl3945_priv *priv = container_of(work, struct iwl3945_priv,
  1709. thermal_periodic.work);
  1710. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1711. return;
  1712. mutex_lock(&priv->mutex);
  1713. iwl3945_reg_txpower_periodic(priv);
  1714. mutex_unlock(&priv->mutex);
  1715. }
  1716. /**
  1717. * iwl3945_hw_reg_get_ch_grp_index - find the channel-group index (0-4)
  1718. * for the channel.
  1719. *
  1720. * This function is used when initializing channel-info structs.
  1721. *
  1722. * NOTE: These channel groups do *NOT* match the bands above!
  1723. * These channel groups are based on factory-tested channels;
  1724. * on A-band, EEPROM's "group frequency" entries represent the top
  1725. * channel in each group 1-4. Group 5 All B/G channels are in group 0.
  1726. */
  1727. static u16 iwl3945_hw_reg_get_ch_grp_index(struct iwl3945_priv *priv,
  1728. const struct iwl3945_channel_info *ch_info)
  1729. {
  1730. struct iwl3945_eeprom_txpower_group *ch_grp = &priv->eeprom.groups[0];
  1731. u8 group;
  1732. u16 group_index = 0; /* based on factory calib frequencies */
  1733. u8 grp_channel;
  1734. /* Find the group index for the channel ... don't use index 1(?) */
  1735. if (is_channel_a_band(ch_info)) {
  1736. for (group = 1; group < 5; group++) {
  1737. grp_channel = ch_grp[group].group_channel;
  1738. if (ch_info->channel <= grp_channel) {
  1739. group_index = group;
  1740. break;
  1741. }
  1742. }
  1743. /* group 4 has a few channels *above* its factory cal freq */
  1744. if (group == 5)
  1745. group_index = 4;
  1746. } else
  1747. group_index = 0; /* 2.4 GHz, group 0 */
  1748. IWL_DEBUG_POWER("Chnl %d mapped to grp %d\n", ch_info->channel,
  1749. group_index);
  1750. return group_index;
  1751. }
  1752. /**
  1753. * iwl3945_hw_reg_get_matched_power_index - Interpolate to get nominal index
  1754. *
  1755. * Interpolate to get nominal (i.e. at factory calibration temperature) index
  1756. * into radio/DSP gain settings table for requested power.
  1757. */
  1758. static int iwl3945_hw_reg_get_matched_power_index(struct iwl3945_priv *priv,
  1759. s8 requested_power,
  1760. s32 setting_index, s32 *new_index)
  1761. {
  1762. const struct iwl3945_eeprom_txpower_group *chnl_grp = NULL;
  1763. s32 index0, index1;
  1764. s32 power = 2 * requested_power;
  1765. s32 i;
  1766. const struct iwl3945_eeprom_txpower_sample *samples;
  1767. s32 gains0, gains1;
  1768. s32 res;
  1769. s32 denominator;
  1770. chnl_grp = &priv->eeprom.groups[setting_index];
  1771. samples = chnl_grp->samples;
  1772. for (i = 0; i < 5; i++) {
  1773. if (power == samples[i].power) {
  1774. *new_index = samples[i].gain_index;
  1775. return 0;
  1776. }
  1777. }
  1778. if (power > samples[1].power) {
  1779. index0 = 0;
  1780. index1 = 1;
  1781. } else if (power > samples[2].power) {
  1782. index0 = 1;
  1783. index1 = 2;
  1784. } else if (power > samples[3].power) {
  1785. index0 = 2;
  1786. index1 = 3;
  1787. } else {
  1788. index0 = 3;
  1789. index1 = 4;
  1790. }
  1791. denominator = (s32) samples[index1].power - (s32) samples[index0].power;
  1792. if (denominator == 0)
  1793. return -EINVAL;
  1794. gains0 = (s32) samples[index0].gain_index * (1 << 19);
  1795. gains1 = (s32) samples[index1].gain_index * (1 << 19);
  1796. res = gains0 + (gains1 - gains0) *
  1797. ((s32) power - (s32) samples[index0].power) / denominator +
  1798. (1 << 18);
  1799. *new_index = res >> 19;
  1800. return 0;
  1801. }
  1802. static void iwl3945_hw_reg_init_channel_groups(struct iwl3945_priv *priv)
  1803. {
  1804. u32 i;
  1805. s32 rate_index;
  1806. const struct iwl3945_eeprom_txpower_group *group;
  1807. IWL_DEBUG_POWER("Initializing factory calib info from EEPROM\n");
  1808. for (i = 0; i < IWL_NUM_TX_CALIB_GROUPS; i++) {
  1809. s8 *clip_pwrs; /* table of power levels for each rate */
  1810. s8 satur_pwr; /* saturation power for each chnl group */
  1811. group = &priv->eeprom.groups[i];
  1812. /* sanity check on factory saturation power value */
  1813. if (group->saturation_power < 40) {
  1814. IWL_WARNING("Error: saturation power is %d, "
  1815. "less than minimum expected 40\n",
  1816. group->saturation_power);
  1817. return;
  1818. }
  1819. /*
  1820. * Derive requested power levels for each rate, based on
  1821. * hardware capabilities (saturation power for band).
  1822. * Basic value is 3dB down from saturation, with further
  1823. * power reductions for highest 3 data rates. These
  1824. * backoffs provide headroom for high rate modulation
  1825. * power peaks, without too much distortion (clipping).
  1826. */
  1827. /* we'll fill in this array with h/w max power levels */
  1828. clip_pwrs = (s8 *) priv->clip_groups[i].clip_powers;
  1829. /* divide factory saturation power by 2 to find -3dB level */
  1830. satur_pwr = (s8) (group->saturation_power >> 1);
  1831. /* fill in channel group's nominal powers for each rate */
  1832. for (rate_index = 0;
  1833. rate_index < IWL_RATE_COUNT; rate_index++, clip_pwrs++) {
  1834. switch (rate_index) {
  1835. case IWL_RATE_36M_INDEX_TABLE:
  1836. if (i == 0) /* B/G */
  1837. *clip_pwrs = satur_pwr;
  1838. else /* A */
  1839. *clip_pwrs = satur_pwr - 5;
  1840. break;
  1841. case IWL_RATE_48M_INDEX_TABLE:
  1842. if (i == 0)
  1843. *clip_pwrs = satur_pwr - 7;
  1844. else
  1845. *clip_pwrs = satur_pwr - 10;
  1846. break;
  1847. case IWL_RATE_54M_INDEX_TABLE:
  1848. if (i == 0)
  1849. *clip_pwrs = satur_pwr - 9;
  1850. else
  1851. *clip_pwrs = satur_pwr - 12;
  1852. break;
  1853. default:
  1854. *clip_pwrs = satur_pwr;
  1855. break;
  1856. }
  1857. }
  1858. }
  1859. }
  1860. /**
  1861. * iwl3945_txpower_set_from_eeprom - Set channel power info based on EEPROM
  1862. *
  1863. * Second pass (during init) to set up priv->channel_info
  1864. *
  1865. * Set up Tx-power settings in our channel info database for each VALID
  1866. * (for this geo/SKU) channel, at all Tx data rates, based on eeprom values
  1867. * and current temperature.
  1868. *
  1869. * Since this is based on current temperature (at init time), these values may
  1870. * not be valid for very long, but it gives us a starting/default point,
  1871. * and allows us to active (i.e. using Tx) scan.
  1872. *
  1873. * This does *not* write values to NIC, just sets up our internal table.
  1874. */
  1875. int iwl3945_txpower_set_from_eeprom(struct iwl3945_priv *priv)
  1876. {
  1877. struct iwl3945_channel_info *ch_info = NULL;
  1878. struct iwl3945_channel_power_info *pwr_info;
  1879. int delta_index;
  1880. u8 rate_index;
  1881. u8 scan_tbl_index;
  1882. const s8 *clip_pwrs; /* array of power levels for each rate */
  1883. u8 gain, dsp_atten;
  1884. s8 power;
  1885. u8 pwr_index, base_pwr_index, a_band;
  1886. u8 i;
  1887. int temperature;
  1888. /* save temperature reference,
  1889. * so we can determine next time to calibrate */
  1890. temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  1891. priv->last_temperature = temperature;
  1892. iwl3945_hw_reg_init_channel_groups(priv);
  1893. /* initialize Tx power info for each and every channel, 2.4 and 5.x */
  1894. for (i = 0, ch_info = priv->channel_info; i < priv->channel_count;
  1895. i++, ch_info++) {
  1896. a_band = is_channel_a_band(ch_info);
  1897. if (!is_channel_valid(ch_info))
  1898. continue;
  1899. /* find this channel's channel group (*not* "band") index */
  1900. ch_info->group_index =
  1901. iwl3945_hw_reg_get_ch_grp_index(priv, ch_info);
  1902. /* Get this chnlgrp's rate->max/clip-powers table */
  1903. clip_pwrs = priv->clip_groups[ch_info->group_index].clip_powers;
  1904. /* calculate power index *adjustment* value according to
  1905. * diff between current temperature and factory temperature */
  1906. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  1907. priv->eeprom.groups[ch_info->group_index].
  1908. temperature);
  1909. IWL_DEBUG_POWER("Delta index for channel %d: %d [%d]\n",
  1910. ch_info->channel, delta_index, temperature +
  1911. IWL_TEMP_CONVERT);
  1912. /* set tx power value for all OFDM rates */
  1913. for (rate_index = 0; rate_index < IWL_OFDM_RATES;
  1914. rate_index++) {
  1915. s32 power_idx;
  1916. int rc;
  1917. /* use channel group's clip-power table,
  1918. * but don't exceed channel's max power */
  1919. s8 pwr = min(ch_info->max_power_avg,
  1920. clip_pwrs[rate_index]);
  1921. pwr_info = &ch_info->power_info[rate_index];
  1922. /* get base (i.e. at factory-measured temperature)
  1923. * power table index for this rate's power */
  1924. rc = iwl3945_hw_reg_get_matched_power_index(priv, pwr,
  1925. ch_info->group_index,
  1926. &power_idx);
  1927. if (rc) {
  1928. IWL_ERROR("Invalid power index\n");
  1929. return rc;
  1930. }
  1931. pwr_info->base_power_index = (u8) power_idx;
  1932. /* temperature compensate */
  1933. power_idx += delta_index;
  1934. /* stay within range of gain table */
  1935. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  1936. /* fill 1 OFDM rate's iwl3945_channel_power_info struct */
  1937. pwr_info->requested_power = pwr;
  1938. pwr_info->power_table_index = (u8) power_idx;
  1939. pwr_info->tpc.tx_gain =
  1940. power_gain_table[a_band][power_idx].tx_gain;
  1941. pwr_info->tpc.dsp_atten =
  1942. power_gain_table[a_band][power_idx].dsp_atten;
  1943. }
  1944. /* set tx power for CCK rates, based on OFDM 12 Mbit settings*/
  1945. pwr_info = &ch_info->power_info[IWL_RATE_12M_INDEX_TABLE];
  1946. power = pwr_info->requested_power +
  1947. IWL_CCK_FROM_OFDM_POWER_DIFF;
  1948. pwr_index = pwr_info->power_table_index +
  1949. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1950. base_pwr_index = pwr_info->base_power_index +
  1951. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1952. /* stay within table range */
  1953. pwr_index = iwl3945_hw_reg_fix_power_index(pwr_index);
  1954. gain = power_gain_table[a_band][pwr_index].tx_gain;
  1955. dsp_atten = power_gain_table[a_band][pwr_index].dsp_atten;
  1956. /* fill each CCK rate's iwl3945_channel_power_info structure
  1957. * NOTE: All CCK-rate Txpwrs are the same for a given chnl!
  1958. * NOTE: CCK rates start at end of OFDM rates! */
  1959. for (rate_index = 0;
  1960. rate_index < IWL_CCK_RATES; rate_index++) {
  1961. pwr_info = &ch_info->power_info[rate_index+IWL_OFDM_RATES];
  1962. pwr_info->requested_power = power;
  1963. pwr_info->power_table_index = pwr_index;
  1964. pwr_info->base_power_index = base_pwr_index;
  1965. pwr_info->tpc.tx_gain = gain;
  1966. pwr_info->tpc.dsp_atten = dsp_atten;
  1967. }
  1968. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1969. for (scan_tbl_index = 0;
  1970. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  1971. s32 actual_index = (scan_tbl_index == 0) ?
  1972. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  1973. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  1974. actual_index, clip_pwrs, ch_info, a_band);
  1975. }
  1976. }
  1977. return 0;
  1978. }
  1979. int iwl3945_hw_rxq_stop(struct iwl3945_priv *priv)
  1980. {
  1981. int rc;
  1982. unsigned long flags;
  1983. spin_lock_irqsave(&priv->lock, flags);
  1984. rc = iwl3945_grab_nic_access(priv);
  1985. if (rc) {
  1986. spin_unlock_irqrestore(&priv->lock, flags);
  1987. return rc;
  1988. }
  1989. iwl3945_write_direct32(priv, FH_RCSR_CONFIG(0), 0);
  1990. rc = iwl3945_poll_direct_bit(priv, FH_RSSR_STATUS, (1 << 24), 1000);
  1991. if (rc < 0)
  1992. IWL_ERROR("Can't stop Rx DMA.\n");
  1993. iwl3945_release_nic_access(priv);
  1994. spin_unlock_irqrestore(&priv->lock, flags);
  1995. return 0;
  1996. }
  1997. int iwl3945_hw_tx_queue_init(struct iwl3945_priv *priv, struct iwl3945_tx_queue *txq)
  1998. {
  1999. int rc;
  2000. unsigned long flags;
  2001. int txq_id = txq->q.id;
  2002. struct iwl3945_shared *shared_data = priv->hw_setting.shared_virt;
  2003. shared_data->tx_base_ptr[txq_id] = cpu_to_le32((u32)txq->q.dma_addr);
  2004. spin_lock_irqsave(&priv->lock, flags);
  2005. rc = iwl3945_grab_nic_access(priv);
  2006. if (rc) {
  2007. spin_unlock_irqrestore(&priv->lock, flags);
  2008. return rc;
  2009. }
  2010. iwl3945_write_direct32(priv, FH_CBCC_CTRL(txq_id), 0);
  2011. iwl3945_write_direct32(priv, FH_CBCC_BASE(txq_id), 0);
  2012. iwl3945_write_direct32(priv, FH_TCSR_CONFIG(txq_id),
  2013. ALM_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT |
  2014. ALM_FH_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF |
  2015. ALM_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD |
  2016. ALM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL |
  2017. ALM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE);
  2018. iwl3945_release_nic_access(priv);
  2019. /* fake read to flush all prev. writes */
  2020. iwl3945_read32(priv, FH_TSSR_CBB_BASE);
  2021. spin_unlock_irqrestore(&priv->lock, flags);
  2022. return 0;
  2023. }
  2024. int iwl3945_hw_get_rx_read(struct iwl3945_priv *priv)
  2025. {
  2026. struct iwl3945_shared *shared_data = priv->hw_setting.shared_virt;
  2027. return le32_to_cpu(shared_data->rx_read_ptr[0]);
  2028. }
  2029. /**
  2030. * iwl3945_init_hw_rate_table - Initialize the hardware rate fallback table
  2031. */
  2032. int iwl3945_init_hw_rate_table(struct iwl3945_priv *priv)
  2033. {
  2034. int rc, i, index, prev_index;
  2035. struct iwl3945_rate_scaling_cmd rate_cmd = {
  2036. .reserved = {0, 0, 0},
  2037. };
  2038. struct iwl3945_rate_scaling_info *table = rate_cmd.table;
  2039. for (i = 0; i < ARRAY_SIZE(iwl3945_rates); i++) {
  2040. index = iwl3945_rates[i].table_rs_index;
  2041. table[index].rate_n_flags =
  2042. iwl3945_hw_set_rate_n_flags(iwl3945_rates[i].plcp, 0);
  2043. table[index].try_cnt = priv->retry_rate;
  2044. prev_index = iwl3945_get_prev_ieee_rate(i);
  2045. table[index].next_rate_index = iwl3945_rates[prev_index].table_rs_index;
  2046. }
  2047. switch (priv->band) {
  2048. case IEEE80211_BAND_5GHZ:
  2049. IWL_DEBUG_RATE("Select A mode rate scale\n");
  2050. /* If one of the following CCK rates is used,
  2051. * have it fall back to the 6M OFDM rate */
  2052. for (i = IWL_RATE_1M_INDEX_TABLE; i <= IWL_RATE_11M_INDEX_TABLE; i++)
  2053. table[i].next_rate_index = iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  2054. /* Don't fall back to CCK rates */
  2055. table[IWL_RATE_12M_INDEX_TABLE].next_rate_index = IWL_RATE_9M_INDEX_TABLE;
  2056. /* Don't drop out of OFDM rates */
  2057. table[IWL_RATE_6M_INDEX_TABLE].next_rate_index =
  2058. iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  2059. break;
  2060. case IEEE80211_BAND_2GHZ:
  2061. IWL_DEBUG_RATE("Select B/G mode rate scale\n");
  2062. /* If an OFDM rate is used, have it fall back to the
  2063. * 1M CCK rates */
  2064. for (i = IWL_RATE_6M_INDEX_TABLE; i <= IWL_RATE_54M_INDEX_TABLE; i++)
  2065. table[i].next_rate_index = iwl3945_rates[IWL_FIRST_CCK_RATE].table_rs_index;
  2066. /* CCK shouldn't fall back to OFDM... */
  2067. table[IWL_RATE_11M_INDEX_TABLE].next_rate_index = IWL_RATE_5M_INDEX_TABLE;
  2068. break;
  2069. default:
  2070. WARN_ON(1);
  2071. break;
  2072. }
  2073. /* Update the rate scaling for control frame Tx */
  2074. rate_cmd.table_id = 0;
  2075. rc = iwl3945_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2076. &rate_cmd);
  2077. if (rc)
  2078. return rc;
  2079. /* Update the rate scaling for data frame Tx */
  2080. rate_cmd.table_id = 1;
  2081. return iwl3945_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2082. &rate_cmd);
  2083. }
  2084. /* Called when initializing driver */
  2085. int iwl3945_hw_set_hw_setting(struct iwl3945_priv *priv)
  2086. {
  2087. memset((void *)&priv->hw_setting, 0,
  2088. sizeof(struct iwl3945_driver_hw_info));
  2089. priv->hw_setting.shared_virt =
  2090. pci_alloc_consistent(priv->pci_dev,
  2091. sizeof(struct iwl3945_shared),
  2092. &priv->hw_setting.shared_phys);
  2093. if (!priv->hw_setting.shared_virt) {
  2094. IWL_ERROR("failed to allocate pci memory\n");
  2095. mutex_unlock(&priv->mutex);
  2096. return -ENOMEM;
  2097. }
  2098. priv->hw_setting.rx_buf_size = IWL_RX_BUF_SIZE;
  2099. priv->hw_setting.max_pkt_size = 2342;
  2100. priv->hw_setting.tx_cmd_len = sizeof(struct iwl3945_tx_cmd);
  2101. priv->hw_setting.max_rxq_size = RX_QUEUE_SIZE;
  2102. priv->hw_setting.max_rxq_log = RX_QUEUE_SIZE_LOG;
  2103. priv->hw_setting.max_stations = IWL3945_STATION_COUNT;
  2104. priv->hw_setting.bcast_sta_id = IWL3945_BROADCAST_ID;
  2105. priv->hw_setting.tx_ant_num = 2;
  2106. return 0;
  2107. }
  2108. unsigned int iwl3945_hw_get_beacon_cmd(struct iwl3945_priv *priv,
  2109. struct iwl3945_frame *frame, u8 rate)
  2110. {
  2111. struct iwl3945_tx_beacon_cmd *tx_beacon_cmd;
  2112. unsigned int frame_size;
  2113. tx_beacon_cmd = (struct iwl3945_tx_beacon_cmd *)&frame->u;
  2114. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  2115. tx_beacon_cmd->tx.sta_id = priv->hw_setting.bcast_sta_id;
  2116. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  2117. frame_size = iwl3945_fill_beacon_frame(priv,
  2118. tx_beacon_cmd->frame,
  2119. iwl3945_broadcast_addr,
  2120. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  2121. BUG_ON(frame_size > MAX_MPDU_SIZE);
  2122. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  2123. tx_beacon_cmd->tx.rate = rate;
  2124. tx_beacon_cmd->tx.tx_flags = (TX_CMD_FLG_SEQ_CTL_MSK |
  2125. TX_CMD_FLG_TSF_MSK);
  2126. /* supp_rates[0] == OFDM start at IWL_FIRST_OFDM_RATE*/
  2127. tx_beacon_cmd->tx.supp_rates[0] =
  2128. (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  2129. tx_beacon_cmd->tx.supp_rates[1] =
  2130. (IWL_CCK_BASIC_RATES_MASK & 0xF);
  2131. return sizeof(struct iwl3945_tx_beacon_cmd) + frame_size;
  2132. }
  2133. void iwl3945_hw_rx_handler_setup(struct iwl3945_priv *priv)
  2134. {
  2135. priv->rx_handlers[REPLY_TX] = iwl3945_rx_reply_tx;
  2136. priv->rx_handlers[REPLY_3945_RX] = iwl3945_rx_reply_rx;
  2137. }
  2138. void iwl3945_hw_setup_deferred_work(struct iwl3945_priv *priv)
  2139. {
  2140. INIT_DELAYED_WORK(&priv->thermal_periodic,
  2141. iwl3945_bg_reg_txpower_periodic);
  2142. }
  2143. void iwl3945_hw_cancel_deferred_work(struct iwl3945_priv *priv)
  2144. {
  2145. cancel_delayed_work(&priv->thermal_periodic);
  2146. }
  2147. static struct iwl_3945_cfg iwl3945_bg_cfg = {
  2148. .name = "3945BG",
  2149. .fw_name = "iwlwifi-3945" IWL3945_UCODE_API ".ucode",
  2150. .sku = IWL_SKU_G,
  2151. };
  2152. static struct iwl_3945_cfg iwl3945_abg_cfg = {
  2153. .name = "3945ABG",
  2154. .fw_name = "iwlwifi-3945" IWL3945_UCODE_API ".ucode",
  2155. .sku = IWL_SKU_A|IWL_SKU_G,
  2156. };
  2157. struct pci_device_id iwl3945_hw_card_ids[] = {
  2158. {IWL_PCI_DEVICE(0x4222, 0x1005, iwl3945_bg_cfg)},
  2159. {IWL_PCI_DEVICE(0x4222, 0x1034, iwl3945_bg_cfg)},
  2160. {IWL_PCI_DEVICE(0x4222, 0x1044, iwl3945_bg_cfg)},
  2161. {IWL_PCI_DEVICE(0x4227, 0x1014, iwl3945_bg_cfg)},
  2162. {IWL_PCI_DEVICE(0x4222, PCI_ANY_ID, iwl3945_abg_cfg)},
  2163. {IWL_PCI_DEVICE(0x4227, PCI_ANY_ID, iwl3945_abg_cfg)},
  2164. {0}
  2165. };
  2166. MODULE_DEVICE_TABLE(pci, iwl3945_hw_card_ids);