pfc-r8a7779.c 122 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615
  1. /*
  2. * r8a7779 processor support - PFC hardware block
  3. *
  4. * Copyright (C) 2011 Renesas Solutions Corp.
  5. * Copyright (C) 2011 Magnus Damm
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  19. */
  20. #include <linux/kernel.h>
  21. #include "sh_pfc.h"
  22. #define PORT_GP_1(bank, pin, fn, sfx) fn(bank, pin, GP_##bank##_##pin, sfx)
  23. #define PORT_GP_32(bank, fn, sfx) \
  24. PORT_GP_1(bank, 0, fn, sfx), PORT_GP_1(bank, 1, fn, sfx), \
  25. PORT_GP_1(bank, 2, fn, sfx), PORT_GP_1(bank, 3, fn, sfx), \
  26. PORT_GP_1(bank, 4, fn, sfx), PORT_GP_1(bank, 5, fn, sfx), \
  27. PORT_GP_1(bank, 6, fn, sfx), PORT_GP_1(bank, 7, fn, sfx), \
  28. PORT_GP_1(bank, 8, fn, sfx), PORT_GP_1(bank, 9, fn, sfx), \
  29. PORT_GP_1(bank, 10, fn, sfx), PORT_GP_1(bank, 11, fn, sfx), \
  30. PORT_GP_1(bank, 12, fn, sfx), PORT_GP_1(bank, 13, fn, sfx), \
  31. PORT_GP_1(bank, 14, fn, sfx), PORT_GP_1(bank, 15, fn, sfx), \
  32. PORT_GP_1(bank, 16, fn, sfx), PORT_GP_1(bank, 17, fn, sfx), \
  33. PORT_GP_1(bank, 18, fn, sfx), PORT_GP_1(bank, 19, fn, sfx), \
  34. PORT_GP_1(bank, 20, fn, sfx), PORT_GP_1(bank, 21, fn, sfx), \
  35. PORT_GP_1(bank, 22, fn, sfx), PORT_GP_1(bank, 23, fn, sfx), \
  36. PORT_GP_1(bank, 24, fn, sfx), PORT_GP_1(bank, 25, fn, sfx), \
  37. PORT_GP_1(bank, 26, fn, sfx), PORT_GP_1(bank, 27, fn, sfx), \
  38. PORT_GP_1(bank, 28, fn, sfx), PORT_GP_1(bank, 29, fn, sfx), \
  39. PORT_GP_1(bank, 30, fn, sfx), PORT_GP_1(bank, 31, fn, sfx)
  40. #define PORT_GP_32_9(bank, fn, sfx) \
  41. PORT_GP_1(bank, 0, fn, sfx), PORT_GP_1(bank, 1, fn, sfx), \
  42. PORT_GP_1(bank, 2, fn, sfx), PORT_GP_1(bank, 3, fn, sfx), \
  43. PORT_GP_1(bank, 4, fn, sfx), PORT_GP_1(bank, 5, fn, sfx), \
  44. PORT_GP_1(bank, 6, fn, sfx), PORT_GP_1(bank, 7, fn, sfx), \
  45. PORT_GP_1(bank, 8, fn, sfx)
  46. #define PORT_GP_32_REV(bank, fn, sfx) \
  47. PORT_GP_1(bank, 31, fn, sfx), PORT_GP_1(bank, 30, fn, sfx), \
  48. PORT_GP_1(bank, 29, fn, sfx), PORT_GP_1(bank, 28, fn, sfx), \
  49. PORT_GP_1(bank, 27, fn, sfx), PORT_GP_1(bank, 26, fn, sfx), \
  50. PORT_GP_1(bank, 25, fn, sfx), PORT_GP_1(bank, 24, fn, sfx), \
  51. PORT_GP_1(bank, 23, fn, sfx), PORT_GP_1(bank, 22, fn, sfx), \
  52. PORT_GP_1(bank, 21, fn, sfx), PORT_GP_1(bank, 20, fn, sfx), \
  53. PORT_GP_1(bank, 19, fn, sfx), PORT_GP_1(bank, 18, fn, sfx), \
  54. PORT_GP_1(bank, 17, fn, sfx), PORT_GP_1(bank, 16, fn, sfx), \
  55. PORT_GP_1(bank, 15, fn, sfx), PORT_GP_1(bank, 14, fn, sfx), \
  56. PORT_GP_1(bank, 13, fn, sfx), PORT_GP_1(bank, 12, fn, sfx), \
  57. PORT_GP_1(bank, 11, fn, sfx), PORT_GP_1(bank, 10, fn, sfx), \
  58. PORT_GP_1(bank, 9, fn, sfx), PORT_GP_1(bank, 8, fn, sfx), \
  59. PORT_GP_1(bank, 7, fn, sfx), PORT_GP_1(bank, 6, fn, sfx), \
  60. PORT_GP_1(bank, 5, fn, sfx), PORT_GP_1(bank, 4, fn, sfx), \
  61. PORT_GP_1(bank, 3, fn, sfx), PORT_GP_1(bank, 2, fn, sfx), \
  62. PORT_GP_1(bank, 1, fn, sfx), PORT_GP_1(bank, 0, fn, sfx)
  63. #define CPU_ALL_PORT(fn, sfx) \
  64. PORT_GP_32(0, fn, sfx), \
  65. PORT_GP_32(1, fn, sfx), \
  66. PORT_GP_32(2, fn, sfx), \
  67. PORT_GP_32(3, fn, sfx), \
  68. PORT_GP_32(4, fn, sfx), \
  69. PORT_GP_32(5, fn, sfx), \
  70. PORT_GP_32_9(6, fn, sfx)
  71. #define _GP_PORT_ALL(bank, pin, name, sfx) name##_##sfx
  72. #define _GP_GPIO(bank, pin, _name, sfx) \
  73. [(bank * 32) + pin] = { \
  74. .name = __stringify(_name), \
  75. .enum_id = _name##_DATA, \
  76. }
  77. #define _GP_DATA(bank, pin, name, sfx) \
  78. PINMUX_DATA(name##_DATA, name##_FN, name##_IN, name##_OUT)
  79. #define _GP_INOUTSEL(bank, pin, name, sfx) name##_IN, name##_OUT
  80. #define _GP_INDT(bank, pin, name, sfx) name##_DATA
  81. #define GP_ALL(str) CPU_ALL_PORT(_GP_PORT_ALL, str)
  82. #define PINMUX_GPIO_GP_ALL() CPU_ALL_PORT(_GP_GPIO, unused)
  83. #define PINMUX_DATA_GP_ALL() CPU_ALL_PORT(_GP_DATA, unused)
  84. #define GP_INOUTSEL(bank) PORT_GP_32_REV(bank, _GP_INOUTSEL, unused)
  85. #define GP_INDT(bank) PORT_GP_32_REV(bank, _GP_INDT, unused)
  86. #define PINMUX_IPSR_DATA(ipsr, fn) PINMUX_DATA(fn##_MARK, FN_##ipsr, FN_##fn)
  87. #define PINMUX_IPSR_MODSEL_DATA(ipsr, fn, ms) PINMUX_DATA(fn##_MARK, FN_##ms, \
  88. FN_##ipsr, FN_##fn)
  89. enum {
  90. PINMUX_RESERVED = 0,
  91. PINMUX_DATA_BEGIN,
  92. GP_ALL(DATA), /* GP_0_0_DATA -> GP_6_8_DATA */
  93. PINMUX_DATA_END,
  94. PINMUX_INPUT_BEGIN,
  95. GP_ALL(IN), /* GP_0_0_IN -> GP_6_8_IN */
  96. PINMUX_INPUT_END,
  97. PINMUX_OUTPUT_BEGIN,
  98. GP_ALL(OUT), /* GP_0_0_OUT -> GP_6_8_OUT */
  99. PINMUX_OUTPUT_END,
  100. PINMUX_FUNCTION_BEGIN,
  101. GP_ALL(FN), /* GP_0_0_FN -> GP_6_8_FN */
  102. /* GPSR0 */
  103. FN_AVS1, FN_AVS2, FN_IP0_7_6, FN_A17,
  104. FN_A18, FN_A19, FN_IP0_9_8, FN_IP0_11_10,
  105. FN_IP0_13_12, FN_IP0_15_14, FN_IP0_18_16, FN_IP0_22_19,
  106. FN_IP0_24_23, FN_IP0_25, FN_IP0_27_26, FN_IP1_1_0,
  107. FN_IP1_3_2, FN_IP1_6_4, FN_IP1_10_7, FN_IP1_14_11,
  108. FN_IP1_18_15, FN_IP0_5_3, FN_IP0_30_28, FN_IP2_18_16,
  109. FN_IP2_21_19, FN_IP2_30_28, FN_IP3_2_0, FN_IP3_11_9,
  110. FN_IP3_14_12, FN_IP3_22_21, FN_IP3_26_24, FN_IP3_31_29,
  111. /* GPSR1 */
  112. FN_IP4_1_0, FN_IP4_4_2, FN_IP4_7_5, FN_IP4_10_8,
  113. FN_IP4_11, FN_IP4_12, FN_IP4_13, FN_IP4_14,
  114. FN_IP4_15, FN_IP4_16, FN_IP4_19_17, FN_IP4_22_20,
  115. FN_IP4_23, FN_IP4_24, FN_IP4_25, FN_IP4_26,
  116. FN_IP4_27, FN_IP4_28, FN_IP4_31_29, FN_IP5_2_0,
  117. FN_IP5_3, FN_IP5_4, FN_IP5_5, FN_IP5_6,
  118. FN_IP5_7, FN_IP5_8, FN_IP5_10_9, FN_IP5_12_11,
  119. FN_IP5_14_13, FN_IP5_16_15, FN_IP5_20_17, FN_IP5_23_21,
  120. /* GPSR2 */
  121. FN_IP5_27_24, FN_IP8_20, FN_IP8_22_21, FN_IP8_24_23,
  122. FN_IP8_27_25, FN_IP8_30_28, FN_IP9_1_0, FN_IP9_3_2,
  123. FN_IP9_4, FN_IP9_5, FN_IP9_6, FN_IP9_7,
  124. FN_IP9_9_8, FN_IP9_11_10, FN_IP9_13_12, FN_IP9_15_14,
  125. FN_IP9_18_16, FN_IP9_21_19, FN_IP9_23_22, FN_IP9_25_24,
  126. FN_IP9_27_26, FN_IP9_29_28, FN_IP10_2_0, FN_IP10_5_3,
  127. FN_IP10_8_6, FN_IP10_11_9, FN_IP10_14_12, FN_IP10_17_15,
  128. FN_IP10_20_18, FN_IP10_23_21, FN_IP10_25_24, FN_IP10_28_26,
  129. /* GPSR3 */
  130. FN_IP10_31_29, FN_IP11_2_0, FN_IP11_5_3, FN_IP11_8_6,
  131. FN_IP11_11_9, FN_IP11_14_12, FN_IP11_17_15, FN_IP11_20_18,
  132. FN_IP11_23_21, FN_IP11_26_24, FN_IP11_29_27, FN_IP12_2_0,
  133. FN_IP12_5_3, FN_IP12_8_6, FN_IP12_11_9, FN_IP12_14_12,
  134. FN_IP12_17_15, FN_IP7_16_15, FN_IP7_18_17, FN_IP7_28_27,
  135. FN_IP7_30_29, FN_IP7_20_19, FN_IP7_22_21, FN_IP7_24_23,
  136. FN_IP7_26_25, FN_IP1_20_19, FN_IP1_22_21, FN_IP1_24_23,
  137. FN_IP5_28, FN_IP5_30_29, FN_IP6_1_0, FN_IP6_3_2,
  138. /* GPSR4 */
  139. FN_IP6_5_4, FN_IP6_7_6, FN_IP6_8, FN_IP6_11_9,
  140. FN_IP6_14_12, FN_IP6_17_15, FN_IP6_19_18, FN_IP6_22_20,
  141. FN_IP6_24_23, FN_IP6_26_25, FN_IP6_30_29, FN_IP7_1_0,
  142. FN_IP7_3_2, FN_IP7_6_4, FN_IP7_9_7, FN_IP7_12_10,
  143. FN_IP7_14_13, FN_IP2_7_4, FN_IP2_11_8, FN_IP2_15_12,
  144. FN_IP1_28_25, FN_IP2_3_0, FN_IP8_3_0, FN_IP8_7_4,
  145. FN_IP8_11_8, FN_IP8_15_12, FN_USB_PENC0, FN_USB_PENC1,
  146. FN_IP0_2_0, FN_IP8_17_16, FN_IP8_18, FN_IP8_19,
  147. /* GPSR5 */
  148. FN_A1, FN_A2, FN_A3, FN_A4,
  149. FN_A5, FN_A6, FN_A7, FN_A8,
  150. FN_A9, FN_A10, FN_A11, FN_A12,
  151. FN_A13, FN_A14, FN_A15, FN_A16,
  152. FN_RD, FN_WE0, FN_WE1, FN_EX_WAIT0,
  153. FN_IP3_23, FN_IP3_27, FN_IP3_28, FN_IP2_22,
  154. FN_IP2_23, FN_IP2_24, FN_IP2_25, FN_IP2_26,
  155. FN_IP2_27, FN_IP3_3, FN_IP3_4, FN_IP3_5,
  156. /* GPSR6 */
  157. FN_IP3_6, FN_IP3_7, FN_IP3_8, FN_IP3_15,
  158. FN_IP3_16, FN_IP3_17, FN_IP3_18, FN_IP3_19,
  159. FN_IP3_20,
  160. /* IPSR0 */
  161. FN_RD_WR, FN_FWE, FN_ATAG0, FN_VI1_R7,
  162. FN_HRTS1, FN_RX4_C,
  163. FN_CS1_A26, FN_HSPI_TX2, FN_SDSELF_B,
  164. FN_CS0, FN_HSPI_CS2_B,
  165. FN_CLKOUT, FN_TX3C_IRDA_TX_C, FN_PWM0_B,
  166. FN_A25, FN_SD1_WP, FN_MMC0_D5, FN_FD5,
  167. FN_HSPI_RX2, FN_VI1_R3, FN_TX5_B, FN_SSI_SDATA7_B,
  168. FN_CTS0_B,
  169. FN_A24, FN_SD1_CD, FN_MMC0_D4, FN_FD4,
  170. FN_HSPI_CS2, FN_VI1_R2, FN_SSI_WS78_B,
  171. FN_A23, FN_FCLE, FN_HSPI_CLK2, FN_VI1_R1,
  172. FN_A22, FN_RX5_D, FN_HSPI_RX2_B, FN_VI1_R0,
  173. FN_A21, FN_SCK5_D, FN_HSPI_CLK2_B,
  174. FN_A20, FN_TX5_D, FN_HSPI_TX2_B,
  175. FN_A0, FN_SD1_DAT3, FN_MMC0_D3, FN_FD3,
  176. FN_BS, FN_SD1_DAT2, FN_MMC0_D2, FN_FD2,
  177. FN_ATADIR0, FN_SDSELF, FN_HCTS1, FN_TX4_C,
  178. FN_USB_PENC2, FN_SCK0, FN_PWM1, FN_PWMFSW0,
  179. FN_SCIF_CLK, FN_TCLK0_C,
  180. /* IPSR1 */
  181. FN_EX_CS0, FN_RX3_C_IRDA_RX_C, FN_MMC0_D6,
  182. FN_FD6, FN_EX_CS1, FN_MMC0_D7, FN_FD7,
  183. FN_EX_CS2, FN_SD1_CLK, FN_MMC0_CLK, FN_FALE,
  184. FN_ATACS00, FN_EX_CS3, FN_SD1_CMD, FN_MMC0_CMD,
  185. FN_FRE, FN_ATACS10, FN_VI1_R4, FN_RX5_B,
  186. FN_HSCK1, FN_SSI_SDATA8_B, FN_RTS0_B_TANS_B, FN_SSI_SDATA9,
  187. FN_EX_CS4, FN_SD1_DAT0, FN_MMC0_D0, FN_FD0,
  188. FN_ATARD0, FN_VI1_R5, FN_SCK5_B, FN_HTX1,
  189. FN_TX2_E, FN_TX0_B, FN_SSI_SCK9, FN_EX_CS5,
  190. FN_SD1_DAT1, FN_MMC0_D1, FN_FD1, FN_ATAWR0,
  191. FN_VI1_R6, FN_HRX1, FN_RX2_E, FN_RX0_B,
  192. FN_SSI_WS9, FN_MLB_CLK, FN_PWM2, FN_SCK4,
  193. FN_MLB_SIG, FN_PWM3, FN_TX4, FN_MLB_DAT,
  194. FN_PWM4, FN_RX4, FN_HTX0, FN_TX1,
  195. FN_SDATA, FN_CTS0_C, FN_SUB_TCK, FN_CC5_STATE2,
  196. FN_CC5_STATE10, FN_CC5_STATE18, FN_CC5_STATE26, FN_CC5_STATE34,
  197. /* IPSR2 */
  198. FN_HRX0, FN_RX1, FN_SCKZ, FN_RTS0_C_TANS_C,
  199. FN_SUB_TDI, FN_CC5_STATE3, FN_CC5_STATE11, FN_CC5_STATE19,
  200. FN_CC5_STATE27, FN_CC5_STATE35, FN_HSCK0, FN_SCK1,
  201. FN_MTS, FN_PWM5, FN_SCK0_C, FN_SSI_SDATA9_B,
  202. FN_SUB_TDO, FN_CC5_STATE0, FN_CC5_STATE8, FN_CC5_STATE16,
  203. FN_CC5_STATE24, FN_CC5_STATE32, FN_HCTS0, FN_CTS1,
  204. FN_STM, FN_PWM0_D, FN_RX0_C, FN_SCIF_CLK_C,
  205. FN_SUB_TRST, FN_TCLK1_B, FN_CC5_OSCOUT, FN_HRTS0,
  206. FN_RTS1_TANS, FN_MDATA, FN_TX0_C, FN_SUB_TMS,
  207. FN_CC5_STATE1, FN_CC5_STATE9, FN_CC5_STATE17, FN_CC5_STATE25,
  208. FN_CC5_STATE33, FN_DU0_DR0, FN_LCDOUT0, FN_DREQ0,
  209. FN_GPS_CLK_B, FN_AUDATA0, FN_TX5_C, FN_DU0_DR1,
  210. FN_LCDOUT1, FN_DACK0, FN_DRACK0, FN_GPS_SIGN_B,
  211. FN_AUDATA1, FN_RX5_C, FN_DU0_DR2, FN_LCDOUT2,
  212. FN_DU0_DR3, FN_LCDOUT3, FN_DU0_DR4, FN_LCDOUT4,
  213. FN_DU0_DR5, FN_LCDOUT5, FN_DU0_DR6, FN_LCDOUT6,
  214. FN_DU0_DR7, FN_LCDOUT7, FN_DU0_DG0, FN_LCDOUT8,
  215. FN_DREQ1, FN_SCL2, FN_AUDATA2,
  216. /* IPSR3 */
  217. FN_DU0_DG1, FN_LCDOUT9, FN_DACK1, FN_SDA2,
  218. FN_AUDATA3, FN_DU0_DG2, FN_LCDOUT10, FN_DU0_DG3,
  219. FN_LCDOUT11, FN_DU0_DG4, FN_LCDOUT12, FN_DU0_DG5,
  220. FN_LCDOUT13, FN_DU0_DG6, FN_LCDOUT14, FN_DU0_DG7,
  221. FN_LCDOUT15, FN_DU0_DB0, FN_LCDOUT16, FN_EX_WAIT1,
  222. FN_SCL1, FN_TCLK1, FN_AUDATA4, FN_DU0_DB1,
  223. FN_LCDOUT17, FN_EX_WAIT2, FN_SDA1, FN_GPS_MAG_B,
  224. FN_AUDATA5, FN_SCK5_C, FN_DU0_DB2, FN_LCDOUT18,
  225. FN_DU0_DB3, FN_LCDOUT19, FN_DU0_DB4, FN_LCDOUT20,
  226. FN_DU0_DB5, FN_LCDOUT21, FN_DU0_DB6, FN_LCDOUT22,
  227. FN_DU0_DB7, FN_LCDOUT23, FN_DU0_DOTCLKIN, FN_QSTVA_QVS,
  228. FN_TX3_D_IRDA_TX_D, FN_SCL3_B, FN_DU0_DOTCLKOUT0, FN_QCLK,
  229. FN_DU0_DOTCLKOUT1, FN_QSTVB_QVE, FN_RX3_D_IRDA_RX_D, FN_SDA3_B,
  230. FN_SDA2_C, FN_DACK0_B, FN_DRACK0_B, FN_DU0_EXHSYNC_DU0_HSYNC,
  231. FN_QSTH_QHS, FN_DU0_EXVSYNC_DU0_VSYNC, FN_QSTB_QHE,
  232. FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_QCPV_QDE, FN_CAN1_TX,
  233. FN_TX2_C, FN_SCL2_C, FN_REMOCON,
  234. /* IPSR4 */
  235. FN_DU0_DISP, FN_QPOLA, FN_CAN_CLK_C, FN_SCK2_C,
  236. FN_DU0_CDE, FN_QPOLB, FN_CAN1_RX, FN_RX2_C,
  237. FN_DREQ0_B, FN_SSI_SCK78_B, FN_SCK0_B, FN_DU1_DR0,
  238. FN_VI2_DATA0_VI2_B0, FN_PWM6, FN_SD3_CLK, FN_TX3_E_IRDA_TX_E,
  239. FN_AUDCK, FN_PWMFSW0_B, FN_DU1_DR1, FN_VI2_DATA1_VI2_B1,
  240. FN_PWM0, FN_SD3_CMD, FN_RX3_E_IRDA_RX_E, FN_AUDSYNC,
  241. FN_CTS0_D, FN_DU1_DR2, FN_VI2_G0, FN_DU1_DR3,
  242. FN_VI2_G1, FN_DU1_DR4, FN_VI2_G2, FN_DU1_DR5,
  243. FN_VI2_G3, FN_DU1_DR6, FN_VI2_G4, FN_DU1_DR7,
  244. FN_VI2_G5, FN_DU1_DG0, FN_VI2_DATA2_VI2_B2, FN_SCL1_B,
  245. FN_SD3_DAT2, FN_SCK3_E, FN_AUDATA6, FN_TX0_D,
  246. FN_DU1_DG1, FN_VI2_DATA3_VI2_B3, FN_SDA1_B, FN_SD3_DAT3,
  247. FN_SCK5, FN_AUDATA7, FN_RX0_D, FN_DU1_DG2,
  248. FN_VI2_G6, FN_DU1_DG3, FN_VI2_G7, FN_DU1_DG4,
  249. FN_VI2_R0, FN_DU1_DG5, FN_VI2_R1, FN_DU1_DG6,
  250. FN_VI2_R2, FN_DU1_DG7, FN_VI2_R3, FN_DU1_DB0,
  251. FN_VI2_DATA4_VI2_B4, FN_SCL2_B, FN_SD3_DAT0, FN_TX5,
  252. FN_SCK0_D,
  253. /* IPSR5 */
  254. FN_DU1_DB1, FN_VI2_DATA5_VI2_B5, FN_SDA2_B, FN_SD3_DAT1,
  255. FN_RX5, FN_RTS0_D_TANS_D, FN_DU1_DB2, FN_VI2_R4,
  256. FN_DU1_DB3, FN_VI2_R5, FN_DU1_DB4, FN_VI2_R6,
  257. FN_DU1_DB5, FN_VI2_R7, FN_DU1_DB6, FN_SCL2_D,
  258. FN_DU1_DB7, FN_SDA2_D, FN_DU1_DOTCLKIN, FN_VI2_CLKENB,
  259. FN_HSPI_CS1, FN_SCL1_D, FN_DU1_DOTCLKOUT, FN_VI2_FIELD,
  260. FN_SDA1_D, FN_DU1_EXHSYNC_DU1_HSYNC, FN_VI2_HSYNC,
  261. FN_VI3_HSYNC, FN_DU1_EXVSYNC_DU1_VSYNC, FN_VI2_VSYNC, FN_VI3_VSYNC,
  262. FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_VI2_CLK, FN_TX3_B_IRDA_TX_B,
  263. FN_SD3_CD, FN_HSPI_TX1, FN_VI1_CLKENB, FN_VI3_CLKENB,
  264. FN_AUDIO_CLKC, FN_TX2_D, FN_SPEEDIN, FN_GPS_SIGN_D,
  265. FN_DU1_DISP, FN_VI2_DATA6_VI2_B6, FN_TCLK0, FN_QSTVA_B_QVS_B,
  266. FN_HSPI_CLK1, FN_SCK2_D, FN_AUDIO_CLKOUT_B, FN_GPS_MAG_D,
  267. FN_DU1_CDE, FN_VI2_DATA7_VI2_B7, FN_RX3_B_IRDA_RX_B,
  268. FN_SD3_WP, FN_HSPI_RX1, FN_VI1_FIELD, FN_VI3_FIELD,
  269. FN_AUDIO_CLKOUT, FN_RX2_D, FN_GPS_CLK_C, FN_GPS_CLK_D,
  270. FN_AUDIO_CLKA, FN_CAN_TXCLK, FN_AUDIO_CLKB, FN_USB_OVC2,
  271. FN_CAN_DEBUGOUT0, FN_MOUT0,
  272. /* IPSR6 */
  273. FN_SSI_SCK0129, FN_CAN_DEBUGOUT1, FN_MOUT1, FN_SSI_WS0129,
  274. FN_CAN_DEBUGOUT2, FN_MOUT2, FN_SSI_SDATA0, FN_CAN_DEBUGOUT3,
  275. FN_MOUT5, FN_SSI_SDATA1, FN_CAN_DEBUGOUT4, FN_MOUT6,
  276. FN_SSI_SDATA2, FN_CAN_DEBUGOUT5, FN_SSI_SCK34, FN_CAN_DEBUGOUT6,
  277. FN_CAN0_TX_B, FN_IERX, FN_SSI_SCK9_C, FN_SSI_WS34,
  278. FN_CAN_DEBUGOUT7, FN_CAN0_RX_B, FN_IETX, FN_SSI_WS9_C,
  279. FN_SSI_SDATA3, FN_PWM0_C, FN_CAN_DEBUGOUT8, FN_CAN_CLK_B,
  280. FN_IECLK, FN_SCIF_CLK_B, FN_TCLK0_B, FN_SSI_SDATA4,
  281. FN_CAN_DEBUGOUT9, FN_SSI_SDATA9_C, FN_SSI_SCK5, FN_ADICLK,
  282. FN_CAN_DEBUGOUT10, FN_SCK3, FN_TCLK0_D, FN_SSI_WS5,
  283. FN_ADICS_SAMP, FN_CAN_DEBUGOUT11, FN_TX3_IRDA_TX, FN_SSI_SDATA5,
  284. FN_ADIDATA, FN_CAN_DEBUGOUT12, FN_RX3_IRDA_RX, FN_SSI_SCK6,
  285. FN_ADICHS0, FN_CAN0_TX, FN_IERX_B,
  286. /* IPSR7 */
  287. FN_SSI_WS6, FN_ADICHS1, FN_CAN0_RX, FN_IETX_B,
  288. FN_SSI_SDATA6, FN_ADICHS2, FN_CAN_CLK, FN_IECLK_B,
  289. FN_SSI_SCK78, FN_CAN_DEBUGOUT13, FN_IRQ0_B, FN_SSI_SCK9_B,
  290. FN_HSPI_CLK1_C, FN_SSI_WS78, FN_CAN_DEBUGOUT14, FN_IRQ1_B,
  291. FN_SSI_WS9_B, FN_HSPI_CS1_C, FN_SSI_SDATA7, FN_CAN_DEBUGOUT15,
  292. FN_IRQ2_B, FN_TCLK1_C, FN_HSPI_TX1_C, FN_SSI_SDATA8,
  293. FN_VSP, FN_IRQ3_B, FN_HSPI_RX1_C, FN_SD0_CLK,
  294. FN_ATACS01, FN_SCK1_B, FN_SD0_CMD, FN_ATACS11,
  295. FN_TX1_B, FN_CC5_TDO, FN_SD0_DAT0, FN_ATADIR1,
  296. FN_RX1_B, FN_CC5_TRST, FN_SD0_DAT1, FN_ATAG1,
  297. FN_SCK2_B, FN_CC5_TMS, FN_SD0_DAT2, FN_ATARD1,
  298. FN_TX2_B, FN_CC5_TCK, FN_SD0_DAT3, FN_ATAWR1,
  299. FN_RX2_B, FN_CC5_TDI, FN_SD0_CD, FN_DREQ2,
  300. FN_RTS1_B_TANS_B, FN_SD0_WP, FN_DACK2, FN_CTS1_B,
  301. /* IPSR8 */
  302. FN_HSPI_CLK0, FN_CTS0, FN_USB_OVC0, FN_AD_CLK,
  303. FN_CC5_STATE4, FN_CC5_STATE12, FN_CC5_STATE20, FN_CC5_STATE28,
  304. FN_CC5_STATE36, FN_HSPI_CS0, FN_RTS0_TANS, FN_USB_OVC1,
  305. FN_AD_DI, FN_CC5_STATE5, FN_CC5_STATE13, FN_CC5_STATE21,
  306. FN_CC5_STATE29, FN_CC5_STATE37, FN_HSPI_TX0, FN_TX0,
  307. FN_CAN_DEBUG_HW_TRIGGER, FN_AD_DO, FN_CC5_STATE6, FN_CC5_STATE14,
  308. FN_CC5_STATE22, FN_CC5_STATE30, FN_CC5_STATE38, FN_HSPI_RX0,
  309. FN_RX0, FN_CAN_STEP0, FN_AD_NCS, FN_CC5_STATE7,
  310. FN_CC5_STATE15, FN_CC5_STATE23, FN_CC5_STATE31, FN_CC5_STATE39,
  311. FN_FMCLK, FN_RDS_CLK, FN_PCMOE, FN_BPFCLK,
  312. FN_PCMWE, FN_FMIN, FN_RDS_DATA, FN_VI0_CLK,
  313. FN_MMC1_CLK, FN_VI0_CLKENB, FN_TX1_C, FN_HTX1_B,
  314. FN_MT1_SYNC, FN_VI0_FIELD, FN_RX1_C, FN_HRX1_B,
  315. FN_VI0_HSYNC, FN_VI0_DATA0_B_VI0_B0_B, FN_CTS1_C, FN_TX4_D,
  316. FN_MMC1_CMD, FN_HSCK1_B, FN_VI0_VSYNC, FN_VI0_DATA1_B_VI0_B1_B,
  317. FN_RTS1_C_TANS_C, FN_RX4_D, FN_PWMFSW0_C,
  318. /* IPSR9 */
  319. FN_VI0_DATA0_VI0_B0, FN_HRTS1_B, FN_MT1_VCXO, FN_VI0_DATA1_VI0_B1,
  320. FN_HCTS1_B, FN_MT1_PWM, FN_VI0_DATA2_VI0_B2, FN_MMC1_D0,
  321. FN_VI0_DATA3_VI0_B3, FN_MMC1_D1, FN_VI0_DATA4_VI0_B4, FN_MMC1_D2,
  322. FN_VI0_DATA5_VI0_B5, FN_MMC1_D3, FN_VI0_DATA6_VI0_B6, FN_MMC1_D4,
  323. FN_ARM_TRACEDATA_0, FN_VI0_DATA7_VI0_B7, FN_MMC1_D5,
  324. FN_ARM_TRACEDATA_1, FN_VI0_G0, FN_SSI_SCK78_C, FN_IRQ0,
  325. FN_ARM_TRACEDATA_2, FN_VI0_G1, FN_SSI_WS78_C, FN_IRQ1,
  326. FN_ARM_TRACEDATA_3, FN_VI0_G2, FN_ETH_TXD1, FN_MMC1_D6,
  327. FN_ARM_TRACEDATA_4, FN_TS_SPSYNC0, FN_VI0_G3, FN_ETH_CRS_DV,
  328. FN_MMC1_D7, FN_ARM_TRACEDATA_5, FN_TS_SDAT0, FN_VI0_G4,
  329. FN_ETH_TX_EN, FN_SD2_DAT0_B, FN_ARM_TRACEDATA_6, FN_VI0_G5,
  330. FN_ETH_RX_ER, FN_SD2_DAT1_B, FN_ARM_TRACEDATA_7, FN_VI0_G6,
  331. FN_ETH_RXD0, FN_SD2_DAT2_B, FN_ARM_TRACEDATA_8, FN_VI0_G7,
  332. FN_ETH_RXD1, FN_SD2_DAT3_B, FN_ARM_TRACEDATA_9,
  333. /* IPSR10 */
  334. FN_VI0_R0, FN_SSI_SDATA7_C, FN_SCK1_C, FN_DREQ1_B,
  335. FN_ARM_TRACEDATA_10, FN_DREQ0_C, FN_VI0_R1, FN_SSI_SDATA8_C,
  336. FN_DACK1_B, FN_ARM_TRACEDATA_11, FN_DACK0_C, FN_DRACK0_C,
  337. FN_VI0_R2, FN_ETH_LINK, FN_SD2_CLK_B, FN_IRQ2,
  338. FN_ARM_TRACEDATA_12, FN_VI0_R3, FN_ETH_MAGIC, FN_SD2_CMD_B,
  339. FN_IRQ3, FN_ARM_TRACEDATA_13, FN_VI0_R4, FN_ETH_REFCLK,
  340. FN_SD2_CD_B, FN_HSPI_CLK1_B, FN_ARM_TRACEDATA_14, FN_MT1_CLK,
  341. FN_TS_SCK0, FN_VI0_R5, FN_ETH_TXD0, FN_SD2_WP_B, FN_HSPI_CS1_B,
  342. FN_ARM_TRACEDATA_15, FN_MT1_D, FN_TS_SDEN0, FN_VI0_R6,
  343. FN_ETH_MDC, FN_DREQ2_C, FN_HSPI_TX1_B, FN_TRACECLK,
  344. FN_MT1_BEN, FN_PWMFSW0_D, FN_VI0_R7, FN_ETH_MDIO,
  345. FN_DACK2_C, FN_HSPI_RX1_B, FN_SCIF_CLK_D, FN_TRACECTL,
  346. FN_MT1_PEN, FN_VI1_CLK, FN_SIM_D, FN_SDA3,
  347. FN_VI1_HSYNC, FN_VI3_CLK, FN_SSI_SCK4, FN_GPS_SIGN_C,
  348. FN_PWMFSW0_E, FN_VI1_VSYNC, FN_AUDIO_CLKOUT_C, FN_SSI_WS4,
  349. FN_SIM_CLK, FN_GPS_MAG_C, FN_SPV_TRST, FN_SCL3,
  350. /* IPSR11 */
  351. FN_VI1_DATA0_VI1_B0, FN_SD2_DAT0, FN_SIM_RST, FN_SPV_TCK,
  352. FN_ADICLK_B, FN_VI1_DATA1_VI1_B1, FN_SD2_DAT1, FN_MT0_CLK,
  353. FN_SPV_TMS, FN_ADICS_B_SAMP_B, FN_VI1_DATA2_VI1_B2, FN_SD2_DAT2,
  354. FN_MT0_D, FN_SPVTDI, FN_ADIDATA_B, FN_VI1_DATA3_VI1_B3,
  355. FN_SD2_DAT3, FN_MT0_BEN, FN_SPV_TDO, FN_ADICHS0_B,
  356. FN_VI1_DATA4_VI1_B4, FN_SD2_CLK, FN_MT0_PEN, FN_SPA_TRST,
  357. FN_HSPI_CLK1_D, FN_ADICHS1_B, FN_VI1_DATA5_VI1_B5, FN_SD2_CMD,
  358. FN_MT0_SYNC, FN_SPA_TCK, FN_HSPI_CS1_D, FN_ADICHS2_B,
  359. FN_VI1_DATA6_VI1_B6, FN_SD2_CD, FN_MT0_VCXO, FN_SPA_TMS,
  360. FN_HSPI_TX1_D, FN_VI1_DATA7_VI1_B7, FN_SD2_WP, FN_MT0_PWM,
  361. FN_SPA_TDI, FN_HSPI_RX1_D, FN_VI1_G0, FN_VI3_DATA0,
  362. FN_TS_SCK1, FN_DREQ2_B, FN_TX2,
  363. FN_SPA_TDO, FN_HCTS0_B, FN_VI1_G1, FN_VI3_DATA1,
  364. FN_SSI_SCK1, FN_TS_SDEN1, FN_DACK2_B, FN_RX2, FN_HRTS0_B,
  365. /* IPSR12 */
  366. FN_VI1_G2, FN_VI3_DATA2, FN_SSI_WS1, FN_TS_SPSYNC1,
  367. FN_SCK2, FN_HSCK0_B, FN_VI1_G3, FN_VI3_DATA3,
  368. FN_SSI_SCK2, FN_TS_SDAT1, FN_SCL1_C, FN_HTX0_B,
  369. FN_VI1_G4, FN_VI3_DATA4, FN_SSI_WS2, FN_SDA1_C,
  370. FN_SIM_RST_B, FN_HRX0_B, FN_VI1_G5, FN_VI3_DATA5,
  371. FN_GPS_CLK, FN_FSE, FN_TX4_B, FN_SIM_D_B,
  372. FN_VI1_G6, FN_VI3_DATA6, FN_GPS_SIGN, FN_FRB,
  373. FN_RX4_B, FN_SIM_CLK_B, FN_VI1_G7, FN_VI3_DATA7,
  374. FN_GPS_MAG, FN_FCE, FN_SCK4_B,
  375. FN_SEL_SCIF5_0, FN_SEL_SCIF5_1, FN_SEL_SCIF5_2, FN_SEL_SCIF5_3,
  376. FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3,
  377. FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2,
  378. FN_SEL_SCIF3_3, FN_SEL_SCIF3_4,
  379. FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2,
  380. FN_SEL_SCIF2_3, FN_SEL_SCIF2_4,
  381. FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2,
  382. FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
  383. FN_SEL_SSI9_0, FN_SEL_SSI9_1, FN_SEL_SSI9_2,
  384. FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2,
  385. FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2,
  386. FN_SEL_VI0_0, FN_SEL_VI0_1,
  387. FN_SEL_SD2_0, FN_SEL_SD2_1,
  388. FN_SEL_INT3_0, FN_SEL_INT3_1,
  389. FN_SEL_INT2_0, FN_SEL_INT2_1,
  390. FN_SEL_INT1_0, FN_SEL_INT1_1,
  391. FN_SEL_INT0_0, FN_SEL_INT0_1,
  392. FN_SEL_IE_0, FN_SEL_IE_1,
  393. FN_SEL_EXBUS2_0, FN_SEL_EXBUS2_1, FN_SEL_EXBUS2_2,
  394. FN_SEL_EXBUS1_0, FN_SEL_EXBUS1_1,
  395. FN_SEL_EXBUS0_0, FN_SEL_EXBUS0_1, FN_SEL_EXBUS0_2,
  396. FN_SEL_TMU1_0, FN_SEL_TMU1_1, FN_SEL_TMU1_2,
  397. FN_SEL_TMU0_0, FN_SEL_TMU0_1, FN_SEL_TMU0_2, FN_SEL_TMU0_3,
  398. FN_SEL_SCIF_0, FN_SEL_SCIF_1, FN_SEL_SCIF_2, FN_SEL_SCIF_3,
  399. FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2,
  400. FN_SEL_CAN0_0, FN_SEL_CAN0_1,
  401. FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
  402. FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1,
  403. FN_SEL_PWMFSW_0, FN_SEL_PWMFSW_1, FN_SEL_PWMFSW_2,
  404. FN_SEL_PWMFSW_3, FN_SEL_PWMFSW_4,
  405. FN_SEL_ADI_0, FN_SEL_ADI_1,
  406. FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
  407. FN_SEL_SIM_0, FN_SEL_SIM_1,
  408. FN_SEL_HSPI2_0, FN_SEL_HSPI2_1,
  409. FN_SEL_HSPI1_0, FN_SEL_HSPI1_1, FN_SEL_HSPI1_2, FN_SEL_HSPI1_3,
  410. FN_SEL_I2C3_0, FN_SEL_I2C3_1,
  411. FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
  412. FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, FN_SEL_I2C1_3,
  413. PINMUX_FUNCTION_END,
  414. PINMUX_MARK_BEGIN,
  415. AVS1_MARK, AVS2_MARK, A17_MARK, A18_MARK,
  416. A19_MARK,
  417. RD_WR_MARK, FWE_MARK, ATAG0_MARK, VI1_R7_MARK,
  418. HRTS1_MARK, RX4_C_MARK,
  419. CS1_A26_MARK, HSPI_TX2_MARK, SDSELF_B_MARK,
  420. CS0_MARK, HSPI_CS2_B_MARK,
  421. CLKOUT_MARK, TX3C_IRDA_TX_C_MARK, PWM0_B_MARK,
  422. A25_MARK, SD1_WP_MARK, MMC0_D5_MARK, FD5_MARK,
  423. HSPI_RX2_MARK, VI1_R3_MARK, TX5_B_MARK, SSI_SDATA7_B_MARK, CTS0_B_MARK,
  424. A24_MARK, SD1_CD_MARK, MMC0_D4_MARK, FD4_MARK,
  425. HSPI_CS2_MARK, VI1_R2_MARK, SSI_WS78_B_MARK,
  426. A23_MARK, FCLE_MARK, HSPI_CLK2_MARK, VI1_R1_MARK,
  427. A22_MARK, RX5_D_MARK, HSPI_RX2_B_MARK, VI1_R0_MARK,
  428. A21_MARK, SCK5_D_MARK, HSPI_CLK2_B_MARK,
  429. A20_MARK, TX5_D_MARK, HSPI_TX2_B_MARK,
  430. A0_MARK, SD1_DAT3_MARK, MMC0_D3_MARK, FD3_MARK,
  431. BS_MARK, SD1_DAT2_MARK, MMC0_D2_MARK, FD2_MARK,
  432. ATADIR0_MARK, SDSELF_MARK, HCTS1_MARK, TX4_C_MARK,
  433. USB_PENC0_MARK, USB_PENC1_MARK, USB_PENC2_MARK,
  434. SCK0_MARK, PWM1_MARK, PWMFSW0_MARK,
  435. SCIF_CLK_MARK, TCLK0_C_MARK,
  436. EX_CS0_MARK, RX3_C_IRDA_RX_C_MARK, MMC0_D6_MARK,
  437. FD6_MARK, EX_CS1_MARK, MMC0_D7_MARK, FD7_MARK,
  438. EX_CS2_MARK, SD1_CLK_MARK, MMC0_CLK_MARK, FALE_MARK,
  439. ATACS00_MARK, EX_CS3_MARK, SD1_CMD_MARK, MMC0_CMD_MARK,
  440. FRE_MARK, ATACS10_MARK, VI1_R4_MARK, RX5_B_MARK,
  441. HSCK1_MARK, SSI_SDATA8_B_MARK, RTS0_B_TANS_B_MARK, SSI_SDATA9_MARK,
  442. EX_CS4_MARK, SD1_DAT0_MARK, MMC0_D0_MARK, FD0_MARK,
  443. ATARD0_MARK, VI1_R5_MARK, SCK5_B_MARK, HTX1_MARK,
  444. TX2_E_MARK, TX0_B_MARK, SSI_SCK9_MARK, EX_CS5_MARK,
  445. SD1_DAT1_MARK, MMC0_D1_MARK, FD1_MARK, ATAWR0_MARK,
  446. VI1_R6_MARK, HRX1_MARK, RX2_E_MARK, RX0_B_MARK,
  447. SSI_WS9_MARK, MLB_CLK_MARK, PWM2_MARK, SCK4_MARK,
  448. MLB_SIG_MARK, PWM3_MARK, TX4_MARK, MLB_DAT_MARK,
  449. PWM4_MARK, RX4_MARK, HTX0_MARK, TX1_MARK,
  450. SDATA_MARK, CTS0_C_MARK, SUB_TCK_MARK, CC5_STATE2_MARK,
  451. CC5_STATE10_MARK, CC5_STATE18_MARK, CC5_STATE26_MARK, CC5_STATE34_MARK,
  452. HRX0_MARK, RX1_MARK, SCKZ_MARK, RTS0_C_TANS_C_MARK,
  453. SUB_TDI_MARK, CC5_STATE3_MARK, CC5_STATE11_MARK, CC5_STATE19_MARK,
  454. CC5_STATE27_MARK, CC5_STATE35_MARK, HSCK0_MARK, SCK1_MARK,
  455. MTS_MARK, PWM5_MARK, SCK0_C_MARK, SSI_SDATA9_B_MARK,
  456. SUB_TDO_MARK, CC5_STATE0_MARK, CC5_STATE8_MARK, CC5_STATE16_MARK,
  457. CC5_STATE24_MARK, CC5_STATE32_MARK, HCTS0_MARK, CTS1_MARK,
  458. STM_MARK, PWM0_D_MARK, RX0_C_MARK, SCIF_CLK_C_MARK,
  459. SUB_TRST_MARK, TCLK1_B_MARK, CC5_OSCOUT_MARK, HRTS0_MARK,
  460. RTS1_TANS_MARK, MDATA_MARK, TX0_C_MARK, SUB_TMS_MARK,
  461. CC5_STATE1_MARK, CC5_STATE9_MARK, CC5_STATE17_MARK, CC5_STATE25_MARK,
  462. CC5_STATE33_MARK, DU0_DR0_MARK, LCDOUT0_MARK, DREQ0_MARK,
  463. GPS_CLK_B_MARK, AUDATA0_MARK, TX5_C_MARK, DU0_DR1_MARK,
  464. LCDOUT1_MARK, DACK0_MARK, DRACK0_MARK, GPS_SIGN_B_MARK,
  465. AUDATA1_MARK, RX5_C_MARK, DU0_DR2_MARK, LCDOUT2_MARK,
  466. DU0_DR3_MARK, LCDOUT3_MARK, DU0_DR4_MARK, LCDOUT4_MARK,
  467. DU0_DR5_MARK, LCDOUT5_MARK, DU0_DR6_MARK, LCDOUT6_MARK,
  468. DU0_DR7_MARK, LCDOUT7_MARK, DU0_DG0_MARK, LCDOUT8_MARK,
  469. DREQ1_MARK, SCL2_MARK, AUDATA2_MARK,
  470. DU0_DG1_MARK, LCDOUT9_MARK, DACK1_MARK, SDA2_MARK,
  471. AUDATA3_MARK, DU0_DG2_MARK, LCDOUT10_MARK, DU0_DG3_MARK,
  472. LCDOUT11_MARK, DU0_DG4_MARK, LCDOUT12_MARK, DU0_DG5_MARK,
  473. LCDOUT13_MARK, DU0_DG6_MARK, LCDOUT14_MARK, DU0_DG7_MARK,
  474. LCDOUT15_MARK, DU0_DB0_MARK, LCDOUT16_MARK, EX_WAIT1_MARK,
  475. SCL1_MARK, TCLK1_MARK, AUDATA4_MARK, DU0_DB1_MARK,
  476. LCDOUT17_MARK, EX_WAIT2_MARK, SDA1_MARK, GPS_MAG_B_MARK,
  477. AUDATA5_MARK, SCK5_C_MARK, DU0_DB2_MARK, LCDOUT18_MARK,
  478. DU0_DB3_MARK, LCDOUT19_MARK, DU0_DB4_MARK, LCDOUT20_MARK,
  479. DU0_DB5_MARK, LCDOUT21_MARK, DU0_DB6_MARK, LCDOUT22_MARK,
  480. DU0_DB7_MARK, LCDOUT23_MARK, DU0_DOTCLKIN_MARK, QSTVA_QVS_MARK,
  481. TX3_D_IRDA_TX_D_MARK, SCL3_B_MARK, DU0_DOTCLKOUT0_MARK, QCLK_MARK,
  482. DU0_DOTCLKOUT1_MARK, QSTVB_QVE_MARK, RX3_D_IRDA_RX_D_MARK, SDA3_B_MARK,
  483. SDA2_C_MARK, DACK0_B_MARK, DRACK0_B_MARK, DU0_EXHSYNC_DU0_HSYNC_MARK,
  484. QSTH_QHS_MARK, DU0_EXVSYNC_DU0_VSYNC_MARK, QSTB_QHE_MARK,
  485. DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK, CAN1_TX_MARK,
  486. TX2_C_MARK, SCL2_C_MARK, REMOCON_MARK,
  487. DU0_DISP_MARK, QPOLA_MARK, CAN_CLK_C_MARK, SCK2_C_MARK,
  488. DU0_CDE_MARK, QPOLB_MARK, CAN1_RX_MARK, RX2_C_MARK,
  489. DREQ0_B_MARK, SSI_SCK78_B_MARK, SCK0_B_MARK, DU1_DR0_MARK,
  490. VI2_DATA0_VI2_B0_MARK, PWM6_MARK, SD3_CLK_MARK, TX3_E_IRDA_TX_E_MARK,
  491. AUDCK_MARK, PWMFSW0_B_MARK, DU1_DR1_MARK, VI2_DATA1_VI2_B1_MARK,
  492. PWM0_MARK, SD3_CMD_MARK, RX3_E_IRDA_RX_E_MARK, AUDSYNC_MARK,
  493. CTS0_D_MARK, DU1_DR2_MARK, VI2_G0_MARK, DU1_DR3_MARK,
  494. VI2_G1_MARK, DU1_DR4_MARK, VI2_G2_MARK, DU1_DR5_MARK,
  495. VI2_G3_MARK, DU1_DR6_MARK, VI2_G4_MARK, DU1_DR7_MARK,
  496. VI2_G5_MARK, DU1_DG0_MARK, VI2_DATA2_VI2_B2_MARK, SCL1_B_MARK,
  497. SD3_DAT2_MARK, SCK3_E_MARK, AUDATA6_MARK, TX0_D_MARK,
  498. DU1_DG1_MARK, VI2_DATA3_VI2_B3_MARK, SDA1_B_MARK, SD3_DAT3_MARK,
  499. SCK5_MARK, AUDATA7_MARK, RX0_D_MARK, DU1_DG2_MARK,
  500. VI2_G6_MARK, DU1_DG3_MARK, VI2_G7_MARK, DU1_DG4_MARK,
  501. VI2_R0_MARK, DU1_DG5_MARK, VI2_R1_MARK, DU1_DG6_MARK,
  502. VI2_R2_MARK, DU1_DG7_MARK, VI2_R3_MARK, DU1_DB0_MARK,
  503. VI2_DATA4_VI2_B4_MARK, SCL2_B_MARK, SD3_DAT0_MARK, TX5_MARK,
  504. SCK0_D_MARK,
  505. DU1_DB1_MARK, VI2_DATA5_VI2_B5_MARK, SDA2_B_MARK, SD3_DAT1_MARK,
  506. RX5_MARK, RTS0_D_TANS_D_MARK, DU1_DB2_MARK, VI2_R4_MARK,
  507. DU1_DB3_MARK, VI2_R5_MARK, DU1_DB4_MARK, VI2_R6_MARK,
  508. DU1_DB5_MARK, VI2_R7_MARK, DU1_DB6_MARK, SCL2_D_MARK,
  509. DU1_DB7_MARK, SDA2_D_MARK, DU1_DOTCLKIN_MARK, VI2_CLKENB_MARK,
  510. HSPI_CS1_MARK, SCL1_D_MARK, DU1_DOTCLKOUT_MARK, VI2_FIELD_MARK,
  511. SDA1_D_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK, VI2_HSYNC_MARK,
  512. VI3_HSYNC_MARK, DU1_EXVSYNC_DU1_VSYNC_MARK, VI2_VSYNC_MARK,
  513. VI3_VSYNC_MARK, DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK, VI2_CLK_MARK,
  514. TX3_B_IRDA_TX_B_MARK, SD3_CD_MARK, HSPI_TX1_MARK, VI1_CLKENB_MARK,
  515. VI3_CLKENB_MARK, AUDIO_CLKC_MARK, TX2_D_MARK, SPEEDIN_MARK,
  516. GPS_SIGN_D_MARK, DU1_DISP_MARK, VI2_DATA6_VI2_B6_MARK, TCLK0_MARK,
  517. QSTVA_B_QVS_B_MARK, HSPI_CLK1_MARK, SCK2_D_MARK, AUDIO_CLKOUT_B_MARK,
  518. GPS_MAG_D_MARK, DU1_CDE_MARK, VI2_DATA7_VI2_B7_MARK,
  519. RX3_B_IRDA_RX_B_MARK, SD3_WP_MARK, HSPI_RX1_MARK, VI1_FIELD_MARK,
  520. VI3_FIELD_MARK, AUDIO_CLKOUT_MARK, RX2_D_MARK, GPS_CLK_C_MARK,
  521. GPS_CLK_D_MARK, AUDIO_CLKA_MARK, CAN_TXCLK_MARK, AUDIO_CLKB_MARK,
  522. USB_OVC2_MARK, CAN_DEBUGOUT0_MARK, MOUT0_MARK,
  523. SSI_SCK0129_MARK, CAN_DEBUGOUT1_MARK, MOUT1_MARK, SSI_WS0129_MARK,
  524. CAN_DEBUGOUT2_MARK, MOUT2_MARK, SSI_SDATA0_MARK, CAN_DEBUGOUT3_MARK,
  525. MOUT5_MARK, SSI_SDATA1_MARK, CAN_DEBUGOUT4_MARK, MOUT6_MARK,
  526. SSI_SDATA2_MARK, CAN_DEBUGOUT5_MARK, SSI_SCK34_MARK,
  527. CAN_DEBUGOUT6_MARK, CAN0_TX_B_MARK, IERX_MARK, SSI_SCK9_C_MARK,
  528. SSI_WS34_MARK, CAN_DEBUGOUT7_MARK, CAN0_RX_B_MARK, IETX_MARK,
  529. SSI_WS9_C_MARK, SSI_SDATA3_MARK, PWM0_C_MARK, CAN_DEBUGOUT8_MARK,
  530. CAN_CLK_B_MARK, IECLK_MARK, SCIF_CLK_B_MARK, TCLK0_B_MARK,
  531. SSI_SDATA4_MARK, CAN_DEBUGOUT9_MARK, SSI_SDATA9_C_MARK, SSI_SCK5_MARK,
  532. ADICLK_MARK, CAN_DEBUGOUT10_MARK, SCK3_MARK, TCLK0_D_MARK,
  533. SSI_WS5_MARK, ADICS_SAMP_MARK, CAN_DEBUGOUT11_MARK, TX3_IRDA_TX_MARK,
  534. SSI_SDATA5_MARK, ADIDATA_MARK, CAN_DEBUGOUT12_MARK, RX3_IRDA_RX_MARK,
  535. SSI_SCK6_MARK, ADICHS0_MARK, CAN0_TX_MARK, IERX_B_MARK,
  536. SSI_WS6_MARK, ADICHS1_MARK, CAN0_RX_MARK, IETX_B_MARK,
  537. SSI_SDATA6_MARK, ADICHS2_MARK, CAN_CLK_MARK, IECLK_B_MARK,
  538. SSI_SCK78_MARK, CAN_DEBUGOUT13_MARK, IRQ0_B_MARK, SSI_SCK9_B_MARK,
  539. HSPI_CLK1_C_MARK, SSI_WS78_MARK, CAN_DEBUGOUT14_MARK, IRQ1_B_MARK,
  540. SSI_WS9_B_MARK, HSPI_CS1_C_MARK, SSI_SDATA7_MARK, CAN_DEBUGOUT15_MARK,
  541. IRQ2_B_MARK, TCLK1_C_MARK, HSPI_TX1_C_MARK, SSI_SDATA8_MARK,
  542. VSP_MARK, IRQ3_B_MARK, HSPI_RX1_C_MARK, SD0_CLK_MARK,
  543. ATACS01_MARK, SCK1_B_MARK, SD0_CMD_MARK, ATACS11_MARK,
  544. TX1_B_MARK, CC5_TDO_MARK, SD0_DAT0_MARK, ATADIR1_MARK,
  545. RX1_B_MARK, CC5_TRST_MARK, SD0_DAT1_MARK, ATAG1_MARK,
  546. SCK2_B_MARK, CC5_TMS_MARK, SD0_DAT2_MARK, ATARD1_MARK,
  547. TX2_B_MARK, CC5_TCK_MARK, SD0_DAT3_MARK, ATAWR1_MARK,
  548. RX2_B_MARK, CC5_TDI_MARK, SD0_CD_MARK, DREQ2_MARK,
  549. RTS1_B_TANS_B_MARK, SD0_WP_MARK, DACK2_MARK, CTS1_B_MARK,
  550. HSPI_CLK0_MARK, CTS0_MARK, USB_OVC0_MARK, AD_CLK_MARK,
  551. CC5_STATE4_MARK, CC5_STATE12_MARK, CC5_STATE20_MARK, CC5_STATE28_MARK,
  552. CC5_STATE36_MARK, HSPI_CS0_MARK, RTS0_TANS_MARK, USB_OVC1_MARK,
  553. AD_DI_MARK, CC5_STATE5_MARK, CC5_STATE13_MARK, CC5_STATE21_MARK,
  554. CC5_STATE29_MARK, CC5_STATE37_MARK, HSPI_TX0_MARK, TX0_MARK,
  555. CAN_DEBUG_HW_TRIGGER_MARK, AD_DO_MARK, CC5_STATE6_MARK,
  556. CC5_STATE14_MARK, CC5_STATE22_MARK, CC5_STATE30_MARK,
  557. CC5_STATE38_MARK, HSPI_RX0_MARK, RX0_MARK, CAN_STEP0_MARK,
  558. AD_NCS_MARK, CC5_STATE7_MARK, CC5_STATE15_MARK, CC5_STATE23_MARK,
  559. CC5_STATE31_MARK, CC5_STATE39_MARK, FMCLK_MARK, RDS_CLK_MARK,
  560. PCMOE_MARK, BPFCLK_MARK, PCMWE_MARK, FMIN_MARK, RDS_DATA_MARK,
  561. VI0_CLK_MARK, MMC1_CLK_MARK, VI0_CLKENB_MARK, TX1_C_MARK, HTX1_B_MARK,
  562. MT1_SYNC_MARK, VI0_FIELD_MARK, RX1_C_MARK, HRX1_B_MARK,
  563. VI0_HSYNC_MARK, VI0_DATA0_B_VI0_B0_B_MARK, CTS1_C_MARK, TX4_D_MARK,
  564. MMC1_CMD_MARK, HSCK1_B_MARK, VI0_VSYNC_MARK, VI0_DATA1_B_VI0_B1_B_MARK,
  565. RTS1_C_TANS_C_MARK, RX4_D_MARK, PWMFSW0_C_MARK,
  566. VI0_DATA0_VI0_B0_MARK, HRTS1_B_MARK, MT1_VCXO_MARK,
  567. VI0_DATA1_VI0_B1_MARK, HCTS1_B_MARK, MT1_PWM_MARK,
  568. VI0_DATA2_VI0_B2_MARK, MMC1_D0_MARK, VI0_DATA3_VI0_B3_MARK,
  569. MMC1_D1_MARK, VI0_DATA4_VI0_B4_MARK, MMC1_D2_MARK,
  570. VI0_DATA5_VI0_B5_MARK, MMC1_D3_MARK, VI0_DATA6_VI0_B6_MARK,
  571. MMC1_D4_MARK, ARM_TRACEDATA_0_MARK, VI0_DATA7_VI0_B7_MARK,
  572. MMC1_D5_MARK, ARM_TRACEDATA_1_MARK, VI0_G0_MARK, SSI_SCK78_C_MARK,
  573. IRQ0_MARK, ARM_TRACEDATA_2_MARK, VI0_G1_MARK, SSI_WS78_C_MARK,
  574. IRQ1_MARK, ARM_TRACEDATA_3_MARK, VI0_G2_MARK, ETH_TXD1_MARK,
  575. MMC1_D6_MARK, ARM_TRACEDATA_4_MARK, TS_SPSYNC0_MARK, VI0_G3_MARK,
  576. ETH_CRS_DV_MARK, MMC1_D7_MARK, ARM_TRACEDATA_5_MARK, TS_SDAT0_MARK,
  577. VI0_G4_MARK, ETH_TX_EN_MARK, SD2_DAT0_B_MARK, ARM_TRACEDATA_6_MARK,
  578. VI0_G5_MARK, ETH_RX_ER_MARK, SD2_DAT1_B_MARK, ARM_TRACEDATA_7_MARK,
  579. VI0_G6_MARK, ETH_RXD0_MARK, SD2_DAT2_B_MARK, ARM_TRACEDATA_8_MARK,
  580. VI0_G7_MARK, ETH_RXD1_MARK, SD2_DAT3_B_MARK, ARM_TRACEDATA_9_MARK,
  581. VI0_R0_MARK, SSI_SDATA7_C_MARK, SCK1_C_MARK, DREQ1_B_MARK,
  582. ARM_TRACEDATA_10_MARK, DREQ0_C_MARK, VI0_R1_MARK, SSI_SDATA8_C_MARK,
  583. DACK1_B_MARK, ARM_TRACEDATA_11_MARK, DACK0_C_MARK, DRACK0_C_MARK,
  584. VI0_R2_MARK, ETH_LINK_MARK, SD2_CLK_B_MARK, IRQ2_MARK,
  585. ARM_TRACEDATA_12_MARK, VI0_R3_MARK, ETH_MAGIC_MARK, SD2_CMD_B_MARK,
  586. IRQ3_MARK, ARM_TRACEDATA_13_MARK, VI0_R4_MARK, ETH_REFCLK_MARK,
  587. SD2_CD_B_MARK, HSPI_CLK1_B_MARK, ARM_TRACEDATA_14_MARK, MT1_CLK_MARK,
  588. TS_SCK0_MARK, VI0_R5_MARK, ETH_TXD0_MARK, SD2_WP_B_MARK,
  589. HSPI_CS1_B_MARK, ARM_TRACEDATA_15_MARK, MT1_D_MARK, TS_SDEN0_MARK,
  590. VI0_R6_MARK, ETH_MDC_MARK, DREQ2_C_MARK, HSPI_TX1_B_MARK,
  591. TRACECLK_MARK, MT1_BEN_MARK, PWMFSW0_D_MARK, VI0_R7_MARK,
  592. ETH_MDIO_MARK, DACK2_C_MARK, HSPI_RX1_B_MARK, SCIF_CLK_D_MARK,
  593. TRACECTL_MARK, MT1_PEN_MARK, VI1_CLK_MARK, SIM_D_MARK, SDA3_MARK,
  594. VI1_HSYNC_MARK, VI3_CLK_MARK, SSI_SCK4_MARK, GPS_SIGN_C_MARK,
  595. PWMFSW0_E_MARK, VI1_VSYNC_MARK, AUDIO_CLKOUT_C_MARK, SSI_WS4_MARK,
  596. SIM_CLK_MARK, GPS_MAG_C_MARK, SPV_TRST_MARK, SCL3_MARK,
  597. VI1_DATA0_VI1_B0_MARK, SD2_DAT0_MARK, SIM_RST_MARK, SPV_TCK_MARK,
  598. ADICLK_B_MARK, VI1_DATA1_VI1_B1_MARK, SD2_DAT1_MARK, MT0_CLK_MARK,
  599. SPV_TMS_MARK, ADICS_B_SAMP_B_MARK, VI1_DATA2_VI1_B2_MARK,
  600. SD2_DAT2_MARK, MT0_D_MARK, SPVTDI_MARK, ADIDATA_B_MARK,
  601. VI1_DATA3_VI1_B3_MARK, SD2_DAT3_MARK, MT0_BEN_MARK, SPV_TDO_MARK,
  602. ADICHS0_B_MARK, VI1_DATA4_VI1_B4_MARK, SD2_CLK_MARK, MT0_PEN_MARK,
  603. SPA_TRST_MARK, HSPI_CLK1_D_MARK, ADICHS1_B_MARK,
  604. VI1_DATA5_VI1_B5_MARK, SD2_CMD_MARK, MT0_SYNC_MARK, SPA_TCK_MARK,
  605. HSPI_CS1_D_MARK, ADICHS2_B_MARK, VI1_DATA6_VI1_B6_MARK, SD2_CD_MARK,
  606. MT0_VCXO_MARK, SPA_TMS_MARK, HSPI_TX1_D_MARK, VI1_DATA7_VI1_B7_MARK,
  607. SD2_WP_MARK, MT0_PWM_MARK, SPA_TDI_MARK, HSPI_RX1_D_MARK,
  608. VI1_G0_MARK, VI3_DATA0_MARK, TS_SCK1_MARK,
  609. DREQ2_B_MARK, TX2_MARK, SPA_TDO_MARK, HCTS0_B_MARK,
  610. VI1_G1_MARK, VI3_DATA1_MARK, SSI_SCK1_MARK, TS_SDEN1_MARK,
  611. DACK2_B_MARK, RX2_MARK, HRTS0_B_MARK,
  612. VI1_G2_MARK, VI3_DATA2_MARK, SSI_WS1_MARK, TS_SPSYNC1_MARK,
  613. SCK2_MARK, HSCK0_B_MARK, VI1_G3_MARK, VI3_DATA3_MARK,
  614. SSI_SCK2_MARK, TS_SDAT1_MARK, SCL1_C_MARK, HTX0_B_MARK,
  615. VI1_G4_MARK, VI3_DATA4_MARK, SSI_WS2_MARK, SDA1_C_MARK,
  616. SIM_RST_B_MARK, HRX0_B_MARK, VI1_G5_MARK, VI3_DATA5_MARK,
  617. GPS_CLK_MARK, FSE_MARK, TX4_B_MARK, SIM_D_B_MARK,
  618. VI1_G6_MARK, VI3_DATA6_MARK, GPS_SIGN_MARK, FRB_MARK,
  619. RX4_B_MARK, SIM_CLK_B_MARK, VI1_G7_MARK, VI3_DATA7_MARK,
  620. GPS_MAG_MARK, FCE_MARK, SCK4_B_MARK,
  621. PINMUX_MARK_END,
  622. };
  623. static const pinmux_enum_t pinmux_data[] = {
  624. PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
  625. PINMUX_DATA(AVS1_MARK, FN_AVS1),
  626. PINMUX_DATA(AVS1_MARK, FN_AVS1),
  627. PINMUX_DATA(A17_MARK, FN_A17),
  628. PINMUX_DATA(A18_MARK, FN_A18),
  629. PINMUX_DATA(A19_MARK, FN_A19),
  630. PINMUX_DATA(USB_PENC0_MARK, FN_USB_PENC0),
  631. PINMUX_DATA(USB_PENC1_MARK, FN_USB_PENC1),
  632. PINMUX_IPSR_DATA(IP0_2_0, USB_PENC2),
  633. PINMUX_IPSR_MODSEL_DATA(IP0_2_0, SCK0, SEL_SCIF0_0),
  634. PINMUX_IPSR_DATA(IP0_2_0, PWM1),
  635. PINMUX_IPSR_MODSEL_DATA(IP0_2_0, PWMFSW0, SEL_PWMFSW_0),
  636. PINMUX_IPSR_MODSEL_DATA(IP0_2_0, SCIF_CLK, SEL_SCIF_0),
  637. PINMUX_IPSR_MODSEL_DATA(IP0_2_0, TCLK0_C, SEL_TMU0_2),
  638. PINMUX_IPSR_DATA(IP0_5_3, BS),
  639. PINMUX_IPSR_DATA(IP0_5_3, SD1_DAT2),
  640. PINMUX_IPSR_DATA(IP0_5_3, MMC0_D2),
  641. PINMUX_IPSR_DATA(IP0_5_3, FD2),
  642. PINMUX_IPSR_DATA(IP0_5_3, ATADIR0),
  643. PINMUX_IPSR_DATA(IP0_5_3, SDSELF),
  644. PINMUX_IPSR_MODSEL_DATA(IP0_5_3, HCTS1, SEL_HSCIF1_0),
  645. PINMUX_IPSR_DATA(IP0_5_3, TX4_C),
  646. PINMUX_IPSR_DATA(IP0_7_6, A0),
  647. PINMUX_IPSR_DATA(IP0_7_6, SD1_DAT3),
  648. PINMUX_IPSR_DATA(IP0_7_6, MMC0_D3),
  649. PINMUX_IPSR_DATA(IP0_7_6, FD3),
  650. PINMUX_IPSR_DATA(IP0_9_8, A20),
  651. PINMUX_IPSR_DATA(IP0_9_8, TX5_D),
  652. PINMUX_IPSR_DATA(IP0_9_8, HSPI_TX2_B),
  653. PINMUX_IPSR_DATA(IP0_11_10, A21),
  654. PINMUX_IPSR_MODSEL_DATA(IP0_11_10, SCK5_D, SEL_SCIF5_3),
  655. PINMUX_IPSR_MODSEL_DATA(IP0_11_10, HSPI_CLK2_B, SEL_HSPI2_1),
  656. PINMUX_IPSR_DATA(IP0_13_12, A22),
  657. PINMUX_IPSR_MODSEL_DATA(IP0_13_12, RX5_D, SEL_SCIF5_3),
  658. PINMUX_IPSR_MODSEL_DATA(IP0_13_12, HSPI_RX2_B, SEL_HSPI2_1),
  659. PINMUX_IPSR_DATA(IP0_13_12, VI1_R0),
  660. PINMUX_IPSR_DATA(IP0_15_14, A23),
  661. PINMUX_IPSR_DATA(IP0_15_14, FCLE),
  662. PINMUX_IPSR_MODSEL_DATA(IP0_15_14, HSPI_CLK2, SEL_HSPI2_0),
  663. PINMUX_IPSR_DATA(IP0_15_14, VI1_R1),
  664. PINMUX_IPSR_DATA(IP0_18_16, A24),
  665. PINMUX_IPSR_DATA(IP0_18_16, SD1_CD),
  666. PINMUX_IPSR_DATA(IP0_18_16, MMC0_D4),
  667. PINMUX_IPSR_DATA(IP0_18_16, FD4),
  668. PINMUX_IPSR_MODSEL_DATA(IP0_18_16, HSPI_CS2, SEL_HSPI2_0),
  669. PINMUX_IPSR_DATA(IP0_18_16, VI1_R2),
  670. PINMUX_IPSR_MODSEL_DATA(IP0_18_16, SSI_WS78_B, SEL_SSI7_1),
  671. PINMUX_IPSR_DATA(IP0_22_19, A25),
  672. PINMUX_IPSR_DATA(IP0_22_19, SD1_WP),
  673. PINMUX_IPSR_DATA(IP0_22_19, MMC0_D5),
  674. PINMUX_IPSR_DATA(IP0_22_19, FD5),
  675. PINMUX_IPSR_MODSEL_DATA(IP0_22_19, HSPI_RX2, SEL_HSPI2_0),
  676. PINMUX_IPSR_DATA(IP0_22_19, VI1_R3),
  677. PINMUX_IPSR_DATA(IP0_22_19, TX5_B),
  678. PINMUX_IPSR_MODSEL_DATA(IP0_22_19, SSI_SDATA7_B, SEL_SSI7_1),
  679. PINMUX_IPSR_MODSEL_DATA(IP0_22_19, CTS0_B, SEL_SCIF0_1),
  680. PINMUX_IPSR_DATA(IP0_24_23, CLKOUT),
  681. PINMUX_IPSR_DATA(IP0_24_23, TX3C_IRDA_TX_C),
  682. PINMUX_IPSR_DATA(IP0_24_23, PWM0_B),
  683. PINMUX_IPSR_DATA(IP0_25, CS0),
  684. PINMUX_IPSR_MODSEL_DATA(IP0_25, HSPI_CS2_B, SEL_HSPI2_1),
  685. PINMUX_IPSR_DATA(IP0_27_26, CS1_A26),
  686. PINMUX_IPSR_DATA(IP0_27_26, HSPI_TX2),
  687. PINMUX_IPSR_DATA(IP0_27_26, SDSELF_B),
  688. PINMUX_IPSR_DATA(IP0_30_28, RD_WR),
  689. PINMUX_IPSR_DATA(IP0_30_28, FWE),
  690. PINMUX_IPSR_DATA(IP0_30_28, ATAG0),
  691. PINMUX_IPSR_DATA(IP0_30_28, VI1_R7),
  692. PINMUX_IPSR_MODSEL_DATA(IP0_30_28, HRTS1, SEL_HSCIF1_0),
  693. PINMUX_IPSR_MODSEL_DATA(IP0_30_28, RX4_C, SEL_SCIF4_2),
  694. PINMUX_IPSR_DATA(IP1_1_0, EX_CS0),
  695. PINMUX_IPSR_MODSEL_DATA(IP1_1_0, RX3_C_IRDA_RX_C, SEL_SCIF3_2),
  696. PINMUX_IPSR_DATA(IP1_1_0, MMC0_D6),
  697. PINMUX_IPSR_DATA(IP1_1_0, FD6),
  698. PINMUX_IPSR_DATA(IP1_3_2, EX_CS1),
  699. PINMUX_IPSR_DATA(IP1_3_2, MMC0_D7),
  700. PINMUX_IPSR_DATA(IP1_3_2, FD7),
  701. PINMUX_IPSR_DATA(IP1_6_4, EX_CS2),
  702. PINMUX_IPSR_DATA(IP1_6_4, SD1_CLK),
  703. PINMUX_IPSR_DATA(IP1_6_4, MMC0_CLK),
  704. PINMUX_IPSR_DATA(IP1_6_4, FALE),
  705. PINMUX_IPSR_DATA(IP1_6_4, ATACS00),
  706. PINMUX_IPSR_DATA(IP1_10_7, EX_CS3),
  707. PINMUX_IPSR_DATA(IP1_10_7, SD1_CMD),
  708. PINMUX_IPSR_DATA(IP1_10_7, MMC0_CMD),
  709. PINMUX_IPSR_DATA(IP1_10_7, FRE),
  710. PINMUX_IPSR_DATA(IP1_10_7, ATACS10),
  711. PINMUX_IPSR_DATA(IP1_10_7, VI1_R4),
  712. PINMUX_IPSR_MODSEL_DATA(IP1_10_7, RX5_B, SEL_SCIF5_1),
  713. PINMUX_IPSR_MODSEL_DATA(IP1_10_7, HSCK1, SEL_HSCIF1_0),
  714. PINMUX_IPSR_MODSEL_DATA(IP1_10_7, SSI_SDATA8_B, SEL_SSI8_1),
  715. PINMUX_IPSR_MODSEL_DATA(IP1_10_7, RTS0_B_TANS_B, SEL_SCIF0_1),
  716. PINMUX_IPSR_MODSEL_DATA(IP1_10_7, SSI_SDATA9, SEL_SSI9_0),
  717. PINMUX_IPSR_DATA(IP1_14_11, EX_CS4),
  718. PINMUX_IPSR_DATA(IP1_14_11, SD1_DAT0),
  719. PINMUX_IPSR_DATA(IP1_14_11, MMC0_D0),
  720. PINMUX_IPSR_DATA(IP1_14_11, FD0),
  721. PINMUX_IPSR_DATA(IP1_14_11, ATARD0),
  722. PINMUX_IPSR_DATA(IP1_14_11, VI1_R5),
  723. PINMUX_IPSR_MODSEL_DATA(IP1_14_11, SCK5_B, SEL_SCIF5_1),
  724. PINMUX_IPSR_DATA(IP1_14_11, HTX1),
  725. PINMUX_IPSR_DATA(IP1_14_11, TX2_E),
  726. PINMUX_IPSR_DATA(IP1_14_11, TX0_B),
  727. PINMUX_IPSR_MODSEL_DATA(IP1_14_11, SSI_SCK9, SEL_SSI9_0),
  728. PINMUX_IPSR_DATA(IP1_18_15, EX_CS5),
  729. PINMUX_IPSR_DATA(IP1_18_15, SD1_DAT1),
  730. PINMUX_IPSR_DATA(IP1_18_15, MMC0_D1),
  731. PINMUX_IPSR_DATA(IP1_18_15, FD1),
  732. PINMUX_IPSR_DATA(IP1_18_15, ATAWR0),
  733. PINMUX_IPSR_DATA(IP1_18_15, VI1_R6),
  734. PINMUX_IPSR_MODSEL_DATA(IP1_18_15, HRX1, SEL_HSCIF1_0),
  735. PINMUX_IPSR_MODSEL_DATA(IP1_18_15, RX2_E, SEL_SCIF2_4),
  736. PINMUX_IPSR_MODSEL_DATA(IP1_18_15, RX0_B, SEL_SCIF0_1),
  737. PINMUX_IPSR_MODSEL_DATA(IP1_18_15, SSI_WS9, SEL_SSI9_0),
  738. PINMUX_IPSR_DATA(IP1_20_19, MLB_CLK),
  739. PINMUX_IPSR_DATA(IP1_20_19, PWM2),
  740. PINMUX_IPSR_MODSEL_DATA(IP1_20_19, SCK4, SEL_SCIF4_0),
  741. PINMUX_IPSR_DATA(IP1_22_21, MLB_SIG),
  742. PINMUX_IPSR_DATA(IP1_22_21, PWM3),
  743. PINMUX_IPSR_DATA(IP1_22_21, TX4),
  744. PINMUX_IPSR_DATA(IP1_24_23, MLB_DAT),
  745. PINMUX_IPSR_DATA(IP1_24_23, PWM4),
  746. PINMUX_IPSR_MODSEL_DATA(IP1_24_23, RX4, SEL_SCIF4_0),
  747. PINMUX_IPSR_DATA(IP1_28_25, HTX0),
  748. PINMUX_IPSR_DATA(IP1_28_25, TX1),
  749. PINMUX_IPSR_DATA(IP1_28_25, SDATA),
  750. PINMUX_IPSR_MODSEL_DATA(IP1_28_25, CTS0_C, SEL_SCIF0_2),
  751. PINMUX_IPSR_DATA(IP1_28_25, SUB_TCK),
  752. PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE2),
  753. PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE10),
  754. PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE18),
  755. PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE26),
  756. PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE34),
  757. PINMUX_IPSR_MODSEL_DATA(IP2_3_0, HRX0, SEL_HSCIF0_0),
  758. PINMUX_IPSR_MODSEL_DATA(IP2_3_0, RX1, SEL_SCIF1_0),
  759. PINMUX_IPSR_DATA(IP2_3_0, SCKZ),
  760. PINMUX_IPSR_MODSEL_DATA(IP2_3_0, RTS0_C_TANS_C, SEL_SCIF0_2),
  761. PINMUX_IPSR_DATA(IP2_3_0, SUB_TDI),
  762. PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE3),
  763. PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE11),
  764. PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE19),
  765. PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE27),
  766. PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE35),
  767. PINMUX_IPSR_MODSEL_DATA(IP2_7_4, HSCK0, SEL_HSCIF0_0),
  768. PINMUX_IPSR_MODSEL_DATA(IP2_7_4, SCK1, SEL_SCIF1_0),
  769. PINMUX_IPSR_DATA(IP2_7_4, MTS),
  770. PINMUX_IPSR_DATA(IP2_7_4, PWM5),
  771. PINMUX_IPSR_MODSEL_DATA(IP2_7_4, SCK0_C, SEL_SCIF0_2),
  772. PINMUX_IPSR_MODSEL_DATA(IP2_7_4, SSI_SDATA9_B, SEL_SSI9_1),
  773. PINMUX_IPSR_DATA(IP2_7_4, SUB_TDO),
  774. PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE0),
  775. PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE8),
  776. PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE16),
  777. PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE24),
  778. PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE32),
  779. PINMUX_IPSR_MODSEL_DATA(IP2_11_8, HCTS0, SEL_HSCIF0_0),
  780. PINMUX_IPSR_MODSEL_DATA(IP2_11_8, CTS1, SEL_SCIF1_0),
  781. PINMUX_IPSR_DATA(IP2_11_8, STM),
  782. PINMUX_IPSR_DATA(IP2_11_8, PWM0_D),
  783. PINMUX_IPSR_MODSEL_DATA(IP2_11_8, RX0_C, SEL_SCIF0_2),
  784. PINMUX_IPSR_MODSEL_DATA(IP2_11_8, SCIF_CLK_C, SEL_SCIF_2),
  785. PINMUX_IPSR_DATA(IP2_11_8, SUB_TRST),
  786. PINMUX_IPSR_MODSEL_DATA(IP2_11_8, TCLK1_B, SEL_TMU1_1),
  787. PINMUX_IPSR_DATA(IP2_11_8, CC5_OSCOUT),
  788. PINMUX_IPSR_MODSEL_DATA(IP2_15_12, HRTS0, SEL_HSCIF0_0),
  789. PINMUX_IPSR_MODSEL_DATA(IP2_15_12, RTS1_TANS, SEL_SCIF1_0),
  790. PINMUX_IPSR_DATA(IP2_15_12, MDATA),
  791. PINMUX_IPSR_DATA(IP2_15_12, TX0_C),
  792. PINMUX_IPSR_DATA(IP2_15_12, SUB_TMS),
  793. PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE1),
  794. PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE9),
  795. PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE17),
  796. PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE25),
  797. PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE33),
  798. PINMUX_IPSR_DATA(IP2_18_16, DU0_DR0),
  799. PINMUX_IPSR_DATA(IP2_18_16, LCDOUT0),
  800. PINMUX_IPSR_MODSEL_DATA(IP2_18_16, DREQ0, SEL_EXBUS0_0),
  801. PINMUX_IPSR_MODSEL_DATA(IP2_18_16, GPS_CLK_B, SEL_GPS_1),
  802. PINMUX_IPSR_DATA(IP2_18_16, AUDATA0),
  803. PINMUX_IPSR_DATA(IP2_18_16, TX5_C),
  804. PINMUX_IPSR_DATA(IP2_21_19, DU0_DR1),
  805. PINMUX_IPSR_DATA(IP2_21_19, LCDOUT1),
  806. PINMUX_IPSR_DATA(IP2_21_19, DACK0),
  807. PINMUX_IPSR_DATA(IP2_21_19, DRACK0),
  808. PINMUX_IPSR_MODSEL_DATA(IP2_21_19, GPS_SIGN_B, SEL_GPS_1),
  809. PINMUX_IPSR_DATA(IP2_21_19, AUDATA1),
  810. PINMUX_IPSR_MODSEL_DATA(IP2_21_19, RX5_C, SEL_SCIF5_2),
  811. PINMUX_IPSR_DATA(IP2_22, DU0_DR2),
  812. PINMUX_IPSR_DATA(IP2_22, LCDOUT2),
  813. PINMUX_IPSR_DATA(IP2_23, DU0_DR3),
  814. PINMUX_IPSR_DATA(IP2_23, LCDOUT3),
  815. PINMUX_IPSR_DATA(IP2_24, DU0_DR4),
  816. PINMUX_IPSR_DATA(IP2_24, LCDOUT4),
  817. PINMUX_IPSR_DATA(IP2_25, DU0_DR5),
  818. PINMUX_IPSR_DATA(IP2_25, LCDOUT5),
  819. PINMUX_IPSR_DATA(IP2_26, DU0_DR6),
  820. PINMUX_IPSR_DATA(IP2_26, LCDOUT6),
  821. PINMUX_IPSR_DATA(IP2_27, DU0_DR7),
  822. PINMUX_IPSR_DATA(IP2_27, LCDOUT7),
  823. PINMUX_IPSR_DATA(IP2_30_28, DU0_DG0),
  824. PINMUX_IPSR_DATA(IP2_30_28, LCDOUT8),
  825. PINMUX_IPSR_MODSEL_DATA(IP2_30_28, DREQ1, SEL_EXBUS1_0),
  826. PINMUX_IPSR_MODSEL_DATA(IP2_30_28, SCL2, SEL_I2C2_0),
  827. PINMUX_IPSR_DATA(IP2_30_28, AUDATA2),
  828. PINMUX_IPSR_DATA(IP3_2_0, DU0_DG1),
  829. PINMUX_IPSR_DATA(IP3_2_0, LCDOUT9),
  830. PINMUX_IPSR_DATA(IP3_2_0, DACK1),
  831. PINMUX_IPSR_MODSEL_DATA(IP3_2_0, SDA2, SEL_I2C2_0),
  832. PINMUX_IPSR_DATA(IP3_2_0, AUDATA3),
  833. PINMUX_IPSR_DATA(IP3_3, DU0_DG2),
  834. PINMUX_IPSR_DATA(IP3_3, LCDOUT10),
  835. PINMUX_IPSR_DATA(IP3_4, DU0_DG3),
  836. PINMUX_IPSR_DATA(IP3_4, LCDOUT11),
  837. PINMUX_IPSR_DATA(IP3_5, DU0_DG4),
  838. PINMUX_IPSR_DATA(IP3_5, LCDOUT12),
  839. PINMUX_IPSR_DATA(IP3_6, DU0_DG5),
  840. PINMUX_IPSR_DATA(IP3_6, LCDOUT13),
  841. PINMUX_IPSR_DATA(IP3_7, DU0_DG6),
  842. PINMUX_IPSR_DATA(IP3_7, LCDOUT14),
  843. PINMUX_IPSR_DATA(IP3_8, DU0_DG7),
  844. PINMUX_IPSR_DATA(IP3_8, LCDOUT15),
  845. PINMUX_IPSR_DATA(IP3_11_9, DU0_DB0),
  846. PINMUX_IPSR_DATA(IP3_11_9, LCDOUT16),
  847. PINMUX_IPSR_DATA(IP3_11_9, EX_WAIT1),
  848. PINMUX_IPSR_MODSEL_DATA(IP3_11_9, SCL1, SEL_I2C1_0),
  849. PINMUX_IPSR_MODSEL_DATA(IP3_11_9, TCLK1, SEL_TMU1_0),
  850. PINMUX_IPSR_DATA(IP3_11_9, AUDATA4),
  851. PINMUX_IPSR_DATA(IP3_14_12, DU0_DB1),
  852. PINMUX_IPSR_DATA(IP3_14_12, LCDOUT17),
  853. PINMUX_IPSR_DATA(IP3_14_12, EX_WAIT2),
  854. PINMUX_IPSR_MODSEL_DATA(IP3_14_12, SDA1, SEL_I2C1_0),
  855. PINMUX_IPSR_MODSEL_DATA(IP3_14_12, GPS_MAG_B, SEL_GPS_1),
  856. PINMUX_IPSR_DATA(IP3_14_12, AUDATA5),
  857. PINMUX_IPSR_MODSEL_DATA(IP3_14_12, SCK5_C, SEL_SCIF5_2),
  858. PINMUX_IPSR_DATA(IP3_15, DU0_DB2),
  859. PINMUX_IPSR_DATA(IP3_15, LCDOUT18),
  860. PINMUX_IPSR_DATA(IP3_16, DU0_DB3),
  861. PINMUX_IPSR_DATA(IP3_16, LCDOUT19),
  862. PINMUX_IPSR_DATA(IP3_17, DU0_DB4),
  863. PINMUX_IPSR_DATA(IP3_17, LCDOUT20),
  864. PINMUX_IPSR_DATA(IP3_18, DU0_DB5),
  865. PINMUX_IPSR_DATA(IP3_18, LCDOUT21),
  866. PINMUX_IPSR_DATA(IP3_19, DU0_DB6),
  867. PINMUX_IPSR_DATA(IP3_19, LCDOUT22),
  868. PINMUX_IPSR_DATA(IP3_20, DU0_DB7),
  869. PINMUX_IPSR_DATA(IP3_20, LCDOUT23),
  870. PINMUX_IPSR_DATA(IP3_22_21, DU0_DOTCLKIN),
  871. PINMUX_IPSR_DATA(IP3_22_21, QSTVA_QVS),
  872. PINMUX_IPSR_DATA(IP3_22_21, TX3_D_IRDA_TX_D),
  873. PINMUX_IPSR_MODSEL_DATA(IP3_22_21, SCL3_B, SEL_I2C3_1),
  874. PINMUX_IPSR_DATA(IP3_23, DU0_DOTCLKOUT0),
  875. PINMUX_IPSR_DATA(IP3_23, QCLK),
  876. PINMUX_IPSR_DATA(IP3_26_24, DU0_DOTCLKOUT1),
  877. PINMUX_IPSR_DATA(IP3_26_24, QSTVB_QVE),
  878. PINMUX_IPSR_MODSEL_DATA(IP3_26_24, RX3_D_IRDA_RX_D, SEL_SCIF3_3),
  879. PINMUX_IPSR_MODSEL_DATA(IP3_26_24, SDA3_B, SEL_I2C3_1),
  880. PINMUX_IPSR_MODSEL_DATA(IP3_26_24, SDA2_C, SEL_I2C2_2),
  881. PINMUX_IPSR_DATA(IP3_26_24, DACK0_B),
  882. PINMUX_IPSR_DATA(IP3_26_24, DRACK0_B),
  883. PINMUX_IPSR_DATA(IP3_27, DU0_EXHSYNC_DU0_HSYNC),
  884. PINMUX_IPSR_DATA(IP3_27, QSTH_QHS),
  885. PINMUX_IPSR_DATA(IP3_28, DU0_EXVSYNC_DU0_VSYNC),
  886. PINMUX_IPSR_DATA(IP3_28, QSTB_QHE),
  887. PINMUX_IPSR_DATA(IP3_31_29, DU0_EXODDF_DU0_ODDF_DISP_CDE),
  888. PINMUX_IPSR_DATA(IP3_31_29, QCPV_QDE),
  889. PINMUX_IPSR_DATA(IP3_31_29, CAN1_TX),
  890. PINMUX_IPSR_DATA(IP3_31_29, TX2_C),
  891. PINMUX_IPSR_MODSEL_DATA(IP3_31_29, SCL2_C, SEL_I2C2_2),
  892. PINMUX_IPSR_DATA(IP3_31_29, REMOCON),
  893. PINMUX_IPSR_DATA(IP4_1_0, DU0_DISP),
  894. PINMUX_IPSR_DATA(IP4_1_0, QPOLA),
  895. PINMUX_IPSR_MODSEL_DATA(IP4_1_0, CAN_CLK_C, SEL_CANCLK_2),
  896. PINMUX_IPSR_MODSEL_DATA(IP4_1_0, SCK2_C, SEL_SCIF2_2),
  897. PINMUX_IPSR_DATA(IP4_4_2, DU0_CDE),
  898. PINMUX_IPSR_DATA(IP4_4_2, QPOLB),
  899. PINMUX_IPSR_DATA(IP4_4_2, CAN1_RX),
  900. PINMUX_IPSR_MODSEL_DATA(IP4_4_2, RX2_C, SEL_SCIF2_2),
  901. PINMUX_IPSR_MODSEL_DATA(IP4_4_2, DREQ0_B, SEL_EXBUS0_1),
  902. PINMUX_IPSR_MODSEL_DATA(IP4_4_2, SSI_SCK78_B, SEL_SSI7_1),
  903. PINMUX_IPSR_MODSEL_DATA(IP4_4_2, SCK0_B, SEL_SCIF0_1),
  904. PINMUX_IPSR_DATA(IP4_7_5, DU1_DR0),
  905. PINMUX_IPSR_DATA(IP4_7_5, VI2_DATA0_VI2_B0),
  906. PINMUX_IPSR_DATA(IP4_7_5, PWM6),
  907. PINMUX_IPSR_DATA(IP4_7_5, SD3_CLK),
  908. PINMUX_IPSR_DATA(IP4_7_5, TX3_E_IRDA_TX_E),
  909. PINMUX_IPSR_DATA(IP4_7_5, AUDCK),
  910. PINMUX_IPSR_MODSEL_DATA(IP4_7_5, PWMFSW0_B, SEL_PWMFSW_1),
  911. PINMUX_IPSR_DATA(IP4_10_8, DU1_DR1),
  912. PINMUX_IPSR_DATA(IP4_10_8, VI2_DATA1_VI2_B1),
  913. PINMUX_IPSR_DATA(IP4_10_8, PWM0),
  914. PINMUX_IPSR_DATA(IP4_10_8, SD3_CMD),
  915. PINMUX_IPSR_MODSEL_DATA(IP4_10_8, RX3_E_IRDA_RX_E, SEL_SCIF3_4),
  916. PINMUX_IPSR_DATA(IP4_10_8, AUDSYNC),
  917. PINMUX_IPSR_MODSEL_DATA(IP4_10_8, CTS0_D, SEL_SCIF0_3),
  918. PINMUX_IPSR_DATA(IP4_11, DU1_DR2),
  919. PINMUX_IPSR_DATA(IP4_11, VI2_G0),
  920. PINMUX_IPSR_DATA(IP4_12, DU1_DR3),
  921. PINMUX_IPSR_DATA(IP4_12, VI2_G1),
  922. PINMUX_IPSR_DATA(IP4_13, DU1_DR4),
  923. PINMUX_IPSR_DATA(IP4_13, VI2_G2),
  924. PINMUX_IPSR_DATA(IP4_14, DU1_DR5),
  925. PINMUX_IPSR_DATA(IP4_14, VI2_G3),
  926. PINMUX_IPSR_DATA(IP4_15, DU1_DR6),
  927. PINMUX_IPSR_DATA(IP4_15, VI2_G4),
  928. PINMUX_IPSR_DATA(IP4_16, DU1_DR7),
  929. PINMUX_IPSR_DATA(IP4_16, VI2_G5),
  930. PINMUX_IPSR_DATA(IP4_19_17, DU1_DG0),
  931. PINMUX_IPSR_DATA(IP4_19_17, VI2_DATA2_VI2_B2),
  932. PINMUX_IPSR_MODSEL_DATA(IP4_19_17, SCL1_B, SEL_I2C1_1),
  933. PINMUX_IPSR_DATA(IP4_19_17, SD3_DAT2),
  934. PINMUX_IPSR_MODSEL_DATA(IP4_19_17, SCK3_E, SEL_SCIF3_4),
  935. PINMUX_IPSR_DATA(IP4_19_17, AUDATA6),
  936. PINMUX_IPSR_DATA(IP4_19_17, TX0_D),
  937. PINMUX_IPSR_DATA(IP4_22_20, DU1_DG1),
  938. PINMUX_IPSR_DATA(IP4_22_20, VI2_DATA3_VI2_B3),
  939. PINMUX_IPSR_MODSEL_DATA(IP4_22_20, SDA1_B, SEL_I2C1_1),
  940. PINMUX_IPSR_DATA(IP4_22_20, SD3_DAT3),
  941. PINMUX_IPSR_MODSEL_DATA(IP4_22_20, SCK5, SEL_SCIF5_0),
  942. PINMUX_IPSR_DATA(IP4_22_20, AUDATA7),
  943. PINMUX_IPSR_MODSEL_DATA(IP4_22_20, RX0_D, SEL_SCIF0_3),
  944. PINMUX_IPSR_DATA(IP4_23, DU1_DG2),
  945. PINMUX_IPSR_DATA(IP4_23, VI2_G6),
  946. PINMUX_IPSR_DATA(IP4_24, DU1_DG3),
  947. PINMUX_IPSR_DATA(IP4_24, VI2_G7),
  948. PINMUX_IPSR_DATA(IP4_25, DU1_DG4),
  949. PINMUX_IPSR_DATA(IP4_25, VI2_R0),
  950. PINMUX_IPSR_DATA(IP4_26, DU1_DG5),
  951. PINMUX_IPSR_DATA(IP4_26, VI2_R1),
  952. PINMUX_IPSR_DATA(IP4_27, DU1_DG6),
  953. PINMUX_IPSR_DATA(IP4_27, VI2_R2),
  954. PINMUX_IPSR_DATA(IP4_28, DU1_DG7),
  955. PINMUX_IPSR_DATA(IP4_28, VI2_R3),
  956. PINMUX_IPSR_DATA(IP4_31_29, DU1_DB0),
  957. PINMUX_IPSR_DATA(IP4_31_29, VI2_DATA4_VI2_B4),
  958. PINMUX_IPSR_MODSEL_DATA(IP4_31_29, SCL2_B, SEL_I2C2_1),
  959. PINMUX_IPSR_DATA(IP4_31_29, SD3_DAT0),
  960. PINMUX_IPSR_DATA(IP4_31_29, TX5),
  961. PINMUX_IPSR_MODSEL_DATA(IP4_31_29, SCK0_D, SEL_SCIF0_3),
  962. PINMUX_IPSR_DATA(IP5_2_0, DU1_DB1),
  963. PINMUX_IPSR_DATA(IP5_2_0, VI2_DATA5_VI2_B5),
  964. PINMUX_IPSR_MODSEL_DATA(IP5_2_0, SDA2_B, SEL_I2C2_1),
  965. PINMUX_IPSR_DATA(IP5_2_0, SD3_DAT1),
  966. PINMUX_IPSR_MODSEL_DATA(IP5_2_0, RX5, SEL_SCIF5_0),
  967. PINMUX_IPSR_MODSEL_DATA(IP5_2_0, RTS0_D_TANS_D, SEL_SCIF0_3),
  968. PINMUX_IPSR_DATA(IP5_3, DU1_DB2),
  969. PINMUX_IPSR_DATA(IP5_3, VI2_R4),
  970. PINMUX_IPSR_DATA(IP5_4, DU1_DB3),
  971. PINMUX_IPSR_DATA(IP5_4, VI2_R5),
  972. PINMUX_IPSR_DATA(IP5_5, DU1_DB4),
  973. PINMUX_IPSR_DATA(IP5_5, VI2_R6),
  974. PINMUX_IPSR_DATA(IP5_6, DU1_DB5),
  975. PINMUX_IPSR_DATA(IP5_6, VI2_R7),
  976. PINMUX_IPSR_DATA(IP5_7, DU1_DB6),
  977. PINMUX_IPSR_MODSEL_DATA(IP5_7, SCL2_D, SEL_I2C2_3),
  978. PINMUX_IPSR_DATA(IP5_8, DU1_DB7),
  979. PINMUX_IPSR_MODSEL_DATA(IP5_8, SDA2_D, SEL_I2C2_3),
  980. PINMUX_IPSR_DATA(IP5_10_9, DU1_DOTCLKIN),
  981. PINMUX_IPSR_DATA(IP5_10_9, VI2_CLKENB),
  982. PINMUX_IPSR_MODSEL_DATA(IP5_10_9, HSPI_CS1, SEL_HSPI1_0),
  983. PINMUX_IPSR_MODSEL_DATA(IP5_10_9, SCL1_D, SEL_I2C1_3),
  984. PINMUX_IPSR_DATA(IP5_12_11, DU1_DOTCLKOUT),
  985. PINMUX_IPSR_DATA(IP5_12_11, VI2_FIELD),
  986. PINMUX_IPSR_MODSEL_DATA(IP5_12_11, SDA1_D, SEL_I2C1_3),
  987. PINMUX_IPSR_DATA(IP5_14_13, DU1_EXHSYNC_DU1_HSYNC),
  988. PINMUX_IPSR_DATA(IP5_14_13, VI2_HSYNC),
  989. PINMUX_IPSR_DATA(IP5_14_13, VI3_HSYNC),
  990. PINMUX_IPSR_DATA(IP5_16_15, DU1_EXVSYNC_DU1_VSYNC),
  991. PINMUX_IPSR_DATA(IP5_16_15, VI2_VSYNC),
  992. PINMUX_IPSR_DATA(IP5_16_15, VI3_VSYNC),
  993. PINMUX_IPSR_DATA(IP5_20_17, DU1_EXODDF_DU1_ODDF_DISP_CDE),
  994. PINMUX_IPSR_DATA(IP5_20_17, VI2_CLK),
  995. PINMUX_IPSR_DATA(IP5_20_17, TX3_B_IRDA_TX_B),
  996. PINMUX_IPSR_DATA(IP5_20_17, SD3_CD),
  997. PINMUX_IPSR_DATA(IP5_20_17, HSPI_TX1),
  998. PINMUX_IPSR_DATA(IP5_20_17, VI1_CLKENB),
  999. PINMUX_IPSR_DATA(IP5_20_17, VI3_CLKENB),
  1000. PINMUX_IPSR_DATA(IP5_20_17, AUDIO_CLKC),
  1001. PINMUX_IPSR_DATA(IP5_20_17, TX2_D),
  1002. PINMUX_IPSR_DATA(IP5_20_17, SPEEDIN),
  1003. PINMUX_IPSR_MODSEL_DATA(IP5_20_17, GPS_SIGN_D, SEL_GPS_3),
  1004. PINMUX_IPSR_DATA(IP5_23_21, DU1_DISP),
  1005. PINMUX_IPSR_DATA(IP5_23_21, VI2_DATA6_VI2_B6),
  1006. PINMUX_IPSR_MODSEL_DATA(IP5_23_21, TCLK0, SEL_TMU0_0),
  1007. PINMUX_IPSR_DATA(IP5_23_21, QSTVA_B_QVS_B),
  1008. PINMUX_IPSR_MODSEL_DATA(IP5_23_21, HSPI_CLK1, SEL_HSPI1_0),
  1009. PINMUX_IPSR_MODSEL_DATA(IP5_23_21, SCK2_D, SEL_SCIF2_3),
  1010. PINMUX_IPSR_DATA(IP5_23_21, AUDIO_CLKOUT_B),
  1011. PINMUX_IPSR_MODSEL_DATA(IP5_23_21, GPS_MAG_D, SEL_GPS_3),
  1012. PINMUX_IPSR_DATA(IP5_27_24, DU1_CDE),
  1013. PINMUX_IPSR_DATA(IP5_27_24, VI2_DATA7_VI2_B7),
  1014. PINMUX_IPSR_MODSEL_DATA(IP5_27_24, RX3_B_IRDA_RX_B, SEL_SCIF3_1),
  1015. PINMUX_IPSR_DATA(IP5_27_24, SD3_WP),
  1016. PINMUX_IPSR_MODSEL_DATA(IP5_27_24, HSPI_RX1, SEL_HSPI1_0),
  1017. PINMUX_IPSR_DATA(IP5_27_24, VI1_FIELD),
  1018. PINMUX_IPSR_DATA(IP5_27_24, VI3_FIELD),
  1019. PINMUX_IPSR_DATA(IP5_27_24, AUDIO_CLKOUT),
  1020. PINMUX_IPSR_MODSEL_DATA(IP5_27_24, RX2_D, SEL_SCIF2_3),
  1021. PINMUX_IPSR_MODSEL_DATA(IP5_27_24, GPS_CLK_C, SEL_GPS_2),
  1022. PINMUX_IPSR_MODSEL_DATA(IP5_27_24, GPS_CLK_D, SEL_GPS_3),
  1023. PINMUX_IPSR_DATA(IP5_28, AUDIO_CLKA),
  1024. PINMUX_IPSR_DATA(IP5_28, CAN_TXCLK),
  1025. PINMUX_IPSR_DATA(IP5_30_29, AUDIO_CLKB),
  1026. PINMUX_IPSR_DATA(IP5_30_29, USB_OVC2),
  1027. PINMUX_IPSR_DATA(IP5_30_29, CAN_DEBUGOUT0),
  1028. PINMUX_IPSR_DATA(IP5_30_29, MOUT0),
  1029. PINMUX_IPSR_DATA(IP6_1_0, SSI_SCK0129),
  1030. PINMUX_IPSR_DATA(IP6_1_0, CAN_DEBUGOUT1),
  1031. PINMUX_IPSR_DATA(IP6_1_0, MOUT1),
  1032. PINMUX_IPSR_DATA(IP6_3_2, SSI_WS0129),
  1033. PINMUX_IPSR_DATA(IP6_3_2, CAN_DEBUGOUT2),
  1034. PINMUX_IPSR_DATA(IP6_3_2, MOUT2),
  1035. PINMUX_IPSR_DATA(IP6_5_4, SSI_SDATA0),
  1036. PINMUX_IPSR_DATA(IP6_5_4, CAN_DEBUGOUT3),
  1037. PINMUX_IPSR_DATA(IP6_5_4, MOUT5),
  1038. PINMUX_IPSR_DATA(IP6_7_6, SSI_SDATA1),
  1039. PINMUX_IPSR_DATA(IP6_7_6, CAN_DEBUGOUT4),
  1040. PINMUX_IPSR_DATA(IP6_7_6, MOUT6),
  1041. PINMUX_IPSR_DATA(IP6_8, SSI_SDATA2),
  1042. PINMUX_IPSR_DATA(IP6_8, CAN_DEBUGOUT5),
  1043. PINMUX_IPSR_DATA(IP6_11_9, SSI_SCK34),
  1044. PINMUX_IPSR_DATA(IP6_11_9, CAN_DEBUGOUT6),
  1045. PINMUX_IPSR_DATA(IP6_11_9, CAN0_TX_B),
  1046. PINMUX_IPSR_MODSEL_DATA(IP6_11_9, IERX, SEL_IE_0),
  1047. PINMUX_IPSR_MODSEL_DATA(IP6_11_9, SSI_SCK9_C, SEL_SSI9_2),
  1048. PINMUX_IPSR_DATA(IP6_14_12, SSI_WS34),
  1049. PINMUX_IPSR_DATA(IP6_14_12, CAN_DEBUGOUT7),
  1050. PINMUX_IPSR_MODSEL_DATA(IP6_14_12, CAN0_RX_B, SEL_CAN0_1),
  1051. PINMUX_IPSR_DATA(IP6_14_12, IETX),
  1052. PINMUX_IPSR_MODSEL_DATA(IP6_14_12, SSI_WS9_C, SEL_SSI9_2),
  1053. PINMUX_IPSR_DATA(IP6_17_15, SSI_SDATA3),
  1054. PINMUX_IPSR_DATA(IP6_17_15, PWM0_C),
  1055. PINMUX_IPSR_DATA(IP6_17_15, CAN_DEBUGOUT8),
  1056. PINMUX_IPSR_MODSEL_DATA(IP6_17_15, CAN_CLK_B, SEL_CANCLK_1),
  1057. PINMUX_IPSR_MODSEL_DATA(IP6_17_15, IECLK, SEL_IE_0),
  1058. PINMUX_IPSR_MODSEL_DATA(IP6_17_15, SCIF_CLK_B, SEL_SCIF_1),
  1059. PINMUX_IPSR_MODSEL_DATA(IP6_17_15, TCLK0_B, SEL_TMU0_1),
  1060. PINMUX_IPSR_DATA(IP6_19_18, SSI_SDATA4),
  1061. PINMUX_IPSR_DATA(IP6_19_18, CAN_DEBUGOUT9),
  1062. PINMUX_IPSR_MODSEL_DATA(IP6_19_18, SSI_SDATA9_C, SEL_SSI9_2),
  1063. PINMUX_IPSR_DATA(IP6_22_20, SSI_SCK5),
  1064. PINMUX_IPSR_DATA(IP6_22_20, ADICLK),
  1065. PINMUX_IPSR_DATA(IP6_22_20, CAN_DEBUGOUT10),
  1066. PINMUX_IPSR_MODSEL_DATA(IP6_22_20, SCK3, SEL_SCIF3_0),
  1067. PINMUX_IPSR_MODSEL_DATA(IP6_22_20, TCLK0_D, SEL_TMU0_3),
  1068. PINMUX_IPSR_DATA(IP6_24_23, SSI_WS5),
  1069. PINMUX_IPSR_MODSEL_DATA(IP6_24_23, ADICS_SAMP, SEL_ADI_0),
  1070. PINMUX_IPSR_DATA(IP6_24_23, CAN_DEBUGOUT11),
  1071. PINMUX_IPSR_DATA(IP6_24_23, TX3_IRDA_TX),
  1072. PINMUX_IPSR_DATA(IP6_26_25, SSI_SDATA5),
  1073. PINMUX_IPSR_MODSEL_DATA(IP6_26_25, ADIDATA, SEL_ADI_0),
  1074. PINMUX_IPSR_DATA(IP6_26_25, CAN_DEBUGOUT12),
  1075. PINMUX_IPSR_MODSEL_DATA(IP6_26_25, RX3_IRDA_RX, SEL_SCIF3_0),
  1076. PINMUX_IPSR_DATA(IP6_30_29, SSI_SCK6),
  1077. PINMUX_IPSR_DATA(IP6_30_29, ADICHS0),
  1078. PINMUX_IPSR_DATA(IP6_30_29, CAN0_TX),
  1079. PINMUX_IPSR_MODSEL_DATA(IP6_30_29, IERX_B, SEL_IE_1),
  1080. PINMUX_IPSR_DATA(IP7_1_0, SSI_WS6),
  1081. PINMUX_IPSR_DATA(IP7_1_0, ADICHS1),
  1082. PINMUX_IPSR_MODSEL_DATA(IP7_1_0, CAN0_RX, SEL_CAN0_0),
  1083. PINMUX_IPSR_DATA(IP7_1_0, IETX_B),
  1084. PINMUX_IPSR_DATA(IP7_3_2, SSI_SDATA6),
  1085. PINMUX_IPSR_DATA(IP7_3_2, ADICHS2),
  1086. PINMUX_IPSR_MODSEL_DATA(IP7_3_2, CAN_CLK, SEL_CANCLK_0),
  1087. PINMUX_IPSR_MODSEL_DATA(IP7_3_2, IECLK_B, SEL_IE_1),
  1088. PINMUX_IPSR_MODSEL_DATA(IP7_6_4, SSI_SCK78, SEL_SSI7_0),
  1089. PINMUX_IPSR_DATA(IP7_6_4, CAN_DEBUGOUT13),
  1090. PINMUX_IPSR_MODSEL_DATA(IP7_6_4, IRQ0_B, SEL_INT0_1),
  1091. PINMUX_IPSR_MODSEL_DATA(IP7_6_4, SSI_SCK9_B, SEL_SSI9_1),
  1092. PINMUX_IPSR_MODSEL_DATA(IP7_6_4, HSPI_CLK1_C, SEL_HSPI1_2),
  1093. PINMUX_IPSR_MODSEL_DATA(IP7_9_7, SSI_WS78, SEL_SSI7_0),
  1094. PINMUX_IPSR_DATA(IP7_9_7, CAN_DEBUGOUT14),
  1095. PINMUX_IPSR_MODSEL_DATA(IP7_9_7, IRQ1_B, SEL_INT1_1),
  1096. PINMUX_IPSR_MODSEL_DATA(IP7_9_7, SSI_WS9_B, SEL_SSI9_1),
  1097. PINMUX_IPSR_MODSEL_DATA(IP7_9_7, HSPI_CS1_C, SEL_HSPI1_2),
  1098. PINMUX_IPSR_MODSEL_DATA(IP7_12_10, SSI_SDATA7, SEL_SSI7_0),
  1099. PINMUX_IPSR_DATA(IP7_12_10, CAN_DEBUGOUT15),
  1100. PINMUX_IPSR_MODSEL_DATA(IP7_12_10, IRQ2_B, SEL_INT2_1),
  1101. PINMUX_IPSR_MODSEL_DATA(IP7_12_10, TCLK1_C, SEL_TMU1_2),
  1102. PINMUX_IPSR_DATA(IP7_12_10, HSPI_TX1_C),
  1103. PINMUX_IPSR_MODSEL_DATA(IP7_14_13, SSI_SDATA8, SEL_SSI8_0),
  1104. PINMUX_IPSR_DATA(IP7_14_13, VSP),
  1105. PINMUX_IPSR_MODSEL_DATA(IP7_14_13, IRQ3_B, SEL_INT3_1),
  1106. PINMUX_IPSR_MODSEL_DATA(IP7_14_13, HSPI_RX1_C, SEL_HSPI1_2),
  1107. PINMUX_IPSR_DATA(IP7_16_15, SD0_CLK),
  1108. PINMUX_IPSR_DATA(IP7_16_15, ATACS01),
  1109. PINMUX_IPSR_MODSEL_DATA(IP7_16_15, SCK1_B, SEL_SCIF1_1),
  1110. PINMUX_IPSR_DATA(IP7_18_17, SD0_CMD),
  1111. PINMUX_IPSR_DATA(IP7_18_17, ATACS11),
  1112. PINMUX_IPSR_DATA(IP7_18_17, TX1_B),
  1113. PINMUX_IPSR_DATA(IP7_18_17, CC5_TDO),
  1114. PINMUX_IPSR_DATA(IP7_20_19, SD0_DAT0),
  1115. PINMUX_IPSR_DATA(IP7_20_19, ATADIR1),
  1116. PINMUX_IPSR_MODSEL_DATA(IP7_20_19, RX1_B, SEL_SCIF1_1),
  1117. PINMUX_IPSR_DATA(IP7_20_19, CC5_TRST),
  1118. PINMUX_IPSR_DATA(IP7_22_21, SD0_DAT1),
  1119. PINMUX_IPSR_DATA(IP7_22_21, ATAG1),
  1120. PINMUX_IPSR_MODSEL_DATA(IP7_22_21, SCK2_B, SEL_SCIF2_1),
  1121. PINMUX_IPSR_DATA(IP7_22_21, CC5_TMS),
  1122. PINMUX_IPSR_DATA(IP7_24_23, SD0_DAT2),
  1123. PINMUX_IPSR_DATA(IP7_24_23, ATARD1),
  1124. PINMUX_IPSR_DATA(IP7_24_23, TX2_B),
  1125. PINMUX_IPSR_DATA(IP7_24_23, CC5_TCK),
  1126. PINMUX_IPSR_DATA(IP7_26_25, SD0_DAT3),
  1127. PINMUX_IPSR_DATA(IP7_26_25, ATAWR1),
  1128. PINMUX_IPSR_MODSEL_DATA(IP7_26_25, RX2_B, SEL_SCIF2_1),
  1129. PINMUX_IPSR_DATA(IP7_26_25, CC5_TDI),
  1130. PINMUX_IPSR_DATA(IP7_28_27, SD0_CD),
  1131. PINMUX_IPSR_MODSEL_DATA(IP7_28_27, DREQ2, SEL_EXBUS2_0),
  1132. PINMUX_IPSR_MODSEL_DATA(IP7_28_27, RTS1_B_TANS_B, SEL_SCIF1_1),
  1133. PINMUX_IPSR_DATA(IP7_30_29, SD0_WP),
  1134. PINMUX_IPSR_DATA(IP7_30_29, DACK2),
  1135. PINMUX_IPSR_MODSEL_DATA(IP7_30_29, CTS1_B, SEL_SCIF1_1),
  1136. PINMUX_IPSR_DATA(IP8_3_0, HSPI_CLK0),
  1137. PINMUX_IPSR_MODSEL_DATA(IP8_3_0, CTS0, SEL_SCIF0_0),
  1138. PINMUX_IPSR_DATA(IP8_3_0, USB_OVC0),
  1139. PINMUX_IPSR_DATA(IP8_3_0, AD_CLK),
  1140. PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE4),
  1141. PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE12),
  1142. PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE20),
  1143. PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE28),
  1144. PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE36),
  1145. PINMUX_IPSR_DATA(IP8_7_4, HSPI_CS0),
  1146. PINMUX_IPSR_MODSEL_DATA(IP8_7_4, RTS0_TANS, SEL_SCIF0_0),
  1147. PINMUX_IPSR_DATA(IP8_7_4, USB_OVC1),
  1148. PINMUX_IPSR_DATA(IP8_7_4, AD_DI),
  1149. PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE5),
  1150. PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE13),
  1151. PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE21),
  1152. PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE29),
  1153. PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE37),
  1154. PINMUX_IPSR_DATA(IP8_11_8, HSPI_TX0),
  1155. PINMUX_IPSR_DATA(IP8_11_8, TX0),
  1156. PINMUX_IPSR_DATA(IP8_11_8, CAN_DEBUG_HW_TRIGGER),
  1157. PINMUX_IPSR_DATA(IP8_11_8, AD_DO),
  1158. PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE6),
  1159. PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE14),
  1160. PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE22),
  1161. PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE30),
  1162. PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE38),
  1163. PINMUX_IPSR_DATA(IP8_15_12, HSPI_RX0),
  1164. PINMUX_IPSR_MODSEL_DATA(IP8_15_12, RX0, SEL_SCIF0_0),
  1165. PINMUX_IPSR_DATA(IP8_15_12, CAN_STEP0),
  1166. PINMUX_IPSR_DATA(IP8_15_12, AD_NCS),
  1167. PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE7),
  1168. PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE15),
  1169. PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE23),
  1170. PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE31),
  1171. PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE39),
  1172. PINMUX_IPSR_DATA(IP8_17_16, FMCLK),
  1173. PINMUX_IPSR_DATA(IP8_17_16, RDS_CLK),
  1174. PINMUX_IPSR_DATA(IP8_17_16, PCMOE),
  1175. PINMUX_IPSR_DATA(IP8_18, BPFCLK),
  1176. PINMUX_IPSR_DATA(IP8_18, PCMWE),
  1177. PINMUX_IPSR_DATA(IP8_19, FMIN),
  1178. PINMUX_IPSR_DATA(IP8_19, RDS_DATA),
  1179. PINMUX_IPSR_DATA(IP8_20, VI0_CLK),
  1180. PINMUX_IPSR_DATA(IP8_20, MMC1_CLK),
  1181. PINMUX_IPSR_DATA(IP8_22_21, VI0_CLKENB),
  1182. PINMUX_IPSR_DATA(IP8_22_21, TX1_C),
  1183. PINMUX_IPSR_DATA(IP8_22_21, HTX1_B),
  1184. PINMUX_IPSR_DATA(IP8_22_21, MT1_SYNC),
  1185. PINMUX_IPSR_DATA(IP8_24_23, VI0_FIELD),
  1186. PINMUX_IPSR_MODSEL_DATA(IP8_24_23, RX1_C, SEL_SCIF1_2),
  1187. PINMUX_IPSR_MODSEL_DATA(IP8_24_23, HRX1_B, SEL_HSCIF1_1),
  1188. PINMUX_IPSR_DATA(IP8_27_25, VI0_HSYNC),
  1189. PINMUX_IPSR_MODSEL_DATA(IP8_27_25, VI0_DATA0_B_VI0_B0_B, SEL_VI0_1),
  1190. PINMUX_IPSR_MODSEL_DATA(IP8_27_25, CTS1_C, SEL_SCIF1_2),
  1191. PINMUX_IPSR_DATA(IP8_27_25, TX4_D),
  1192. PINMUX_IPSR_DATA(IP8_27_25, MMC1_CMD),
  1193. PINMUX_IPSR_MODSEL_DATA(IP8_27_25, HSCK1_B, SEL_HSCIF1_1),
  1194. PINMUX_IPSR_DATA(IP8_30_28, VI0_VSYNC),
  1195. PINMUX_IPSR_MODSEL_DATA(IP8_30_28, VI0_DATA1_B_VI0_B1_B, SEL_VI0_1),
  1196. PINMUX_IPSR_MODSEL_DATA(IP8_30_28, RTS1_C_TANS_C, SEL_SCIF1_2),
  1197. PINMUX_IPSR_MODSEL_DATA(IP8_30_28, RX4_D, SEL_SCIF4_3),
  1198. PINMUX_IPSR_MODSEL_DATA(IP8_30_28, PWMFSW0_C, SEL_PWMFSW_2),
  1199. PINMUX_IPSR_MODSEL_DATA(IP9_1_0, VI0_DATA0_VI0_B0, SEL_VI0_0),
  1200. PINMUX_IPSR_MODSEL_DATA(IP9_1_0, HRTS1_B, SEL_HSCIF1_1),
  1201. PINMUX_IPSR_DATA(IP9_1_0, MT1_VCXO),
  1202. PINMUX_IPSR_MODSEL_DATA(IP9_3_2, VI0_DATA1_VI0_B1, SEL_VI0_0),
  1203. PINMUX_IPSR_MODSEL_DATA(IP9_3_2, HCTS1_B, SEL_HSCIF1_1),
  1204. PINMUX_IPSR_DATA(IP9_3_2, MT1_PWM),
  1205. PINMUX_IPSR_DATA(IP9_4, VI0_DATA2_VI0_B2),
  1206. PINMUX_IPSR_DATA(IP9_4, MMC1_D0),
  1207. PINMUX_IPSR_DATA(IP9_5, VI0_DATA3_VI0_B3),
  1208. PINMUX_IPSR_DATA(IP9_5, MMC1_D1),
  1209. PINMUX_IPSR_DATA(IP9_6, VI0_DATA4_VI0_B4),
  1210. PINMUX_IPSR_DATA(IP9_6, MMC1_D2),
  1211. PINMUX_IPSR_DATA(IP9_7, VI0_DATA5_VI0_B5),
  1212. PINMUX_IPSR_DATA(IP9_7, MMC1_D3),
  1213. PINMUX_IPSR_DATA(IP9_9_8, VI0_DATA6_VI0_B6),
  1214. PINMUX_IPSR_DATA(IP9_9_8, MMC1_D4),
  1215. PINMUX_IPSR_DATA(IP9_9_8, ARM_TRACEDATA_0),
  1216. PINMUX_IPSR_DATA(IP9_11_10, VI0_DATA7_VI0_B7),
  1217. PINMUX_IPSR_DATA(IP9_11_10, MMC1_D5),
  1218. PINMUX_IPSR_DATA(IP9_11_10, ARM_TRACEDATA_1),
  1219. PINMUX_IPSR_DATA(IP9_13_12, VI0_G0),
  1220. PINMUX_IPSR_MODSEL_DATA(IP9_13_12, SSI_SCK78_C, SEL_SSI7_2),
  1221. PINMUX_IPSR_MODSEL_DATA(IP9_13_12, IRQ0, SEL_INT0_0),
  1222. PINMUX_IPSR_DATA(IP9_13_12, ARM_TRACEDATA_2),
  1223. PINMUX_IPSR_DATA(IP9_15_14, VI0_G1),
  1224. PINMUX_IPSR_MODSEL_DATA(IP9_15_14, SSI_WS78_C, SEL_SSI7_2),
  1225. PINMUX_IPSR_MODSEL_DATA(IP9_15_14, IRQ1, SEL_INT1_0),
  1226. PINMUX_IPSR_DATA(IP9_15_14, ARM_TRACEDATA_3),
  1227. PINMUX_IPSR_DATA(IP9_18_16, VI0_G2),
  1228. PINMUX_IPSR_DATA(IP9_18_16, ETH_TXD1),
  1229. PINMUX_IPSR_DATA(IP9_18_16, MMC1_D6),
  1230. PINMUX_IPSR_DATA(IP9_18_16, ARM_TRACEDATA_4),
  1231. PINMUX_IPSR_DATA(IP9_18_16, TS_SPSYNC0),
  1232. PINMUX_IPSR_DATA(IP9_21_19, VI0_G3),
  1233. PINMUX_IPSR_DATA(IP9_21_19, ETH_CRS_DV),
  1234. PINMUX_IPSR_DATA(IP9_21_19, MMC1_D7),
  1235. PINMUX_IPSR_DATA(IP9_21_19, ARM_TRACEDATA_5),
  1236. PINMUX_IPSR_DATA(IP9_21_19, TS_SDAT0),
  1237. PINMUX_IPSR_DATA(IP9_23_22, VI0_G4),
  1238. PINMUX_IPSR_DATA(IP9_23_22, ETH_TX_EN),
  1239. PINMUX_IPSR_MODSEL_DATA(IP9_23_22, SD2_DAT0_B, SEL_SD2_1),
  1240. PINMUX_IPSR_DATA(IP9_23_22, ARM_TRACEDATA_6),
  1241. PINMUX_IPSR_DATA(IP9_25_24, VI0_G5),
  1242. PINMUX_IPSR_DATA(IP9_25_24, ETH_RX_ER),
  1243. PINMUX_IPSR_MODSEL_DATA(IP9_25_24, SD2_DAT1_B, SEL_SD2_1),
  1244. PINMUX_IPSR_DATA(IP9_25_24, ARM_TRACEDATA_7),
  1245. PINMUX_IPSR_DATA(IP9_27_26, VI0_G6),
  1246. PINMUX_IPSR_DATA(IP9_27_26, ETH_RXD0),
  1247. PINMUX_IPSR_MODSEL_DATA(IP9_27_26, SD2_DAT2_B, SEL_SD2_1),
  1248. PINMUX_IPSR_DATA(IP9_27_26, ARM_TRACEDATA_8),
  1249. PINMUX_IPSR_DATA(IP9_29_28, VI0_G7),
  1250. PINMUX_IPSR_DATA(IP9_29_28, ETH_RXD1),
  1251. PINMUX_IPSR_MODSEL_DATA(IP9_29_28, SD2_DAT3_B, SEL_SD2_1),
  1252. PINMUX_IPSR_DATA(IP9_29_28, ARM_TRACEDATA_9),
  1253. PINMUX_IPSR_DATA(IP10_2_0, VI0_R0),
  1254. PINMUX_IPSR_MODSEL_DATA(IP10_2_0, SSI_SDATA7_C, SEL_SSI7_2),
  1255. PINMUX_IPSR_MODSEL_DATA(IP10_2_0, SCK1_C, SEL_SCIF1_2),
  1256. PINMUX_IPSR_MODSEL_DATA(IP10_2_0, DREQ1_B, SEL_EXBUS1_0),
  1257. PINMUX_IPSR_DATA(IP10_2_0, ARM_TRACEDATA_10),
  1258. PINMUX_IPSR_MODSEL_DATA(IP10_2_0, DREQ0_C, SEL_EXBUS0_2),
  1259. PINMUX_IPSR_DATA(IP10_5_3, VI0_R1),
  1260. PINMUX_IPSR_MODSEL_DATA(IP10_5_3, SSI_SDATA8_C, SEL_SSI8_2),
  1261. PINMUX_IPSR_DATA(IP10_5_3, DACK1_B),
  1262. PINMUX_IPSR_DATA(IP10_5_3, ARM_TRACEDATA_11),
  1263. PINMUX_IPSR_DATA(IP10_5_3, DACK0_C),
  1264. PINMUX_IPSR_DATA(IP10_5_3, DRACK0_C),
  1265. PINMUX_IPSR_DATA(IP10_8_6, VI0_R2),
  1266. PINMUX_IPSR_DATA(IP10_8_6, ETH_LINK),
  1267. PINMUX_IPSR_DATA(IP10_8_6, SD2_CLK_B),
  1268. PINMUX_IPSR_MODSEL_DATA(IP10_8_6, IRQ2, SEL_INT2_0),
  1269. PINMUX_IPSR_DATA(IP10_8_6, ARM_TRACEDATA_12),
  1270. PINMUX_IPSR_DATA(IP10_11_9, VI0_R3),
  1271. PINMUX_IPSR_DATA(IP10_11_9, ETH_MAGIC),
  1272. PINMUX_IPSR_MODSEL_DATA(IP10_11_9, SD2_CMD_B, SEL_SD2_1),
  1273. PINMUX_IPSR_MODSEL_DATA(IP10_11_9, IRQ3, SEL_INT3_0),
  1274. PINMUX_IPSR_DATA(IP10_11_9, ARM_TRACEDATA_13),
  1275. PINMUX_IPSR_DATA(IP10_14_12, VI0_R4),
  1276. PINMUX_IPSR_DATA(IP10_14_12, ETH_REFCLK),
  1277. PINMUX_IPSR_MODSEL_DATA(IP10_14_12, SD2_CD_B, SEL_SD2_1),
  1278. PINMUX_IPSR_MODSEL_DATA(IP10_14_12, HSPI_CLK1_B, SEL_HSPI1_1),
  1279. PINMUX_IPSR_DATA(IP10_14_12, ARM_TRACEDATA_14),
  1280. PINMUX_IPSR_DATA(IP10_14_12, MT1_CLK),
  1281. PINMUX_IPSR_DATA(IP10_14_12, TS_SCK0),
  1282. PINMUX_IPSR_DATA(IP10_17_15, VI0_R5),
  1283. PINMUX_IPSR_DATA(IP10_17_15, ETH_TXD0),
  1284. PINMUX_IPSR_MODSEL_DATA(IP10_17_15, SD2_WP_B, SEL_SD2_1),
  1285. PINMUX_IPSR_MODSEL_DATA(IP10_17_15, HSPI_CS1_B, SEL_HSPI1_1),
  1286. PINMUX_IPSR_DATA(IP10_17_15, ARM_TRACEDATA_15),
  1287. PINMUX_IPSR_DATA(IP10_17_15, MT1_D),
  1288. PINMUX_IPSR_DATA(IP10_17_15, TS_SDEN0),
  1289. PINMUX_IPSR_DATA(IP10_20_18, VI0_R6),
  1290. PINMUX_IPSR_DATA(IP10_20_18, ETH_MDC),
  1291. PINMUX_IPSR_MODSEL_DATA(IP10_20_18, DREQ2_C, SEL_EXBUS2_2),
  1292. PINMUX_IPSR_DATA(IP10_20_18, HSPI_TX1_B),
  1293. PINMUX_IPSR_DATA(IP10_20_18, TRACECLK),
  1294. PINMUX_IPSR_DATA(IP10_20_18, MT1_BEN),
  1295. PINMUX_IPSR_MODSEL_DATA(IP10_20_18, PWMFSW0_D, SEL_PWMFSW_3),
  1296. PINMUX_IPSR_DATA(IP10_23_21, VI0_R7),
  1297. PINMUX_IPSR_DATA(IP10_23_21, ETH_MDIO),
  1298. PINMUX_IPSR_DATA(IP10_23_21, DACK2_C),
  1299. PINMUX_IPSR_MODSEL_DATA(IP10_23_21, HSPI_RX1_B, SEL_HSPI1_1),
  1300. PINMUX_IPSR_MODSEL_DATA(IP10_23_21, SCIF_CLK_D, SEL_SCIF_3),
  1301. PINMUX_IPSR_DATA(IP10_23_21, TRACECTL),
  1302. PINMUX_IPSR_DATA(IP10_23_21, MT1_PEN),
  1303. PINMUX_IPSR_DATA(IP10_25_24, VI1_CLK),
  1304. PINMUX_IPSR_MODSEL_DATA(IP10_25_24, SIM_D, SEL_SIM_0),
  1305. PINMUX_IPSR_MODSEL_DATA(IP10_25_24, SDA3, SEL_I2C3_0),
  1306. PINMUX_IPSR_DATA(IP10_28_26, VI1_HSYNC),
  1307. PINMUX_IPSR_DATA(IP10_28_26, VI3_CLK),
  1308. PINMUX_IPSR_DATA(IP10_28_26, SSI_SCK4),
  1309. PINMUX_IPSR_MODSEL_DATA(IP10_28_26, GPS_SIGN_C, SEL_GPS_2),
  1310. PINMUX_IPSR_MODSEL_DATA(IP10_28_26, PWMFSW0_E, SEL_PWMFSW_4),
  1311. PINMUX_IPSR_DATA(IP10_31_29, VI1_VSYNC),
  1312. PINMUX_IPSR_DATA(IP10_31_29, AUDIO_CLKOUT_C),
  1313. PINMUX_IPSR_DATA(IP10_31_29, SSI_WS4),
  1314. PINMUX_IPSR_DATA(IP10_31_29, SIM_CLK),
  1315. PINMUX_IPSR_MODSEL_DATA(IP10_31_29, GPS_MAG_C, SEL_GPS_2),
  1316. PINMUX_IPSR_DATA(IP10_31_29, SPV_TRST),
  1317. PINMUX_IPSR_MODSEL_DATA(IP10_31_29, SCL3, SEL_I2C3_0),
  1318. PINMUX_IPSR_DATA(IP11_2_0, VI1_DATA0_VI1_B0),
  1319. PINMUX_IPSR_MODSEL_DATA(IP11_2_0, SD2_DAT0, SEL_SD2_0),
  1320. PINMUX_IPSR_DATA(IP11_2_0, SIM_RST),
  1321. PINMUX_IPSR_DATA(IP11_2_0, SPV_TCK),
  1322. PINMUX_IPSR_DATA(IP11_2_0, ADICLK_B),
  1323. PINMUX_IPSR_DATA(IP11_5_3, VI1_DATA1_VI1_B1),
  1324. PINMUX_IPSR_MODSEL_DATA(IP11_5_3, SD2_DAT1, SEL_SD2_0),
  1325. PINMUX_IPSR_DATA(IP11_5_3, MT0_CLK),
  1326. PINMUX_IPSR_DATA(IP11_5_3, SPV_TMS),
  1327. PINMUX_IPSR_MODSEL_DATA(IP11_5_3, ADICS_B_SAMP_B, SEL_ADI_1),
  1328. PINMUX_IPSR_DATA(IP11_8_6, VI1_DATA2_VI1_B2),
  1329. PINMUX_IPSR_MODSEL_DATA(IP11_8_6, SD2_DAT2, SEL_SD2_0),
  1330. PINMUX_IPSR_DATA(IP11_8_6, MT0_D),
  1331. PINMUX_IPSR_DATA(IP11_8_6, SPVTDI),
  1332. PINMUX_IPSR_MODSEL_DATA(IP11_8_6, ADIDATA_B, SEL_ADI_1),
  1333. PINMUX_IPSR_DATA(IP11_11_9, VI1_DATA3_VI1_B3),
  1334. PINMUX_IPSR_MODSEL_DATA(IP11_11_9, SD2_DAT3, SEL_SD2_0),
  1335. PINMUX_IPSR_DATA(IP11_11_9, MT0_BEN),
  1336. PINMUX_IPSR_DATA(IP11_11_9, SPV_TDO),
  1337. PINMUX_IPSR_DATA(IP11_11_9, ADICHS0_B),
  1338. PINMUX_IPSR_DATA(IP11_14_12, VI1_DATA4_VI1_B4),
  1339. PINMUX_IPSR_DATA(IP11_14_12, SD2_CLK),
  1340. PINMUX_IPSR_DATA(IP11_14_12, MT0_PEN),
  1341. PINMUX_IPSR_DATA(IP11_14_12, SPA_TRST),
  1342. PINMUX_IPSR_MODSEL_DATA(IP11_14_12, HSPI_CLK1_D, SEL_HSPI1_3),
  1343. PINMUX_IPSR_DATA(IP11_14_12, ADICHS1_B),
  1344. PINMUX_IPSR_DATA(IP11_17_15, VI1_DATA5_VI1_B5),
  1345. PINMUX_IPSR_MODSEL_DATA(IP11_17_15, SD2_CMD, SEL_SD2_0),
  1346. PINMUX_IPSR_DATA(IP11_17_15, MT0_SYNC),
  1347. PINMUX_IPSR_DATA(IP11_17_15, SPA_TCK),
  1348. PINMUX_IPSR_MODSEL_DATA(IP11_17_15, HSPI_CS1_D, SEL_HSPI1_3),
  1349. PINMUX_IPSR_DATA(IP11_17_15, ADICHS2_B),
  1350. PINMUX_IPSR_DATA(IP11_20_18, VI1_DATA6_VI1_B6),
  1351. PINMUX_IPSR_MODSEL_DATA(IP11_20_18, SD2_CD, SEL_SD2_0),
  1352. PINMUX_IPSR_DATA(IP11_20_18, MT0_VCXO),
  1353. PINMUX_IPSR_DATA(IP11_20_18, SPA_TMS),
  1354. PINMUX_IPSR_DATA(IP11_20_18, HSPI_TX1_D),
  1355. PINMUX_IPSR_DATA(IP11_23_21, VI1_DATA7_VI1_B7),
  1356. PINMUX_IPSR_MODSEL_DATA(IP11_23_21, SD2_WP, SEL_SD2_0),
  1357. PINMUX_IPSR_DATA(IP11_23_21, MT0_PWM),
  1358. PINMUX_IPSR_DATA(IP11_23_21, SPA_TDI),
  1359. PINMUX_IPSR_MODSEL_DATA(IP11_23_21, HSPI_RX1_D, SEL_HSPI1_3),
  1360. PINMUX_IPSR_DATA(IP11_26_24, VI1_G0),
  1361. PINMUX_IPSR_DATA(IP11_26_24, VI3_DATA0),
  1362. PINMUX_IPSR_DATA(IP11_26_24, TS_SCK1),
  1363. PINMUX_IPSR_MODSEL_DATA(IP11_26_24, DREQ2_B, SEL_EXBUS2_1),
  1364. PINMUX_IPSR_DATA(IP11_26_24, TX2),
  1365. PINMUX_IPSR_DATA(IP11_26_24, SPA_TDO),
  1366. PINMUX_IPSR_MODSEL_DATA(IP11_26_24, HCTS0_B, SEL_HSCIF0_1),
  1367. PINMUX_IPSR_DATA(IP11_29_27, VI1_G1),
  1368. PINMUX_IPSR_DATA(IP11_29_27, VI3_DATA1),
  1369. PINMUX_IPSR_DATA(IP11_29_27, SSI_SCK1),
  1370. PINMUX_IPSR_DATA(IP11_29_27, TS_SDEN1),
  1371. PINMUX_IPSR_DATA(IP11_29_27, DACK2_B),
  1372. PINMUX_IPSR_MODSEL_DATA(IP11_29_27, RX2, SEL_SCIF2_0),
  1373. PINMUX_IPSR_MODSEL_DATA(IP11_29_27, HRTS0_B, SEL_HSCIF0_1),
  1374. PINMUX_IPSR_DATA(IP12_2_0, VI1_G2),
  1375. PINMUX_IPSR_DATA(IP12_2_0, VI3_DATA2),
  1376. PINMUX_IPSR_DATA(IP12_2_0, SSI_WS1),
  1377. PINMUX_IPSR_DATA(IP12_2_0, TS_SPSYNC1),
  1378. PINMUX_IPSR_MODSEL_DATA(IP12_2_0, SCK2, SEL_SCIF2_0),
  1379. PINMUX_IPSR_MODSEL_DATA(IP12_2_0, HSCK0_B, SEL_HSCIF0_1),
  1380. PINMUX_IPSR_DATA(IP12_5_3, VI1_G3),
  1381. PINMUX_IPSR_DATA(IP12_5_3, VI3_DATA3),
  1382. PINMUX_IPSR_DATA(IP12_5_3, SSI_SCK2),
  1383. PINMUX_IPSR_DATA(IP12_5_3, TS_SDAT1),
  1384. PINMUX_IPSR_MODSEL_DATA(IP12_5_3, SCL1_C, SEL_I2C1_2),
  1385. PINMUX_IPSR_DATA(IP12_5_3, HTX0_B),
  1386. PINMUX_IPSR_DATA(IP12_8_6, VI1_G4),
  1387. PINMUX_IPSR_DATA(IP12_8_6, VI3_DATA4),
  1388. PINMUX_IPSR_DATA(IP12_8_6, SSI_WS2),
  1389. PINMUX_IPSR_MODSEL_DATA(IP12_8_6, SDA1_C, SEL_I2C1_2),
  1390. PINMUX_IPSR_DATA(IP12_8_6, SIM_RST_B),
  1391. PINMUX_IPSR_MODSEL_DATA(IP12_8_6, HRX0_B, SEL_HSCIF0_1),
  1392. PINMUX_IPSR_DATA(IP12_11_9, VI1_G5),
  1393. PINMUX_IPSR_DATA(IP12_11_9, VI3_DATA5),
  1394. PINMUX_IPSR_MODSEL_DATA(IP12_11_9, GPS_CLK, SEL_GPS_0),
  1395. PINMUX_IPSR_DATA(IP12_11_9, FSE),
  1396. PINMUX_IPSR_DATA(IP12_11_9, TX4_B),
  1397. PINMUX_IPSR_MODSEL_DATA(IP12_11_9, SIM_D_B, SEL_SIM_1),
  1398. PINMUX_IPSR_DATA(IP12_14_12, VI1_G6),
  1399. PINMUX_IPSR_DATA(IP12_14_12, VI3_DATA6),
  1400. PINMUX_IPSR_MODSEL_DATA(IP12_14_12, GPS_SIGN, SEL_GPS_0),
  1401. PINMUX_IPSR_DATA(IP12_14_12, FRB),
  1402. PINMUX_IPSR_MODSEL_DATA(IP12_14_12, RX4_B, SEL_SCIF4_1),
  1403. PINMUX_IPSR_DATA(IP12_14_12, SIM_CLK_B),
  1404. PINMUX_IPSR_DATA(IP12_17_15, VI1_G7),
  1405. PINMUX_IPSR_DATA(IP12_17_15, VI3_DATA7),
  1406. PINMUX_IPSR_MODSEL_DATA(IP12_17_15, GPS_MAG, SEL_GPS_0),
  1407. PINMUX_IPSR_DATA(IP12_17_15, FCE),
  1408. PINMUX_IPSR_MODSEL_DATA(IP12_17_15, SCK4_B, SEL_SCIF4_1),
  1409. };
  1410. static struct sh_pfc_pin pinmux_pins[] = {
  1411. PINMUX_GPIO_GP_ALL(),
  1412. };
  1413. /* - DU0 -------------------------------------------------------------------- */
  1414. static const unsigned int du0_rgb666_pins[] = {
  1415. /* R[7:2], G[7:2], B[7:2] */
  1416. 188, 187, 186, 185, 184, 183,
  1417. 194, 193, 192, 191, 190, 189,
  1418. 200, 199, 198, 197, 196, 195,
  1419. };
  1420. static const unsigned int du0_rgb666_mux[] = {
  1421. DU0_DR7_MARK, DU0_DR6_MARK, DU0_DR5_MARK, DU0_DR4_MARK,
  1422. DU0_DR3_MARK, DU0_DR2_MARK,
  1423. DU0_DG7_MARK, DU0_DG6_MARK, DU0_DG5_MARK, DU0_DG4_MARK,
  1424. DU0_DG3_MARK, DU0_DG2_MARK,
  1425. DU0_DB7_MARK, DU0_DB6_MARK, DU0_DB5_MARK, DU0_DB4_MARK,
  1426. DU0_DB3_MARK, DU0_DB2_MARK,
  1427. };
  1428. static const unsigned int du0_rgb888_pins[] = {
  1429. /* R[7:0], G[7:0], B[7:0] */
  1430. 188, 187, 186, 185, 184, 183, 24, 23,
  1431. 194, 193, 192, 191, 190, 189, 26, 25,
  1432. 200, 199, 198, 197, 196, 195, 28, 27,
  1433. };
  1434. static const unsigned int du0_rgb888_mux[] = {
  1435. DU0_DR7_MARK, DU0_DR6_MARK, DU0_DR5_MARK, DU0_DR4_MARK,
  1436. DU0_DR3_MARK, DU0_DR2_MARK, DU0_DR1_MARK, DU0_DR0_MARK,
  1437. DU0_DG7_MARK, DU0_DG6_MARK, DU0_DG5_MARK, DU0_DG4_MARK,
  1438. DU0_DG3_MARK, DU0_DG2_MARK, DU0_DG1_MARK, DU0_DG0_MARK,
  1439. DU0_DB7_MARK, DU0_DB6_MARK, DU0_DB5_MARK, DU0_DB4_MARK,
  1440. DU0_DB3_MARK, DU0_DB2_MARK, DU0_DB1_MARK, DU0_DB0_MARK,
  1441. };
  1442. static const unsigned int du0_clk_0_pins[] = {
  1443. /* CLKIN, CLKOUT */
  1444. 29, 180,
  1445. };
  1446. static const unsigned int du0_clk_0_mux[] = {
  1447. DU0_DOTCLKIN_MARK, DU0_DOTCLKOUT0_MARK,
  1448. };
  1449. static const unsigned int du0_clk_1_pins[] = {
  1450. /* CLKIN, CLKOUT */
  1451. 29, 30,
  1452. };
  1453. static const unsigned int du0_clk_1_mux[] = {
  1454. DU0_DOTCLKIN_MARK, DU0_DOTCLKOUT1_MARK,
  1455. };
  1456. static const unsigned int du0_sync_0_pins[] = {
  1457. /* VSYNC, HSYNC, DISP */
  1458. 182, 181, 31,
  1459. };
  1460. static const unsigned int du0_sync_0_mux[] = {
  1461. DU0_EXHSYNC_DU0_HSYNC_MARK, DU0_EXVSYNC_DU0_VSYNC_MARK,
  1462. DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK
  1463. };
  1464. static const unsigned int du0_sync_1_pins[] = {
  1465. /* VSYNC, HSYNC, DISP */
  1466. 182, 181, 32,
  1467. };
  1468. static const unsigned int du0_sync_1_mux[] = {
  1469. DU0_EXHSYNC_DU0_HSYNC_MARK, DU0_EXVSYNC_DU0_VSYNC_MARK,
  1470. DU0_DISP_MARK
  1471. };
  1472. static const unsigned int du0_oddf_pins[] = {
  1473. /* ODDF */
  1474. 31,
  1475. };
  1476. static const unsigned int du0_oddf_mux[] = {
  1477. DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK
  1478. };
  1479. static const unsigned int du0_cde_pins[] = {
  1480. /* CDE */
  1481. 33,
  1482. };
  1483. static const unsigned int du0_cde_mux[] = {
  1484. DU0_CDE_MARK
  1485. };
  1486. /* - DU1 -------------------------------------------------------------------- */
  1487. static const unsigned int du1_rgb666_pins[] = {
  1488. /* R[7:2], G[7:2], B[7:2] */
  1489. 41, 40, 39, 38, 37, 36,
  1490. 49, 48, 47, 46, 45, 44,
  1491. 57, 56, 55, 54, 53, 52,
  1492. };
  1493. static const unsigned int du1_rgb666_mux[] = {
  1494. DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
  1495. DU1_DR3_MARK, DU1_DR2_MARK,
  1496. DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
  1497. DU1_DG3_MARK, DU1_DG2_MARK,
  1498. DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
  1499. DU1_DB3_MARK, DU1_DB2_MARK,
  1500. };
  1501. static const unsigned int du1_rgb888_pins[] = {
  1502. /* R[7:0], G[7:0], B[7:0] */
  1503. 41, 40, 39, 38, 37, 36, 35, 34,
  1504. 49, 48, 47, 46, 45, 44, 43, 32,
  1505. 57, 56, 55, 54, 53, 52, 51, 50,
  1506. };
  1507. static const unsigned int du1_rgb888_mux[] = {
  1508. DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
  1509. DU1_DR3_MARK, DU1_DR2_MARK, DU1_DR1_MARK, DU1_DR0_MARK,
  1510. DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
  1511. DU1_DG3_MARK, DU1_DG2_MARK, DU1_DG1_MARK, DU1_DG0_MARK,
  1512. DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
  1513. DU1_DB3_MARK, DU1_DB2_MARK, DU1_DB1_MARK, DU1_DB0_MARK,
  1514. };
  1515. static const unsigned int du1_clk_pins[] = {
  1516. /* CLKIN, CLKOUT */
  1517. 58, 59,
  1518. };
  1519. static const unsigned int du1_clk_mux[] = {
  1520. DU1_DOTCLKIN_MARK, DU1_DOTCLKOUT_MARK,
  1521. };
  1522. static const unsigned int du1_sync_0_pins[] = {
  1523. /* VSYNC, HSYNC, DISP */
  1524. 61, 60, 62,
  1525. };
  1526. static const unsigned int du1_sync_0_mux[] = {
  1527. DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK,
  1528. DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK
  1529. };
  1530. static const unsigned int du1_sync_1_pins[] = {
  1531. /* VSYNC, HSYNC, DISP */
  1532. 61, 60, 63,
  1533. };
  1534. static const unsigned int du1_sync_1_mux[] = {
  1535. DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK,
  1536. DU1_DISP_MARK
  1537. };
  1538. static const unsigned int du1_oddf_pins[] = {
  1539. /* ODDF */
  1540. 62,
  1541. };
  1542. static const unsigned int du1_oddf_mux[] = {
  1543. DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK
  1544. };
  1545. static const unsigned int du1_cde_pins[] = {
  1546. /* CDE */
  1547. 64,
  1548. };
  1549. static const unsigned int du1_cde_mux[] = {
  1550. DU1_CDE_MARK
  1551. };
  1552. /* - HSPI0 ------------------------------------------------------------------ */
  1553. static const unsigned int hspi0_pins[] = {
  1554. /* CLK, CS, RX, TX */
  1555. 150, 151, 153, 152,
  1556. };
  1557. static const unsigned int hspi0_mux[] = {
  1558. HSPI_CLK0_MARK, HSPI_CS0_MARK, HSPI_RX0_MARK, HSPI_TX0_MARK,
  1559. };
  1560. /* - HSPI1 ------------------------------------------------------------------ */
  1561. static const unsigned int hspi1_pins[] = {
  1562. /* CLK, CS, RX, TX */
  1563. 63, 58, 64, 62,
  1564. };
  1565. static const unsigned int hspi1_mux[] = {
  1566. HSPI_CLK1_MARK, HSPI_CS1_MARK, HSPI_RX1_MARK, HSPI_TX1_MARK,
  1567. };
  1568. static const unsigned int hspi1_b_pins[] = {
  1569. /* CLK, CS, RX, TX */
  1570. 90, 91, 93, 92,
  1571. };
  1572. static const unsigned int hspi1_b_mux[] = {
  1573. HSPI_CLK1_B_MARK, HSPI_CS1_B_MARK, HSPI_RX1_B_MARK, HSPI_TX1_B_MARK,
  1574. };
  1575. static const unsigned int hspi1_c_pins[] = {
  1576. /* CLK, CS, RX, TX */
  1577. 141, 142, 144, 143,
  1578. };
  1579. static const unsigned int hspi1_c_mux[] = {
  1580. HSPI_CLK1_C_MARK, HSPI_CS1_C_MARK, HSPI_RX1_C_MARK, HSPI_TX1_C_MARK,
  1581. };
  1582. static const unsigned int hspi1_d_pins[] = {
  1583. /* CLK, CS, RX, TX */
  1584. 101, 102, 104, 103,
  1585. };
  1586. static const unsigned int hspi1_d_mux[] = {
  1587. HSPI_CLK1_D_MARK, HSPI_CS1_D_MARK, HSPI_RX1_D_MARK, HSPI_TX1_D_MARK,
  1588. };
  1589. /* - HSPI2 ------------------------------------------------------------------ */
  1590. static const unsigned int hspi2_pins[] = {
  1591. /* CLK, CS, RX, TX */
  1592. 9, 10, 11, 14,
  1593. };
  1594. static const unsigned int hspi2_mux[] = {
  1595. HSPI_CLK2_MARK, HSPI_CS2_MARK, HSPI_RX2_MARK, HSPI_TX2_MARK,
  1596. };
  1597. static const unsigned int hspi2_b_pins[] = {
  1598. /* CLK, CS, RX, TX */
  1599. 7, 13, 8, 6,
  1600. };
  1601. static const unsigned int hspi2_b_mux[] = {
  1602. HSPI_CLK2_B_MARK, HSPI_CS2_B_MARK, HSPI_RX2_B_MARK, HSPI_TX2_B_MARK,
  1603. };
  1604. /* - INTC ------------------------------------------------------------------- */
  1605. static const unsigned int intc_irq0_pins[] = {
  1606. /* IRQ */
  1607. 78,
  1608. };
  1609. static const unsigned int intc_irq0_mux[] = {
  1610. IRQ0_MARK,
  1611. };
  1612. static const unsigned int intc_irq0_b_pins[] = {
  1613. /* IRQ */
  1614. 141,
  1615. };
  1616. static const unsigned int intc_irq0_b_mux[] = {
  1617. IRQ0_B_MARK,
  1618. };
  1619. static const unsigned int intc_irq1_pins[] = {
  1620. /* IRQ */
  1621. 79,
  1622. };
  1623. static const unsigned int intc_irq1_mux[] = {
  1624. IRQ1_MARK,
  1625. };
  1626. static const unsigned int intc_irq1_b_pins[] = {
  1627. /* IRQ */
  1628. 142,
  1629. };
  1630. static const unsigned int intc_irq1_b_mux[] = {
  1631. IRQ1_B_MARK,
  1632. };
  1633. static const unsigned int intc_irq2_pins[] = {
  1634. /* IRQ */
  1635. 88,
  1636. };
  1637. static const unsigned int intc_irq2_mux[] = {
  1638. IRQ2_MARK,
  1639. };
  1640. static const unsigned int intc_irq2_b_pins[] = {
  1641. /* IRQ */
  1642. 143,
  1643. };
  1644. static const unsigned int intc_irq2_b_mux[] = {
  1645. IRQ2_B_MARK,
  1646. };
  1647. static const unsigned int intc_irq3_pins[] = {
  1648. /* IRQ */
  1649. 89,
  1650. };
  1651. static const unsigned int intc_irq3_mux[] = {
  1652. IRQ3_MARK,
  1653. };
  1654. static const unsigned int intc_irq3_b_pins[] = {
  1655. /* IRQ */
  1656. 144,
  1657. };
  1658. static const unsigned int intc_irq3_b_mux[] = {
  1659. IRQ3_B_MARK,
  1660. };
  1661. /* - LSBC ------------------------------------------------------------------- */
  1662. static const unsigned int lbsc_cs0_pins[] = {
  1663. /* CS */
  1664. 13,
  1665. };
  1666. static const unsigned int lbsc_cs0_mux[] = {
  1667. CS0_MARK,
  1668. };
  1669. static const unsigned int lbsc_cs1_pins[] = {
  1670. /* CS */
  1671. 14,
  1672. };
  1673. static const unsigned int lbsc_cs1_mux[] = {
  1674. CS1_A26_MARK,
  1675. };
  1676. static const unsigned int lbsc_ex_cs0_pins[] = {
  1677. /* CS */
  1678. 15,
  1679. };
  1680. static const unsigned int lbsc_ex_cs0_mux[] = {
  1681. EX_CS0_MARK,
  1682. };
  1683. static const unsigned int lbsc_ex_cs1_pins[] = {
  1684. /* CS */
  1685. 16,
  1686. };
  1687. static const unsigned int lbsc_ex_cs1_mux[] = {
  1688. EX_CS1_MARK,
  1689. };
  1690. static const unsigned int lbsc_ex_cs2_pins[] = {
  1691. /* CS */
  1692. 17,
  1693. };
  1694. static const unsigned int lbsc_ex_cs2_mux[] = {
  1695. EX_CS2_MARK,
  1696. };
  1697. static const unsigned int lbsc_ex_cs3_pins[] = {
  1698. /* CS */
  1699. 18,
  1700. };
  1701. static const unsigned int lbsc_ex_cs3_mux[] = {
  1702. EX_CS3_MARK,
  1703. };
  1704. static const unsigned int lbsc_ex_cs4_pins[] = {
  1705. /* CS */
  1706. 19,
  1707. };
  1708. static const unsigned int lbsc_ex_cs4_mux[] = {
  1709. EX_CS4_MARK,
  1710. };
  1711. static const unsigned int lbsc_ex_cs5_pins[] = {
  1712. /* CS */
  1713. 20,
  1714. };
  1715. static const unsigned int lbsc_ex_cs5_mux[] = {
  1716. EX_CS5_MARK,
  1717. };
  1718. /* - MMCIF ------------------------------------------------------------------ */
  1719. static const unsigned int mmc0_data1_pins[] = {
  1720. /* D[0] */
  1721. 19,
  1722. };
  1723. static const unsigned int mmc0_data1_mux[] = {
  1724. MMC0_D0_MARK,
  1725. };
  1726. static const unsigned int mmc0_data4_pins[] = {
  1727. /* D[0:3] */
  1728. 19, 20, 21, 2,
  1729. };
  1730. static const unsigned int mmc0_data4_mux[] = {
  1731. MMC0_D0_MARK, MMC0_D1_MARK, MMC0_D2_MARK, MMC0_D3_MARK,
  1732. };
  1733. static const unsigned int mmc0_data8_pins[] = {
  1734. /* D[0:7] */
  1735. 19, 20, 21, 2, 10, 11, 15, 16,
  1736. };
  1737. static const unsigned int mmc0_data8_mux[] = {
  1738. MMC0_D0_MARK, MMC0_D1_MARK, MMC0_D2_MARK, MMC0_D3_MARK,
  1739. MMC0_D4_MARK, MMC0_D5_MARK, MMC0_D6_MARK, MMC0_D7_MARK,
  1740. };
  1741. static const unsigned int mmc0_ctrl_pins[] = {
  1742. /* CMD, CLK */
  1743. 18, 17,
  1744. };
  1745. static const unsigned int mmc0_ctrl_mux[] = {
  1746. MMC0_CMD_MARK, MMC0_CLK_MARK,
  1747. };
  1748. static const unsigned int mmc1_data1_pins[] = {
  1749. /* D[0] */
  1750. 72,
  1751. };
  1752. static const unsigned int mmc1_data1_mux[] = {
  1753. MMC1_D0_MARK,
  1754. };
  1755. static const unsigned int mmc1_data4_pins[] = {
  1756. /* D[0:3] */
  1757. 72, 73, 74, 75,
  1758. };
  1759. static const unsigned int mmc1_data4_mux[] = {
  1760. MMC1_D0_MARK, MMC1_D1_MARK, MMC1_D2_MARK, MMC1_D3_MARK,
  1761. };
  1762. static const unsigned int mmc1_data8_pins[] = {
  1763. /* D[0:7] */
  1764. 72, 73, 74, 75, 76, 77, 80, 81,
  1765. };
  1766. static const unsigned int mmc1_data8_mux[] = {
  1767. MMC1_D0_MARK, MMC1_D1_MARK, MMC1_D2_MARK, MMC1_D3_MARK,
  1768. MMC1_D4_MARK, MMC1_D5_MARK, MMC1_D6_MARK, MMC1_D7_MARK,
  1769. };
  1770. static const unsigned int mmc1_ctrl_pins[] = {
  1771. /* CMD, CLK */
  1772. 68, 65,
  1773. };
  1774. static const unsigned int mmc1_ctrl_mux[] = {
  1775. MMC1_CMD_MARK, MMC1_CLK_MARK,
  1776. };
  1777. /* - SCIF0 ------------------------------------------------------------------ */
  1778. static const unsigned int scif0_data_pins[] = {
  1779. /* RXD, TXD */
  1780. 153, 152,
  1781. };
  1782. static const unsigned int scif0_data_mux[] = {
  1783. RX0_MARK, TX0_MARK,
  1784. };
  1785. static const unsigned int scif0_clk_pins[] = {
  1786. /* SCK */
  1787. 156,
  1788. };
  1789. static const unsigned int scif0_clk_mux[] = {
  1790. SCK0_MARK,
  1791. };
  1792. static const unsigned int scif0_ctrl_pins[] = {
  1793. /* RTS, CTS */
  1794. 151, 150,
  1795. };
  1796. static const unsigned int scif0_ctrl_mux[] = {
  1797. RTS0_TANS_MARK, CTS0_MARK,
  1798. };
  1799. static const unsigned int scif0_data_b_pins[] = {
  1800. /* RXD, TXD */
  1801. 20, 19,
  1802. };
  1803. static const unsigned int scif0_data_b_mux[] = {
  1804. RX0_B_MARK, TX0_B_MARK,
  1805. };
  1806. static const unsigned int scif0_clk_b_pins[] = {
  1807. /* SCK */
  1808. 33,
  1809. };
  1810. static const unsigned int scif0_clk_b_mux[] = {
  1811. SCK0_B_MARK,
  1812. };
  1813. static const unsigned int scif0_ctrl_b_pins[] = {
  1814. /* RTS, CTS */
  1815. 18, 11,
  1816. };
  1817. static const unsigned int scif0_ctrl_b_mux[] = {
  1818. RTS0_B_TANS_B_MARK, CTS0_B_MARK,
  1819. };
  1820. static const unsigned int scif0_data_c_pins[] = {
  1821. /* RXD, TXD */
  1822. 146, 147,
  1823. };
  1824. static const unsigned int scif0_data_c_mux[] = {
  1825. RX0_C_MARK, TX0_C_MARK,
  1826. };
  1827. static const unsigned int scif0_clk_c_pins[] = {
  1828. /* SCK */
  1829. 145,
  1830. };
  1831. static const unsigned int scif0_clk_c_mux[] = {
  1832. SCK0_C_MARK,
  1833. };
  1834. static const unsigned int scif0_ctrl_c_pins[] = {
  1835. /* RTS, CTS */
  1836. 149, 148,
  1837. };
  1838. static const unsigned int scif0_ctrl_c_mux[] = {
  1839. RTS0_C_TANS_C_MARK, CTS0_C_MARK,
  1840. };
  1841. static const unsigned int scif0_data_d_pins[] = {
  1842. /* RXD, TXD */
  1843. 43, 42,
  1844. };
  1845. static const unsigned int scif0_data_d_mux[] = {
  1846. RX0_D_MARK, TX0_D_MARK,
  1847. };
  1848. static const unsigned int scif0_clk_d_pins[] = {
  1849. /* SCK */
  1850. 50,
  1851. };
  1852. static const unsigned int scif0_clk_d_mux[] = {
  1853. SCK0_D_MARK,
  1854. };
  1855. static const unsigned int scif0_ctrl_d_pins[] = {
  1856. /* RTS, CTS */
  1857. 51, 35,
  1858. };
  1859. static const unsigned int scif0_ctrl_d_mux[] = {
  1860. RTS0_D_TANS_D_MARK, CTS0_D_MARK,
  1861. };
  1862. /* - SCIF1 ------------------------------------------------------------------ */
  1863. static const unsigned int scif1_data_pins[] = {
  1864. /* RXD, TXD */
  1865. 149, 148,
  1866. };
  1867. static const unsigned int scif1_data_mux[] = {
  1868. RX1_MARK, TX1_MARK,
  1869. };
  1870. static const unsigned int scif1_clk_pins[] = {
  1871. /* SCK */
  1872. 145,
  1873. };
  1874. static const unsigned int scif1_clk_mux[] = {
  1875. SCK1_MARK,
  1876. };
  1877. static const unsigned int scif1_ctrl_pins[] = {
  1878. /* RTS, CTS */
  1879. 147, 146,
  1880. };
  1881. static const unsigned int scif1_ctrl_mux[] = {
  1882. RTS1_TANS_MARK, CTS1_MARK,
  1883. };
  1884. static const unsigned int scif1_data_b_pins[] = {
  1885. /* RXD, TXD */
  1886. 117, 114,
  1887. };
  1888. static const unsigned int scif1_data_b_mux[] = {
  1889. RX1_B_MARK, TX1_B_MARK,
  1890. };
  1891. static const unsigned int scif1_clk_b_pins[] = {
  1892. /* SCK */
  1893. 113,
  1894. };
  1895. static const unsigned int scif1_clk_b_mux[] = {
  1896. SCK1_B_MARK,
  1897. };
  1898. static const unsigned int scif1_ctrl_b_pins[] = {
  1899. /* RTS, CTS */
  1900. 115, 116,
  1901. };
  1902. static const unsigned int scif1_ctrl_b_mux[] = {
  1903. RTS1_B_TANS_B_MARK, CTS1_B_MARK,
  1904. };
  1905. static const unsigned int scif1_data_c_pins[] = {
  1906. /* RXD, TXD */
  1907. 67, 66,
  1908. };
  1909. static const unsigned int scif1_data_c_mux[] = {
  1910. RX1_C_MARK, TX1_C_MARK,
  1911. };
  1912. static const unsigned int scif1_clk_c_pins[] = {
  1913. /* SCK */
  1914. 86,
  1915. };
  1916. static const unsigned int scif1_clk_c_mux[] = {
  1917. SCK1_C_MARK,
  1918. };
  1919. static const unsigned int scif1_ctrl_c_pins[] = {
  1920. /* RTS, CTS */
  1921. 69, 68,
  1922. };
  1923. static const unsigned int scif1_ctrl_c_mux[] = {
  1924. RTS1_C_TANS_C_MARK, CTS1_C_MARK,
  1925. };
  1926. /* - SCIF2 ------------------------------------------------------------------ */
  1927. static const unsigned int scif2_data_pins[] = {
  1928. /* RXD, TXD */
  1929. 106, 105,
  1930. };
  1931. static const unsigned int scif2_data_mux[] = {
  1932. RX2_MARK, TX2_MARK,
  1933. };
  1934. static const unsigned int scif2_clk_pins[] = {
  1935. /* SCK */
  1936. 107,
  1937. };
  1938. static const unsigned int scif2_clk_mux[] = {
  1939. SCK2_MARK,
  1940. };
  1941. static const unsigned int scif2_data_b_pins[] = {
  1942. /* RXD, TXD */
  1943. 120, 119,
  1944. };
  1945. static const unsigned int scif2_data_b_mux[] = {
  1946. RX2_B_MARK, TX2_B_MARK,
  1947. };
  1948. static const unsigned int scif2_clk_b_pins[] = {
  1949. /* SCK */
  1950. 118,
  1951. };
  1952. static const unsigned int scif2_clk_b_mux[] = {
  1953. SCK2_B_MARK,
  1954. };
  1955. static const unsigned int scif2_data_c_pins[] = {
  1956. /* RXD, TXD */
  1957. 33, 31,
  1958. };
  1959. static const unsigned int scif2_data_c_mux[] = {
  1960. RX2_C_MARK, TX2_C_MARK,
  1961. };
  1962. static const unsigned int scif2_clk_c_pins[] = {
  1963. /* SCK */
  1964. 32,
  1965. };
  1966. static const unsigned int scif2_clk_c_mux[] = {
  1967. SCK2_C_MARK,
  1968. };
  1969. static const unsigned int scif2_data_d_pins[] = {
  1970. /* RXD, TXD */
  1971. 64, 62,
  1972. };
  1973. static const unsigned int scif2_data_d_mux[] = {
  1974. RX2_D_MARK, TX2_D_MARK,
  1975. };
  1976. static const unsigned int scif2_clk_d_pins[] = {
  1977. /* SCK */
  1978. 63,
  1979. };
  1980. static const unsigned int scif2_clk_d_mux[] = {
  1981. SCK2_D_MARK,
  1982. };
  1983. static const unsigned int scif2_data_e_pins[] = {
  1984. /* RXD, TXD */
  1985. 20, 19,
  1986. };
  1987. static const unsigned int scif2_data_e_mux[] = {
  1988. RX2_E_MARK, TX2_E_MARK,
  1989. };
  1990. /* - SCIF3 ------------------------------------------------------------------ */
  1991. static const unsigned int scif3_data_pins[] = {
  1992. /* RXD, TXD */
  1993. 137, 136,
  1994. };
  1995. static const unsigned int scif3_data_mux[] = {
  1996. RX3_IRDA_RX_MARK, TX3_IRDA_TX_MARK,
  1997. };
  1998. static const unsigned int scif3_clk_pins[] = {
  1999. /* SCK */
  2000. 135,
  2001. };
  2002. static const unsigned int scif3_clk_mux[] = {
  2003. SCK3_MARK,
  2004. };
  2005. static const unsigned int scif3_data_b_pins[] = {
  2006. /* RXD, TXD */
  2007. 64, 62,
  2008. };
  2009. static const unsigned int scif3_data_b_mux[] = {
  2010. RX3_B_IRDA_RX_B_MARK, TX3_B_IRDA_TX_B_MARK,
  2011. };
  2012. static const unsigned int scif3_data_c_pins[] = {
  2013. /* RXD, TXD */
  2014. 15, 12,
  2015. };
  2016. static const unsigned int scif3_data_c_mux[] = {
  2017. RX3_C_IRDA_RX_C_MARK, TX3C_IRDA_TX_C_MARK,
  2018. };
  2019. static const unsigned int scif3_data_d_pins[] = {
  2020. /* RXD, TXD */
  2021. 30, 29,
  2022. };
  2023. static const unsigned int scif3_data_d_mux[] = {
  2024. RX3_D_IRDA_RX_D_MARK, TX3_D_IRDA_TX_D_MARK,
  2025. };
  2026. static const unsigned int scif3_data_e_pins[] = {
  2027. /* RXD, TXD */
  2028. 35, 34,
  2029. };
  2030. static const unsigned int scif3_data_e_mux[] = {
  2031. RX3_E_IRDA_RX_E_MARK, TX3_E_IRDA_TX_E_MARK,
  2032. };
  2033. static const unsigned int scif3_clk_e_pins[] = {
  2034. /* SCK */
  2035. 42,
  2036. };
  2037. static const unsigned int scif3_clk_e_mux[] = {
  2038. SCK3_E_MARK,
  2039. };
  2040. /* - SCIF4 ------------------------------------------------------------------ */
  2041. static const unsigned int scif4_data_pins[] = {
  2042. /* RXD, TXD */
  2043. 123, 122,
  2044. };
  2045. static const unsigned int scif4_data_mux[] = {
  2046. RX4_MARK, TX4_MARK,
  2047. };
  2048. static const unsigned int scif4_clk_pins[] = {
  2049. /* SCK */
  2050. 121,
  2051. };
  2052. static const unsigned int scif4_clk_mux[] = {
  2053. SCK4_MARK,
  2054. };
  2055. static const unsigned int scif4_data_b_pins[] = {
  2056. /* RXD, TXD */
  2057. 111, 110,
  2058. };
  2059. static const unsigned int scif4_data_b_mux[] = {
  2060. RX4_B_MARK, TX4_B_MARK,
  2061. };
  2062. static const unsigned int scif4_clk_b_pins[] = {
  2063. /* SCK */
  2064. 112,
  2065. };
  2066. static const unsigned int scif4_clk_b_mux[] = {
  2067. SCK4_B_MARK,
  2068. };
  2069. static const unsigned int scif4_data_c_pins[] = {
  2070. /* RXD, TXD */
  2071. 22, 21,
  2072. };
  2073. static const unsigned int scif4_data_c_mux[] = {
  2074. RX4_C_MARK, TX4_C_MARK,
  2075. };
  2076. static const unsigned int scif4_data_d_pins[] = {
  2077. /* RXD, TXD */
  2078. 69, 68,
  2079. };
  2080. static const unsigned int scif4_data_d_mux[] = {
  2081. RX4_D_MARK, TX4_D_MARK,
  2082. };
  2083. /* - SCIF5 ------------------------------------------------------------------ */
  2084. static const unsigned int scif5_data_pins[] = {
  2085. /* RXD, TXD */
  2086. 51, 50,
  2087. };
  2088. static const unsigned int scif5_data_mux[] = {
  2089. RX5_MARK, TX5_MARK,
  2090. };
  2091. static const unsigned int scif5_clk_pins[] = {
  2092. /* SCK */
  2093. 43,
  2094. };
  2095. static const unsigned int scif5_clk_mux[] = {
  2096. SCK5_MARK,
  2097. };
  2098. static const unsigned int scif5_data_b_pins[] = {
  2099. /* RXD, TXD */
  2100. 18, 11,
  2101. };
  2102. static const unsigned int scif5_data_b_mux[] = {
  2103. RX5_B_MARK, TX5_B_MARK,
  2104. };
  2105. static const unsigned int scif5_clk_b_pins[] = {
  2106. /* SCK */
  2107. 19,
  2108. };
  2109. static const unsigned int scif5_clk_b_mux[] = {
  2110. SCK5_B_MARK,
  2111. };
  2112. static const unsigned int scif5_data_c_pins[] = {
  2113. /* RXD, TXD */
  2114. 24, 23,
  2115. };
  2116. static const unsigned int scif5_data_c_mux[] = {
  2117. RX5_C_MARK, TX5_C_MARK,
  2118. };
  2119. static const unsigned int scif5_clk_c_pins[] = {
  2120. /* SCK */
  2121. 28,
  2122. };
  2123. static const unsigned int scif5_clk_c_mux[] = {
  2124. SCK5_C_MARK,
  2125. };
  2126. static const unsigned int scif5_data_d_pins[] = {
  2127. /* RXD, TXD */
  2128. 8, 6,
  2129. };
  2130. static const unsigned int scif5_data_d_mux[] = {
  2131. RX5_D_MARK, TX5_D_MARK,
  2132. };
  2133. static const unsigned int scif5_clk_d_pins[] = {
  2134. /* SCK */
  2135. 7,
  2136. };
  2137. static const unsigned int scif5_clk_d_mux[] = {
  2138. SCK5_D_MARK,
  2139. };
  2140. /* - SDHI0 ------------------------------------------------------------------ */
  2141. static const unsigned int sdhi0_data1_pins[] = {
  2142. /* D0 */
  2143. 117,
  2144. };
  2145. static const unsigned int sdhi0_data1_mux[] = {
  2146. SD0_DAT0_MARK,
  2147. };
  2148. static const unsigned int sdhi0_data4_pins[] = {
  2149. /* D[0:3] */
  2150. 117, 118, 119, 120,
  2151. };
  2152. static const unsigned int sdhi0_data4_mux[] = {
  2153. SD0_DAT0_MARK, SD0_DAT1_MARK, SD0_DAT2_MARK, SD0_DAT3_MARK,
  2154. };
  2155. static const unsigned int sdhi0_ctrl_pins[] = {
  2156. /* CMD, CLK */
  2157. 114, 113,
  2158. };
  2159. static const unsigned int sdhi0_ctrl_mux[] = {
  2160. SD0_CMD_MARK, SD0_CLK_MARK,
  2161. };
  2162. static const unsigned int sdhi0_cd_pins[] = {
  2163. /* CD */
  2164. 115,
  2165. };
  2166. static const unsigned int sdhi0_cd_mux[] = {
  2167. SD0_CD_MARK,
  2168. };
  2169. static const unsigned int sdhi0_wp_pins[] = {
  2170. /* WP */
  2171. 116,
  2172. };
  2173. static const unsigned int sdhi0_wp_mux[] = {
  2174. SD0_WP_MARK,
  2175. };
  2176. /* - SDHI1 ------------------------------------------------------------------ */
  2177. static const unsigned int sdhi1_data1_pins[] = {
  2178. /* D0 */
  2179. 19,
  2180. };
  2181. static const unsigned int sdhi1_data1_mux[] = {
  2182. SD1_DAT0_MARK,
  2183. };
  2184. static const unsigned int sdhi1_data4_pins[] = {
  2185. /* D[0:3] */
  2186. 19, 20, 21, 2,
  2187. };
  2188. static const unsigned int sdhi1_data4_mux[] = {
  2189. SD1_DAT0_MARK, SD1_DAT1_MARK, SD1_DAT2_MARK, SD1_DAT3_MARK,
  2190. };
  2191. static const unsigned int sdhi1_ctrl_pins[] = {
  2192. /* CMD, CLK */
  2193. 18, 17,
  2194. };
  2195. static const unsigned int sdhi1_ctrl_mux[] = {
  2196. SD1_CMD_MARK, SD1_CLK_MARK,
  2197. };
  2198. static const unsigned int sdhi1_cd_pins[] = {
  2199. /* CD */
  2200. 10,
  2201. };
  2202. static const unsigned int sdhi1_cd_mux[] = {
  2203. SD1_CD_MARK,
  2204. };
  2205. static const unsigned int sdhi1_wp_pins[] = {
  2206. /* WP */
  2207. 11,
  2208. };
  2209. static const unsigned int sdhi1_wp_mux[] = {
  2210. SD1_WP_MARK,
  2211. };
  2212. /* - SDHI2 ------------------------------------------------------------------ */
  2213. static const unsigned int sdhi2_data1_pins[] = {
  2214. /* D0 */
  2215. 97,
  2216. };
  2217. static const unsigned int sdhi2_data1_mux[] = {
  2218. SD2_DAT0_MARK,
  2219. };
  2220. static const unsigned int sdhi2_data4_pins[] = {
  2221. /* D[0:3] */
  2222. 97, 98, 99, 100,
  2223. };
  2224. static const unsigned int sdhi2_data4_mux[] = {
  2225. SD2_DAT0_MARK, SD2_DAT1_MARK, SD2_DAT2_MARK, SD2_DAT3_MARK,
  2226. };
  2227. static const unsigned int sdhi2_ctrl_pins[] = {
  2228. /* CMD, CLK */
  2229. 102, 101,
  2230. };
  2231. static const unsigned int sdhi2_ctrl_mux[] = {
  2232. SD2_CMD_MARK, SD2_CLK_MARK,
  2233. };
  2234. static const unsigned int sdhi2_cd_pins[] = {
  2235. /* CD */
  2236. 103,
  2237. };
  2238. static const unsigned int sdhi2_cd_mux[] = {
  2239. SD2_CD_MARK,
  2240. };
  2241. static const unsigned int sdhi2_wp_pins[] = {
  2242. /* WP */
  2243. 104,
  2244. };
  2245. static const unsigned int sdhi2_wp_mux[] = {
  2246. SD2_WP_MARK,
  2247. };
  2248. /* - SDHI3 ------------------------------------------------------------------ */
  2249. static const unsigned int sdhi3_data1_pins[] = {
  2250. /* D0 */
  2251. 50,
  2252. };
  2253. static const unsigned int sdhi3_data1_mux[] = {
  2254. SD3_DAT0_MARK,
  2255. };
  2256. static const unsigned int sdhi3_data4_pins[] = {
  2257. /* D[0:3] */
  2258. 50, 51, 52, 53,
  2259. };
  2260. static const unsigned int sdhi3_data4_mux[] = {
  2261. SD3_DAT0_MARK, SD3_DAT1_MARK, SD3_DAT2_MARK, SD3_DAT3_MARK,
  2262. };
  2263. static const unsigned int sdhi3_ctrl_pins[] = {
  2264. /* CMD, CLK */
  2265. 35, 34,
  2266. };
  2267. static const unsigned int sdhi3_ctrl_mux[] = {
  2268. SD3_CMD_MARK, SD3_CLK_MARK,
  2269. };
  2270. static const unsigned int sdhi3_cd_pins[] = {
  2271. /* CD */
  2272. 62,
  2273. };
  2274. static const unsigned int sdhi3_cd_mux[] = {
  2275. SD3_CD_MARK,
  2276. };
  2277. static const unsigned int sdhi3_wp_pins[] = {
  2278. /* WP */
  2279. 64,
  2280. };
  2281. static const unsigned int sdhi3_wp_mux[] = {
  2282. SD3_WP_MARK,
  2283. };
  2284. /* - USB0 ------------------------------------------------------------------- */
  2285. static const unsigned int usb0_pins[] = {
  2286. /* OVC */
  2287. 150, 154,
  2288. };
  2289. static const unsigned int usb0_mux[] = {
  2290. USB_OVC0_MARK, USB_PENC0_MARK,
  2291. };
  2292. /* - USB1 ------------------------------------------------------------------- */
  2293. static const unsigned int usb1_pins[] = {
  2294. /* OVC */
  2295. 152, 155,
  2296. };
  2297. static const unsigned int usb1_mux[] = {
  2298. USB_OVC1_MARK, USB_PENC1_MARK,
  2299. };
  2300. /* - USB2 ------------------------------------------------------------------- */
  2301. static const unsigned int usb2_pins[] = {
  2302. /* OVC, PENC */
  2303. 125, 156,
  2304. };
  2305. static const unsigned int usb2_mux[] = {
  2306. USB_OVC2_MARK, USB_PENC2_MARK,
  2307. };
  2308. static const struct sh_pfc_pin_group pinmux_groups[] = {
  2309. SH_PFC_PIN_GROUP(du0_rgb666),
  2310. SH_PFC_PIN_GROUP(du0_rgb888),
  2311. SH_PFC_PIN_GROUP(du0_clk_0),
  2312. SH_PFC_PIN_GROUP(du0_clk_1),
  2313. SH_PFC_PIN_GROUP(du0_sync_0),
  2314. SH_PFC_PIN_GROUP(du0_sync_1),
  2315. SH_PFC_PIN_GROUP(du0_oddf),
  2316. SH_PFC_PIN_GROUP(du0_cde),
  2317. SH_PFC_PIN_GROUP(du1_rgb666),
  2318. SH_PFC_PIN_GROUP(du1_rgb888),
  2319. SH_PFC_PIN_GROUP(du1_clk),
  2320. SH_PFC_PIN_GROUP(du1_sync_0),
  2321. SH_PFC_PIN_GROUP(du1_sync_1),
  2322. SH_PFC_PIN_GROUP(du1_oddf),
  2323. SH_PFC_PIN_GROUP(du1_cde),
  2324. SH_PFC_PIN_GROUP(hspi0),
  2325. SH_PFC_PIN_GROUP(hspi1),
  2326. SH_PFC_PIN_GROUP(hspi1_b),
  2327. SH_PFC_PIN_GROUP(hspi1_c),
  2328. SH_PFC_PIN_GROUP(hspi1_d),
  2329. SH_PFC_PIN_GROUP(hspi2),
  2330. SH_PFC_PIN_GROUP(hspi2_b),
  2331. SH_PFC_PIN_GROUP(intc_irq0),
  2332. SH_PFC_PIN_GROUP(intc_irq0_b),
  2333. SH_PFC_PIN_GROUP(intc_irq1),
  2334. SH_PFC_PIN_GROUP(intc_irq1_b),
  2335. SH_PFC_PIN_GROUP(intc_irq2),
  2336. SH_PFC_PIN_GROUP(intc_irq2_b),
  2337. SH_PFC_PIN_GROUP(intc_irq3),
  2338. SH_PFC_PIN_GROUP(intc_irq3_b),
  2339. SH_PFC_PIN_GROUP(lbsc_cs0),
  2340. SH_PFC_PIN_GROUP(lbsc_cs1),
  2341. SH_PFC_PIN_GROUP(lbsc_ex_cs0),
  2342. SH_PFC_PIN_GROUP(lbsc_ex_cs1),
  2343. SH_PFC_PIN_GROUP(lbsc_ex_cs2),
  2344. SH_PFC_PIN_GROUP(lbsc_ex_cs3),
  2345. SH_PFC_PIN_GROUP(lbsc_ex_cs4),
  2346. SH_PFC_PIN_GROUP(lbsc_ex_cs5),
  2347. SH_PFC_PIN_GROUP(mmc0_data1),
  2348. SH_PFC_PIN_GROUP(mmc0_data4),
  2349. SH_PFC_PIN_GROUP(mmc0_data8),
  2350. SH_PFC_PIN_GROUP(mmc0_ctrl),
  2351. SH_PFC_PIN_GROUP(mmc1_data1),
  2352. SH_PFC_PIN_GROUP(mmc1_data4),
  2353. SH_PFC_PIN_GROUP(mmc1_data8),
  2354. SH_PFC_PIN_GROUP(mmc1_ctrl),
  2355. SH_PFC_PIN_GROUP(scif0_data),
  2356. SH_PFC_PIN_GROUP(scif0_clk),
  2357. SH_PFC_PIN_GROUP(scif0_ctrl),
  2358. SH_PFC_PIN_GROUP(scif0_data_b),
  2359. SH_PFC_PIN_GROUP(scif0_clk_b),
  2360. SH_PFC_PIN_GROUP(scif0_ctrl_b),
  2361. SH_PFC_PIN_GROUP(scif0_data_c),
  2362. SH_PFC_PIN_GROUP(scif0_clk_c),
  2363. SH_PFC_PIN_GROUP(scif0_ctrl_c),
  2364. SH_PFC_PIN_GROUP(scif0_data_d),
  2365. SH_PFC_PIN_GROUP(scif0_clk_d),
  2366. SH_PFC_PIN_GROUP(scif0_ctrl_d),
  2367. SH_PFC_PIN_GROUP(scif1_data),
  2368. SH_PFC_PIN_GROUP(scif1_clk),
  2369. SH_PFC_PIN_GROUP(scif1_ctrl),
  2370. SH_PFC_PIN_GROUP(scif1_data_b),
  2371. SH_PFC_PIN_GROUP(scif1_clk_b),
  2372. SH_PFC_PIN_GROUP(scif1_ctrl_b),
  2373. SH_PFC_PIN_GROUP(scif1_data_c),
  2374. SH_PFC_PIN_GROUP(scif1_clk_c),
  2375. SH_PFC_PIN_GROUP(scif1_ctrl_c),
  2376. SH_PFC_PIN_GROUP(scif2_data),
  2377. SH_PFC_PIN_GROUP(scif2_clk),
  2378. SH_PFC_PIN_GROUP(scif2_data_b),
  2379. SH_PFC_PIN_GROUP(scif2_clk_b),
  2380. SH_PFC_PIN_GROUP(scif2_data_c),
  2381. SH_PFC_PIN_GROUP(scif2_clk_c),
  2382. SH_PFC_PIN_GROUP(scif2_data_d),
  2383. SH_PFC_PIN_GROUP(scif2_clk_d),
  2384. SH_PFC_PIN_GROUP(scif2_data_e),
  2385. SH_PFC_PIN_GROUP(scif3_data),
  2386. SH_PFC_PIN_GROUP(scif3_clk),
  2387. SH_PFC_PIN_GROUP(scif3_data_b),
  2388. SH_PFC_PIN_GROUP(scif3_data_c),
  2389. SH_PFC_PIN_GROUP(scif3_data_d),
  2390. SH_PFC_PIN_GROUP(scif3_data_e),
  2391. SH_PFC_PIN_GROUP(scif3_clk_e),
  2392. SH_PFC_PIN_GROUP(scif4_data),
  2393. SH_PFC_PIN_GROUP(scif4_clk),
  2394. SH_PFC_PIN_GROUP(scif4_data_b),
  2395. SH_PFC_PIN_GROUP(scif4_clk_b),
  2396. SH_PFC_PIN_GROUP(scif4_data_c),
  2397. SH_PFC_PIN_GROUP(scif4_data_d),
  2398. SH_PFC_PIN_GROUP(scif5_data),
  2399. SH_PFC_PIN_GROUP(scif5_clk),
  2400. SH_PFC_PIN_GROUP(scif5_data_b),
  2401. SH_PFC_PIN_GROUP(scif5_clk_b),
  2402. SH_PFC_PIN_GROUP(scif5_data_c),
  2403. SH_PFC_PIN_GROUP(scif5_clk_c),
  2404. SH_PFC_PIN_GROUP(scif5_data_d),
  2405. SH_PFC_PIN_GROUP(scif5_clk_d),
  2406. SH_PFC_PIN_GROUP(sdhi0_data1),
  2407. SH_PFC_PIN_GROUP(sdhi0_data4),
  2408. SH_PFC_PIN_GROUP(sdhi0_ctrl),
  2409. SH_PFC_PIN_GROUP(sdhi0_cd),
  2410. SH_PFC_PIN_GROUP(sdhi0_wp),
  2411. SH_PFC_PIN_GROUP(sdhi1_data1),
  2412. SH_PFC_PIN_GROUP(sdhi1_data4),
  2413. SH_PFC_PIN_GROUP(sdhi1_ctrl),
  2414. SH_PFC_PIN_GROUP(sdhi1_cd),
  2415. SH_PFC_PIN_GROUP(sdhi1_wp),
  2416. SH_PFC_PIN_GROUP(sdhi2_data1),
  2417. SH_PFC_PIN_GROUP(sdhi2_data4),
  2418. SH_PFC_PIN_GROUP(sdhi2_ctrl),
  2419. SH_PFC_PIN_GROUP(sdhi2_cd),
  2420. SH_PFC_PIN_GROUP(sdhi2_wp),
  2421. SH_PFC_PIN_GROUP(sdhi3_data1),
  2422. SH_PFC_PIN_GROUP(sdhi3_data4),
  2423. SH_PFC_PIN_GROUP(sdhi3_ctrl),
  2424. SH_PFC_PIN_GROUP(sdhi3_cd),
  2425. SH_PFC_PIN_GROUP(sdhi3_wp),
  2426. SH_PFC_PIN_GROUP(usb0),
  2427. SH_PFC_PIN_GROUP(usb1),
  2428. SH_PFC_PIN_GROUP(usb2),
  2429. };
  2430. static const char * const du0_groups[] = {
  2431. "du0_rgb666",
  2432. "du0_rgb888",
  2433. "du0_clk_0",
  2434. "du0_clk_1",
  2435. "du0_sync_0",
  2436. "du0_sync_1",
  2437. "du0_oddf",
  2438. "du0_cde",
  2439. };
  2440. static const char * const du1_groups[] = {
  2441. "du1_rgb666",
  2442. "du1_rgb888",
  2443. "du1_clk",
  2444. "du1_sync_0",
  2445. "du1_sync_1",
  2446. "du1_oddf",
  2447. "du1_cde",
  2448. };
  2449. static const char * const hspi0_groups[] = {
  2450. "hspi0",
  2451. };
  2452. static const char * const hspi1_groups[] = {
  2453. "hspi1",
  2454. "hspi1_b",
  2455. "hspi1_c",
  2456. "hspi1_d",
  2457. };
  2458. static const char * const hspi2_groups[] = {
  2459. "hspi2",
  2460. "hspi2_b",
  2461. };
  2462. static const char * const intc_groups[] = {
  2463. "intc_irq0",
  2464. "intc_irq0_b",
  2465. "intc_irq1",
  2466. "intc_irq1_b",
  2467. "intc_irq2",
  2468. "intc_irq2_b",
  2469. "intc_irq3",
  2470. "intc_irq4_b",
  2471. };
  2472. static const char * const lbsc_groups[] = {
  2473. "lbsc_cs0",
  2474. "lbsc_cs1",
  2475. "lbsc_ex_cs0",
  2476. "lbsc_ex_cs1",
  2477. "lbsc_ex_cs2",
  2478. "lbsc_ex_cs3",
  2479. "lbsc_ex_cs4",
  2480. "lbsc_ex_cs5",
  2481. };
  2482. static const char * const mmc0_groups[] = {
  2483. "mmc0_data1",
  2484. "mmc0_data4",
  2485. "mmc0_data8",
  2486. "mmc0_ctrl",
  2487. };
  2488. static const char * const mmc1_groups[] = {
  2489. "mmc1_data1",
  2490. "mmc1_data4",
  2491. "mmc1_data8",
  2492. "mmc1_ctrl",
  2493. };
  2494. static const char * const scif0_groups[] = {
  2495. "scif0_data",
  2496. "scif0_clk",
  2497. "scif0_ctrl",
  2498. "scif0_data_b",
  2499. "scif0_clk_b",
  2500. "scif0_ctrl_b",
  2501. "scif0_data_c",
  2502. "scif0_clk_c",
  2503. "scif0_ctrl_c",
  2504. "scif0_data_d",
  2505. "scif0_clk_d",
  2506. "scif0_ctrl_d",
  2507. };
  2508. static const char * const scif1_groups[] = {
  2509. "scif1_data",
  2510. "scif1_clk",
  2511. "scif1_ctrl",
  2512. "scif1_data_b",
  2513. "scif1_clk_b",
  2514. "scif1_ctrl_b",
  2515. "scif1_data_c",
  2516. "scif1_clk_c",
  2517. "scif1_ctrl_c",
  2518. };
  2519. static const char * const scif2_groups[] = {
  2520. "scif2_data",
  2521. "scif2_clk",
  2522. "scif2_data_b",
  2523. "scif2_clk_b",
  2524. "scif2_data_c",
  2525. "scif2_clk_c",
  2526. "scif2_data_d",
  2527. "scif2_clk_d",
  2528. "scif2_data_e",
  2529. };
  2530. static const char * const scif3_groups[] = {
  2531. "scif3_data",
  2532. "scif3_clk",
  2533. "scif3_data_b",
  2534. "scif3_data_c",
  2535. "scif3_data_d",
  2536. "scif3_data_e",
  2537. "scif3_clk_e",
  2538. };
  2539. static const char * const scif4_groups[] = {
  2540. "scif4_data",
  2541. "scif4_clk",
  2542. "scif4_data_b",
  2543. "scif4_clk_b",
  2544. "scif4_data_c",
  2545. "scif4_data_d",
  2546. };
  2547. static const char * const scif5_groups[] = {
  2548. "scif5_data",
  2549. "scif5_clk",
  2550. "scif5_data_b",
  2551. "scif5_clk_b",
  2552. "scif5_data_c",
  2553. "scif5_clk_c",
  2554. "scif5_data_d",
  2555. "scif5_clk_d",
  2556. };
  2557. static const char * const sdhi0_groups[] = {
  2558. "sdhi0_data1",
  2559. "sdhi0_data4",
  2560. "sdhi0_ctrl",
  2561. "sdhi0_cd",
  2562. "sdhi0_wp",
  2563. };
  2564. static const char * const sdhi1_groups[] = {
  2565. "sdhi1_data1",
  2566. "sdhi1_data4",
  2567. "sdhi1_ctrl",
  2568. "sdhi1_cd",
  2569. "sdhi1_wp",
  2570. };
  2571. static const char * const sdhi2_groups[] = {
  2572. "sdhi2_data1",
  2573. "sdhi2_data4",
  2574. "sdhi2_ctrl",
  2575. "sdhi2_cd",
  2576. "sdhi2_wp",
  2577. };
  2578. static const char * const sdhi3_groups[] = {
  2579. "sdhi3_data1",
  2580. "sdhi3_data4",
  2581. "sdhi3_ctrl",
  2582. "sdhi3_cd",
  2583. "sdhi3_wp",
  2584. };
  2585. static const char * const usb0_groups[] = {
  2586. "usb0",
  2587. };
  2588. static const char * const usb1_groups[] = {
  2589. "usb1",
  2590. };
  2591. static const char * const usb2_groups[] = {
  2592. "usb2",
  2593. };
  2594. static const struct sh_pfc_function pinmux_functions[] = {
  2595. SH_PFC_FUNCTION(du0),
  2596. SH_PFC_FUNCTION(du1),
  2597. SH_PFC_FUNCTION(hspi0),
  2598. SH_PFC_FUNCTION(hspi1),
  2599. SH_PFC_FUNCTION(hspi2),
  2600. SH_PFC_FUNCTION(intc),
  2601. SH_PFC_FUNCTION(lbsc),
  2602. SH_PFC_FUNCTION(mmc0),
  2603. SH_PFC_FUNCTION(mmc1),
  2604. SH_PFC_FUNCTION(sdhi0),
  2605. SH_PFC_FUNCTION(sdhi1),
  2606. SH_PFC_FUNCTION(sdhi2),
  2607. SH_PFC_FUNCTION(sdhi3),
  2608. SH_PFC_FUNCTION(scif0),
  2609. SH_PFC_FUNCTION(scif1),
  2610. SH_PFC_FUNCTION(scif2),
  2611. SH_PFC_FUNCTION(scif3),
  2612. SH_PFC_FUNCTION(scif4),
  2613. SH_PFC_FUNCTION(scif5),
  2614. SH_PFC_FUNCTION(usb0),
  2615. SH_PFC_FUNCTION(usb1),
  2616. SH_PFC_FUNCTION(usb2),
  2617. };
  2618. static const struct pinmux_cfg_reg pinmux_config_regs[] = {
  2619. { PINMUX_CFG_REG("GPSR0", 0xfffc0004, 32, 1) {
  2620. GP_0_31_FN, FN_IP3_31_29,
  2621. GP_0_30_FN, FN_IP3_26_24,
  2622. GP_0_29_FN, FN_IP3_22_21,
  2623. GP_0_28_FN, FN_IP3_14_12,
  2624. GP_0_27_FN, FN_IP3_11_9,
  2625. GP_0_26_FN, FN_IP3_2_0,
  2626. GP_0_25_FN, FN_IP2_30_28,
  2627. GP_0_24_FN, FN_IP2_21_19,
  2628. GP_0_23_FN, FN_IP2_18_16,
  2629. GP_0_22_FN, FN_IP0_30_28,
  2630. GP_0_21_FN, FN_IP0_5_3,
  2631. GP_0_20_FN, FN_IP1_18_15,
  2632. GP_0_19_FN, FN_IP1_14_11,
  2633. GP_0_18_FN, FN_IP1_10_7,
  2634. GP_0_17_FN, FN_IP1_6_4,
  2635. GP_0_16_FN, FN_IP1_3_2,
  2636. GP_0_15_FN, FN_IP1_1_0,
  2637. GP_0_14_FN, FN_IP0_27_26,
  2638. GP_0_13_FN, FN_IP0_25,
  2639. GP_0_12_FN, FN_IP0_24_23,
  2640. GP_0_11_FN, FN_IP0_22_19,
  2641. GP_0_10_FN, FN_IP0_18_16,
  2642. GP_0_9_FN, FN_IP0_15_14,
  2643. GP_0_8_FN, FN_IP0_13_12,
  2644. GP_0_7_FN, FN_IP0_11_10,
  2645. GP_0_6_FN, FN_IP0_9_8,
  2646. GP_0_5_FN, FN_A19,
  2647. GP_0_4_FN, FN_A18,
  2648. GP_0_3_FN, FN_A17,
  2649. GP_0_2_FN, FN_IP0_7_6,
  2650. GP_0_1_FN, FN_AVS2,
  2651. GP_0_0_FN, FN_AVS1 }
  2652. },
  2653. { PINMUX_CFG_REG("GPSR1", 0xfffc0008, 32, 1) {
  2654. GP_1_31_FN, FN_IP5_23_21,
  2655. GP_1_30_FN, FN_IP5_20_17,
  2656. GP_1_29_FN, FN_IP5_16_15,
  2657. GP_1_28_FN, FN_IP5_14_13,
  2658. GP_1_27_FN, FN_IP5_12_11,
  2659. GP_1_26_FN, FN_IP5_10_9,
  2660. GP_1_25_FN, FN_IP5_8,
  2661. GP_1_24_FN, FN_IP5_7,
  2662. GP_1_23_FN, FN_IP5_6,
  2663. GP_1_22_FN, FN_IP5_5,
  2664. GP_1_21_FN, FN_IP5_4,
  2665. GP_1_20_FN, FN_IP5_3,
  2666. GP_1_19_FN, FN_IP5_2_0,
  2667. GP_1_18_FN, FN_IP4_31_29,
  2668. GP_1_17_FN, FN_IP4_28,
  2669. GP_1_16_FN, FN_IP4_27,
  2670. GP_1_15_FN, FN_IP4_26,
  2671. GP_1_14_FN, FN_IP4_25,
  2672. GP_1_13_FN, FN_IP4_24,
  2673. GP_1_12_FN, FN_IP4_23,
  2674. GP_1_11_FN, FN_IP4_22_20,
  2675. GP_1_10_FN, FN_IP4_19_17,
  2676. GP_1_9_FN, FN_IP4_16,
  2677. GP_1_8_FN, FN_IP4_15,
  2678. GP_1_7_FN, FN_IP4_14,
  2679. GP_1_6_FN, FN_IP4_13,
  2680. GP_1_5_FN, FN_IP4_12,
  2681. GP_1_4_FN, FN_IP4_11,
  2682. GP_1_3_FN, FN_IP4_10_8,
  2683. GP_1_2_FN, FN_IP4_7_5,
  2684. GP_1_1_FN, FN_IP4_4_2,
  2685. GP_1_0_FN, FN_IP4_1_0 }
  2686. },
  2687. { PINMUX_CFG_REG("GPSR2", 0xfffc000c, 32, 1) {
  2688. GP_2_31_FN, FN_IP10_28_26,
  2689. GP_2_30_FN, FN_IP10_25_24,
  2690. GP_2_29_FN, FN_IP10_23_21,
  2691. GP_2_28_FN, FN_IP10_20_18,
  2692. GP_2_27_FN, FN_IP10_17_15,
  2693. GP_2_26_FN, FN_IP10_14_12,
  2694. GP_2_25_FN, FN_IP10_11_9,
  2695. GP_2_24_FN, FN_IP10_8_6,
  2696. GP_2_23_FN, FN_IP10_5_3,
  2697. GP_2_22_FN, FN_IP10_2_0,
  2698. GP_2_21_FN, FN_IP9_29_28,
  2699. GP_2_20_FN, FN_IP9_27_26,
  2700. GP_2_19_FN, FN_IP9_25_24,
  2701. GP_2_18_FN, FN_IP9_23_22,
  2702. GP_2_17_FN, FN_IP9_21_19,
  2703. GP_2_16_FN, FN_IP9_18_16,
  2704. GP_2_15_FN, FN_IP9_15_14,
  2705. GP_2_14_FN, FN_IP9_13_12,
  2706. GP_2_13_FN, FN_IP9_11_10,
  2707. GP_2_12_FN, FN_IP9_9_8,
  2708. GP_2_11_FN, FN_IP9_7,
  2709. GP_2_10_FN, FN_IP9_6,
  2710. GP_2_9_FN, FN_IP9_5,
  2711. GP_2_8_FN, FN_IP9_4,
  2712. GP_2_7_FN, FN_IP9_3_2,
  2713. GP_2_6_FN, FN_IP9_1_0,
  2714. GP_2_5_FN, FN_IP8_30_28,
  2715. GP_2_4_FN, FN_IP8_27_25,
  2716. GP_2_3_FN, FN_IP8_24_23,
  2717. GP_2_2_FN, FN_IP8_22_21,
  2718. GP_2_1_FN, FN_IP8_20,
  2719. GP_2_0_FN, FN_IP5_27_24 }
  2720. },
  2721. { PINMUX_CFG_REG("GPSR3", 0xfffc0010, 32, 1) {
  2722. GP_3_31_FN, FN_IP6_3_2,
  2723. GP_3_30_FN, FN_IP6_1_0,
  2724. GP_3_29_FN, FN_IP5_30_29,
  2725. GP_3_28_FN, FN_IP5_28,
  2726. GP_3_27_FN, FN_IP1_24_23,
  2727. GP_3_26_FN, FN_IP1_22_21,
  2728. GP_3_25_FN, FN_IP1_20_19,
  2729. GP_3_24_FN, FN_IP7_26_25,
  2730. GP_3_23_FN, FN_IP7_24_23,
  2731. GP_3_22_FN, FN_IP7_22_21,
  2732. GP_3_21_FN, FN_IP7_20_19,
  2733. GP_3_20_FN, FN_IP7_30_29,
  2734. GP_3_19_FN, FN_IP7_28_27,
  2735. GP_3_18_FN, FN_IP7_18_17,
  2736. GP_3_17_FN, FN_IP7_16_15,
  2737. GP_3_16_FN, FN_IP12_17_15,
  2738. GP_3_15_FN, FN_IP12_14_12,
  2739. GP_3_14_FN, FN_IP12_11_9,
  2740. GP_3_13_FN, FN_IP12_8_6,
  2741. GP_3_12_FN, FN_IP12_5_3,
  2742. GP_3_11_FN, FN_IP12_2_0,
  2743. GP_3_10_FN, FN_IP11_29_27,
  2744. GP_3_9_FN, FN_IP11_26_24,
  2745. GP_3_8_FN, FN_IP11_23_21,
  2746. GP_3_7_FN, FN_IP11_20_18,
  2747. GP_3_6_FN, FN_IP11_17_15,
  2748. GP_3_5_FN, FN_IP11_14_12,
  2749. GP_3_4_FN, FN_IP11_11_9,
  2750. GP_3_3_FN, FN_IP11_8_6,
  2751. GP_3_2_FN, FN_IP11_5_3,
  2752. GP_3_1_FN, FN_IP11_2_0,
  2753. GP_3_0_FN, FN_IP10_31_29 }
  2754. },
  2755. { PINMUX_CFG_REG("GPSR4", 0xfffc0014, 32, 1) {
  2756. GP_4_31_FN, FN_IP8_19,
  2757. GP_4_30_FN, FN_IP8_18,
  2758. GP_4_29_FN, FN_IP8_17_16,
  2759. GP_4_28_FN, FN_IP0_2_0,
  2760. GP_4_27_FN, FN_USB_PENC1,
  2761. GP_4_26_FN, FN_USB_PENC0,
  2762. GP_4_25_FN, FN_IP8_15_12,
  2763. GP_4_24_FN, FN_IP8_11_8,
  2764. GP_4_23_FN, FN_IP8_7_4,
  2765. GP_4_22_FN, FN_IP8_3_0,
  2766. GP_4_21_FN, FN_IP2_3_0,
  2767. GP_4_20_FN, FN_IP1_28_25,
  2768. GP_4_19_FN, FN_IP2_15_12,
  2769. GP_4_18_FN, FN_IP2_11_8,
  2770. GP_4_17_FN, FN_IP2_7_4,
  2771. GP_4_16_FN, FN_IP7_14_13,
  2772. GP_4_15_FN, FN_IP7_12_10,
  2773. GP_4_14_FN, FN_IP7_9_7,
  2774. GP_4_13_FN, FN_IP7_6_4,
  2775. GP_4_12_FN, FN_IP7_3_2,
  2776. GP_4_11_FN, FN_IP7_1_0,
  2777. GP_4_10_FN, FN_IP6_30_29,
  2778. GP_4_9_FN, FN_IP6_26_25,
  2779. GP_4_8_FN, FN_IP6_24_23,
  2780. GP_4_7_FN, FN_IP6_22_20,
  2781. GP_4_6_FN, FN_IP6_19_18,
  2782. GP_4_5_FN, FN_IP6_17_15,
  2783. GP_4_4_FN, FN_IP6_14_12,
  2784. GP_4_3_FN, FN_IP6_11_9,
  2785. GP_4_2_FN, FN_IP6_8,
  2786. GP_4_1_FN, FN_IP6_7_6,
  2787. GP_4_0_FN, FN_IP6_5_4 }
  2788. },
  2789. { PINMUX_CFG_REG("GPSR5", 0xfffc0018, 32, 1) {
  2790. GP_5_31_FN, FN_IP3_5,
  2791. GP_5_30_FN, FN_IP3_4,
  2792. GP_5_29_FN, FN_IP3_3,
  2793. GP_5_28_FN, FN_IP2_27,
  2794. GP_5_27_FN, FN_IP2_26,
  2795. GP_5_26_FN, FN_IP2_25,
  2796. GP_5_25_FN, FN_IP2_24,
  2797. GP_5_24_FN, FN_IP2_23,
  2798. GP_5_23_FN, FN_IP2_22,
  2799. GP_5_22_FN, FN_IP3_28,
  2800. GP_5_21_FN, FN_IP3_27,
  2801. GP_5_20_FN, FN_IP3_23,
  2802. GP_5_19_FN, FN_EX_WAIT0,
  2803. GP_5_18_FN, FN_WE1,
  2804. GP_5_17_FN, FN_WE0,
  2805. GP_5_16_FN, FN_RD,
  2806. GP_5_15_FN, FN_A16,
  2807. GP_5_14_FN, FN_A15,
  2808. GP_5_13_FN, FN_A14,
  2809. GP_5_12_FN, FN_A13,
  2810. GP_5_11_FN, FN_A12,
  2811. GP_5_10_FN, FN_A11,
  2812. GP_5_9_FN, FN_A10,
  2813. GP_5_8_FN, FN_A9,
  2814. GP_5_7_FN, FN_A8,
  2815. GP_5_6_FN, FN_A7,
  2816. GP_5_5_FN, FN_A6,
  2817. GP_5_4_FN, FN_A5,
  2818. GP_5_3_FN, FN_A4,
  2819. GP_5_2_FN, FN_A3,
  2820. GP_5_1_FN, FN_A2,
  2821. GP_5_0_FN, FN_A1 }
  2822. },
  2823. { PINMUX_CFG_REG("GPSR6", 0xfffc001c, 32, 1) {
  2824. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2825. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2826. 0, 0, 0, 0, 0, 0, 0, 0,
  2827. 0, 0,
  2828. 0, 0,
  2829. 0, 0,
  2830. GP_6_8_FN, FN_IP3_20,
  2831. GP_6_7_FN, FN_IP3_19,
  2832. GP_6_6_FN, FN_IP3_18,
  2833. GP_6_5_FN, FN_IP3_17,
  2834. GP_6_4_FN, FN_IP3_16,
  2835. GP_6_3_FN, FN_IP3_15,
  2836. GP_6_2_FN, FN_IP3_8,
  2837. GP_6_1_FN, FN_IP3_7,
  2838. GP_6_0_FN, FN_IP3_6 }
  2839. },
  2840. { PINMUX_CFG_REG_VAR("IPSR0", 0xfffc0020, 32,
  2841. 1, 3, 2, 1, 2, 4, 3, 2, 2, 2, 2, 2, 3, 3) {
  2842. /* IP0_31 [1] */
  2843. 0, 0,
  2844. /* IP0_30_28 [3] */
  2845. FN_RD_WR, FN_FWE, FN_ATAG0, FN_VI1_R7,
  2846. FN_HRTS1, FN_RX4_C, 0, 0,
  2847. /* IP0_27_26 [2] */
  2848. FN_CS1_A26, FN_HSPI_TX2, FN_SDSELF_B, 0,
  2849. /* IP0_25 [1] */
  2850. FN_CS0, FN_HSPI_CS2_B,
  2851. /* IP0_24_23 [2] */
  2852. FN_CLKOUT, FN_TX3C_IRDA_TX_C, FN_PWM0_B, 0,
  2853. /* IP0_22_19 [4] */
  2854. FN_A25, FN_SD1_WP, FN_MMC0_D5, FN_FD5,
  2855. FN_HSPI_RX2, FN_VI1_R3, FN_TX5_B, FN_SSI_SDATA7_B,
  2856. FN_CTS0_B, 0, 0, 0,
  2857. 0, 0, 0, 0,
  2858. /* IP0_18_16 [3] */
  2859. FN_A24, FN_SD1_CD, FN_MMC0_D4, FN_FD4,
  2860. FN_HSPI_CS2, FN_VI1_R2, FN_SSI_WS78_B, 0,
  2861. /* IP0_15_14 [2] */
  2862. FN_A23, FN_FCLE, FN_HSPI_CLK2, FN_VI1_R1,
  2863. /* IP0_13_12 [2] */
  2864. FN_A22, FN_RX5_D, FN_HSPI_RX2_B, FN_VI1_R0,
  2865. /* IP0_11_10 [2] */
  2866. FN_A21, FN_SCK5_D, FN_HSPI_CLK2_B, 0,
  2867. /* IP0_9_8 [2] */
  2868. FN_A20, FN_TX5_D, FN_HSPI_TX2_B, 0,
  2869. /* IP0_7_6 [2] */
  2870. FN_A0, FN_SD1_DAT3, FN_MMC0_D3, FN_FD3,
  2871. /* IP0_5_3 [3] */
  2872. FN_BS, FN_SD1_DAT2, FN_MMC0_D2, FN_FD2,
  2873. FN_ATADIR0, FN_SDSELF, FN_HCTS1, FN_TX4_C,
  2874. /* IP0_2_0 [3] */
  2875. FN_USB_PENC2, FN_SCK0, FN_PWM1, FN_PWMFSW0,
  2876. FN_SCIF_CLK, FN_TCLK0_C, 0, 0 }
  2877. },
  2878. { PINMUX_CFG_REG_VAR("IPSR1", 0xfffc0024, 32,
  2879. 3, 4, 2, 2, 2, 4, 4, 4, 3, 2, 2) {
  2880. /* IP1_31_29 [3] */
  2881. 0, 0, 0, 0, 0, 0, 0, 0,
  2882. /* IP1_28_25 [4] */
  2883. FN_HTX0, FN_TX1, FN_SDATA, FN_CTS0_C,
  2884. FN_SUB_TCK, FN_CC5_STATE2, FN_CC5_STATE10, FN_CC5_STATE18,
  2885. FN_CC5_STATE26, FN_CC5_STATE34, 0, 0,
  2886. 0, 0, 0, 0,
  2887. /* IP1_24_23 [2] */
  2888. FN_MLB_DAT, FN_PWM4, FN_RX4, 0,
  2889. /* IP1_22_21 [2] */
  2890. FN_MLB_SIG, FN_PWM3, FN_TX4, 0,
  2891. /* IP1_20_19 [2] */
  2892. FN_MLB_CLK, FN_PWM2, FN_SCK4, 0,
  2893. /* IP1_18_15 [4] */
  2894. FN_EX_CS5, FN_SD1_DAT1, FN_MMC0_D1, FN_FD1,
  2895. FN_ATAWR0, FN_VI1_R6, FN_HRX1, FN_RX2_E,
  2896. FN_RX0_B, FN_SSI_WS9, 0, 0,
  2897. 0, 0, 0, 0,
  2898. /* IP1_14_11 [4] */
  2899. FN_EX_CS4, FN_SD1_DAT0, FN_MMC0_D0, FN_FD0,
  2900. FN_ATARD0, FN_VI1_R5, FN_SCK5_B, FN_HTX1,
  2901. FN_TX2_E, FN_TX0_B, FN_SSI_SCK9, 0,
  2902. 0, 0, 0, 0,
  2903. /* IP1_10_7 [4] */
  2904. FN_EX_CS3, FN_SD1_CMD, FN_MMC0_CMD, FN_FRE,
  2905. FN_ATACS10, FN_VI1_R4, FN_RX5_B, FN_HSCK1,
  2906. FN_SSI_SDATA8_B, FN_RTS0_B_TANS_B, FN_SSI_SDATA9, 0,
  2907. 0, 0, 0, 0,
  2908. /* IP1_6_4 [3] */
  2909. FN_EX_CS2, FN_SD1_CLK, FN_MMC0_CLK, FN_FALE,
  2910. FN_ATACS00, 0, 0, 0,
  2911. /* IP1_3_2 [2] */
  2912. FN_EX_CS1, FN_MMC0_D7, FN_FD7, 0,
  2913. /* IP1_1_0 [2] */
  2914. FN_EX_CS0, FN_RX3_C_IRDA_RX_C, FN_MMC0_D6, FN_FD6 }
  2915. },
  2916. { PINMUX_CFG_REG_VAR("IPSR2", 0xfffc0028, 32,
  2917. 1, 3, 1, 1, 1, 1, 1, 1, 3, 3, 4, 4, 4, 4) {
  2918. /* IP2_31 [1] */
  2919. 0, 0,
  2920. /* IP2_30_28 [3] */
  2921. FN_DU0_DG0, FN_LCDOUT8, FN_DREQ1, FN_SCL2,
  2922. FN_AUDATA2, 0, 0, 0,
  2923. /* IP2_27 [1] */
  2924. FN_DU0_DR7, FN_LCDOUT7,
  2925. /* IP2_26 [1] */
  2926. FN_DU0_DR6, FN_LCDOUT6,
  2927. /* IP2_25 [1] */
  2928. FN_DU0_DR5, FN_LCDOUT5,
  2929. /* IP2_24 [1] */
  2930. FN_DU0_DR4, FN_LCDOUT4,
  2931. /* IP2_23 [1] */
  2932. FN_DU0_DR3, FN_LCDOUT3,
  2933. /* IP2_22 [1] */
  2934. FN_DU0_DR2, FN_LCDOUT2,
  2935. /* IP2_21_19 [3] */
  2936. FN_DU0_DR1, FN_LCDOUT1, FN_DACK0, FN_DRACK0,
  2937. FN_GPS_SIGN_B, FN_AUDATA1, FN_RX5_C, 0,
  2938. /* IP2_18_16 [3] */
  2939. FN_DU0_DR0, FN_LCDOUT0, FN_DREQ0, FN_GPS_CLK_B,
  2940. FN_AUDATA0, FN_TX5_C, 0, 0,
  2941. /* IP2_15_12 [4] */
  2942. FN_HRTS0, FN_RTS1_TANS, FN_MDATA, FN_TX0_C,
  2943. FN_SUB_TMS, FN_CC5_STATE1, FN_CC5_STATE9, FN_CC5_STATE17,
  2944. FN_CC5_STATE25, FN_CC5_STATE33, 0, 0,
  2945. 0, 0, 0, 0,
  2946. /* IP2_11_8 [4] */
  2947. FN_HCTS0, FN_CTS1, FN_STM, FN_PWM0_D,
  2948. FN_RX0_C, FN_SCIF_CLK_C, FN_SUB_TRST, FN_TCLK1_B,
  2949. FN_CC5_OSCOUT, 0, 0, 0,
  2950. 0, 0, 0, 0,
  2951. /* IP2_7_4 [4] */
  2952. FN_HSCK0, FN_SCK1, FN_MTS, FN_PWM5,
  2953. FN_SCK0_C, FN_SSI_SDATA9_B, FN_SUB_TDO, FN_CC5_STATE0,
  2954. FN_CC5_STATE8, FN_CC5_STATE16, FN_CC5_STATE24, FN_CC5_STATE32,
  2955. 0, 0, 0, 0,
  2956. /* IP2_3_0 [4] */
  2957. FN_HRX0, FN_RX1, FN_SCKZ, FN_RTS0_C_TANS_C,
  2958. FN_SUB_TDI, FN_CC5_STATE3, FN_CC5_STATE11, FN_CC5_STATE19,
  2959. FN_CC5_STATE27, FN_CC5_STATE35, 0, 0,
  2960. 0, 0, 0, 0 }
  2961. },
  2962. { PINMUX_CFG_REG_VAR("IPSR3", 0xfffc002c, 32,
  2963. 3, 1, 1, 3, 1, 2, 1, 1, 1, 1, 1,
  2964. 1, 3, 3, 1, 1, 1, 1, 1, 1, 3) {
  2965. /* IP3_31_29 [3] */
  2966. FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_QCPV_QDE, FN_CAN1_TX, FN_TX2_C,
  2967. FN_SCL2_C, FN_REMOCON, 0, 0,
  2968. /* IP3_28 [1] */
  2969. FN_DU0_EXVSYNC_DU0_VSYNC, FN_QSTB_QHE,
  2970. /* IP3_27 [1] */
  2971. FN_DU0_EXHSYNC_DU0_HSYNC, FN_QSTH_QHS,
  2972. /* IP3_26_24 [3] */
  2973. FN_DU0_DOTCLKOUT1, FN_QSTVB_QVE, FN_RX3_D_IRDA_RX_D, FN_SDA3_B,
  2974. FN_SDA2_C, FN_DACK0_B, FN_DRACK0_B, 0,
  2975. /* IP3_23 [1] */
  2976. FN_DU0_DOTCLKOUT0, FN_QCLK,
  2977. /* IP3_22_21 [2] */
  2978. FN_DU0_DOTCLKIN, FN_QSTVA_QVS, FN_TX3_D_IRDA_TX_D, FN_SCL3_B,
  2979. /* IP3_20 [1] */
  2980. FN_DU0_DB7, FN_LCDOUT23,
  2981. /* IP3_19 [1] */
  2982. FN_DU0_DB6, FN_LCDOUT22,
  2983. /* IP3_18 [1] */
  2984. FN_DU0_DB5, FN_LCDOUT21,
  2985. /* IP3_17 [1] */
  2986. FN_DU0_DB4, FN_LCDOUT20,
  2987. /* IP3_16 [1] */
  2988. FN_DU0_DB3, FN_LCDOUT19,
  2989. /* IP3_15 [1] */
  2990. FN_DU0_DB2, FN_LCDOUT18,
  2991. /* IP3_14_12 [3] */
  2992. FN_DU0_DB1, FN_LCDOUT17, FN_EX_WAIT2, FN_SDA1,
  2993. FN_GPS_MAG_B, FN_AUDATA5, FN_SCK5_C, 0,
  2994. /* IP3_11_9 [3] */
  2995. FN_DU0_DB0, FN_LCDOUT16, FN_EX_WAIT1, FN_SCL1,
  2996. FN_TCLK1, FN_AUDATA4, 0, 0,
  2997. /* IP3_8 [1] */
  2998. FN_DU0_DG7, FN_LCDOUT15,
  2999. /* IP3_7 [1] */
  3000. FN_DU0_DG6, FN_LCDOUT14,
  3001. /* IP3_6 [1] */
  3002. FN_DU0_DG5, FN_LCDOUT13,
  3003. /* IP3_5 [1] */
  3004. FN_DU0_DG4, FN_LCDOUT12,
  3005. /* IP3_4 [1] */
  3006. FN_DU0_DG3, FN_LCDOUT11,
  3007. /* IP3_3 [1] */
  3008. FN_DU0_DG2, FN_LCDOUT10,
  3009. /* IP3_2_0 [3] */
  3010. FN_DU0_DG1, FN_LCDOUT9, FN_DACK1, FN_SDA2,
  3011. FN_AUDATA3, 0, 0, 0 }
  3012. },
  3013. { PINMUX_CFG_REG_VAR("IPSR4", 0xfffc0030, 32,
  3014. 3, 1, 1, 1, 1, 1, 1, 3, 3,
  3015. 1, 1, 1, 1, 1, 1, 3, 3, 3, 2) {
  3016. /* IP4_31_29 [3] */
  3017. FN_DU1_DB0, FN_VI2_DATA4_VI2_B4, FN_SCL2_B, FN_SD3_DAT0,
  3018. FN_TX5, FN_SCK0_D, 0, 0,
  3019. /* IP4_28 [1] */
  3020. FN_DU1_DG7, FN_VI2_R3,
  3021. /* IP4_27 [1] */
  3022. FN_DU1_DG6, FN_VI2_R2,
  3023. /* IP4_26 [1] */
  3024. FN_DU1_DG5, FN_VI2_R1,
  3025. /* IP4_25 [1] */
  3026. FN_DU1_DG4, FN_VI2_R0,
  3027. /* IP4_24 [1] */
  3028. FN_DU1_DG3, FN_VI2_G7,
  3029. /* IP4_23 [1] */
  3030. FN_DU1_DG2, FN_VI2_G6,
  3031. /* IP4_22_20 [3] */
  3032. FN_DU1_DG1, FN_VI2_DATA3_VI2_B3, FN_SDA1_B, FN_SD3_DAT3,
  3033. FN_SCK5, FN_AUDATA7, FN_RX0_D, 0,
  3034. /* IP4_19_17 [3] */
  3035. FN_DU1_DG0, FN_VI2_DATA2_VI2_B2, FN_SCL1_B, FN_SD3_DAT2,
  3036. FN_SCK3_E, FN_AUDATA6, FN_TX0_D, 0,
  3037. /* IP4_16 [1] */
  3038. FN_DU1_DR7, FN_VI2_G5,
  3039. /* IP4_15 [1] */
  3040. FN_DU1_DR6, FN_VI2_G4,
  3041. /* IP4_14 [1] */
  3042. FN_DU1_DR5, FN_VI2_G3,
  3043. /* IP4_13 [1] */
  3044. FN_DU1_DR4, FN_VI2_G2,
  3045. /* IP4_12 [1] */
  3046. FN_DU1_DR3, FN_VI2_G1,
  3047. /* IP4_11 [1] */
  3048. FN_DU1_DR2, FN_VI2_G0,
  3049. /* IP4_10_8 [3] */
  3050. FN_DU1_DR1, FN_VI2_DATA1_VI2_B1, FN_PWM0, FN_SD3_CMD,
  3051. FN_RX3_E_IRDA_RX_E, FN_AUDSYNC, FN_CTS0_D, 0,
  3052. /* IP4_7_5 [3] */
  3053. FN_DU1_DR0, FN_VI2_DATA0_VI2_B0, FN_PWM6, FN_SD3_CLK,
  3054. FN_TX3_E_IRDA_TX_E, FN_AUDCK, FN_PWMFSW0_B, 0,
  3055. /* IP4_4_2 [3] */
  3056. FN_DU0_CDE, FN_QPOLB, FN_CAN1_RX, FN_RX2_C,
  3057. FN_DREQ0_B, FN_SSI_SCK78_B, FN_SCK0_B, 0,
  3058. /* IP4_1_0 [2] */
  3059. FN_DU0_DISP, FN_QPOLA, FN_CAN_CLK_C, FN_SCK2_C }
  3060. },
  3061. { PINMUX_CFG_REG_VAR("IPSR5", 0xfffc0034, 32,
  3062. 1, 2, 1, 4, 3, 4, 2, 2,
  3063. 2, 2, 1, 1, 1, 1, 1, 1, 3) {
  3064. /* IP5_31 [1] */
  3065. 0, 0,
  3066. /* IP5_30_29 [2] */
  3067. FN_AUDIO_CLKB, FN_USB_OVC2, FN_CAN_DEBUGOUT0, FN_MOUT0,
  3068. /* IP5_28 [1] */
  3069. FN_AUDIO_CLKA, FN_CAN_TXCLK,
  3070. /* IP5_27_24 [4] */
  3071. FN_DU1_CDE, FN_VI2_DATA7_VI2_B7, FN_RX3_B_IRDA_RX_B, FN_SD3_WP,
  3072. FN_HSPI_RX1, FN_VI1_FIELD, FN_VI3_FIELD, FN_AUDIO_CLKOUT,
  3073. FN_RX2_D, FN_GPS_CLK_C, FN_GPS_CLK_D, 0,
  3074. 0, 0, 0, 0,
  3075. /* IP5_23_21 [3] */
  3076. FN_DU1_DISP, FN_VI2_DATA6_VI2_B6, FN_TCLK0, FN_QSTVA_B_QVS_B,
  3077. FN_HSPI_CLK1, FN_SCK2_D, FN_AUDIO_CLKOUT_B, FN_GPS_MAG_D,
  3078. /* IP5_20_17 [4] */
  3079. FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_VI2_CLK, FN_TX3_B_IRDA_TX_B,
  3080. FN_SD3_CD, FN_HSPI_TX1, FN_VI1_CLKENB, FN_VI3_CLKENB,
  3081. FN_AUDIO_CLKC, FN_TX2_D, FN_SPEEDIN, FN_GPS_SIGN_D, 0,
  3082. 0, 0, 0, 0,
  3083. /* IP5_16_15 [2] */
  3084. FN_DU1_EXVSYNC_DU1_VSYNC, FN_VI2_VSYNC, FN_VI3_VSYNC, 0,
  3085. /* IP5_14_13 [2] */
  3086. FN_DU1_EXHSYNC_DU1_HSYNC, FN_VI2_HSYNC, FN_VI3_HSYNC, 0,
  3087. /* IP5_12_11 [2] */
  3088. FN_DU1_DOTCLKOUT, FN_VI2_FIELD, FN_SDA1_D, 0,
  3089. /* IP5_10_9 [2] */
  3090. FN_DU1_DOTCLKIN, FN_VI2_CLKENB, FN_HSPI_CS1, FN_SCL1_D,
  3091. /* IP5_8 [1] */
  3092. FN_DU1_DB7, FN_SDA2_D,
  3093. /* IP5_7 [1] */
  3094. FN_DU1_DB6, FN_SCL2_D,
  3095. /* IP5_6 [1] */
  3096. FN_DU1_DB5, FN_VI2_R7,
  3097. /* IP5_5 [1] */
  3098. FN_DU1_DB4, FN_VI2_R6,
  3099. /* IP5_4 [1] */
  3100. FN_DU1_DB3, FN_VI2_R5,
  3101. /* IP5_3 [1] */
  3102. FN_DU1_DB2, FN_VI2_R4,
  3103. /* IP5_2_0 [3] */
  3104. FN_DU1_DB1, FN_VI2_DATA5_VI2_B5, FN_SDA2_B, FN_SD3_DAT1,
  3105. FN_RX5, FN_RTS0_D_TANS_D, 0, 0 }
  3106. },
  3107. { PINMUX_CFG_REG_VAR("IPSR6", 0xfffc0038, 32,
  3108. 1, 2, 2, 2, 2, 3, 2, 3, 3, 3, 1, 2, 2, 2, 2) {
  3109. /* IP6_31 [1] */
  3110. 0, 0,
  3111. /* IP6_30_29 [2] */
  3112. FN_SSI_SCK6, FN_ADICHS0, FN_CAN0_TX, FN_IERX_B,
  3113. /* IP_28_27 [2] */
  3114. 0, 0, 0, 0,
  3115. /* IP6_26_25 [2] */
  3116. FN_SSI_SDATA5, FN_ADIDATA, FN_CAN_DEBUGOUT12, FN_RX3_IRDA_RX,
  3117. /* IP6_24_23 [2] */
  3118. FN_SSI_WS5, FN_ADICS_SAMP, FN_CAN_DEBUGOUT11, FN_TX3_IRDA_TX,
  3119. /* IP6_22_20 [3] */
  3120. FN_SSI_SCK5, FN_ADICLK, FN_CAN_DEBUGOUT10, FN_SCK3,
  3121. FN_TCLK0_D, 0, 0, 0,
  3122. /* IP6_19_18 [2] */
  3123. FN_SSI_SDATA4, FN_CAN_DEBUGOUT9, FN_SSI_SDATA9_C, 0,
  3124. /* IP6_17_15 [3] */
  3125. FN_SSI_SDATA3, FN_PWM0_C, FN_CAN_DEBUGOUT8, FN_CAN_CLK_B,
  3126. FN_IECLK, FN_SCIF_CLK_B, FN_TCLK0_B, 0,
  3127. /* IP6_14_12 [3] */
  3128. FN_SSI_WS34, FN_CAN_DEBUGOUT7, FN_CAN0_RX_B, FN_IETX,
  3129. FN_SSI_WS9_C, 0, 0, 0,
  3130. /* IP6_11_9 [3] */
  3131. FN_SSI_SCK34, FN_CAN_DEBUGOUT6, FN_CAN0_TX_B, FN_IERX,
  3132. FN_SSI_SCK9_C, 0, 0, 0,
  3133. /* IP6_8 [1] */
  3134. FN_SSI_SDATA2, FN_CAN_DEBUGOUT5,
  3135. /* IP6_7_6 [2] */
  3136. FN_SSI_SDATA1, FN_CAN_DEBUGOUT4, FN_MOUT6, 0,
  3137. /* IP6_5_4 [2] */
  3138. FN_SSI_SDATA0, FN_CAN_DEBUGOUT3, FN_MOUT5, 0,
  3139. /* IP6_3_2 [2] */
  3140. FN_SSI_WS0129, FN_CAN_DEBUGOUT2, FN_MOUT2, 0,
  3141. /* IP6_1_0 [2] */
  3142. FN_SSI_SCK0129, FN_CAN_DEBUGOUT1, FN_MOUT1, 0 }
  3143. },
  3144. { PINMUX_CFG_REG_VAR("IPSR7", 0xfffc003c, 32,
  3145. 1, 2, 2, 2, 2, 2, 2, 2, 2, 2, 3, 3, 3, 2, 2) {
  3146. /* IP7_31 [1] */
  3147. 0, 0,
  3148. /* IP7_30_29 [2] */
  3149. FN_SD0_WP, FN_DACK2, FN_CTS1_B, 0,
  3150. /* IP7_28_27 [2] */
  3151. FN_SD0_CD, FN_DREQ2, FN_RTS1_B_TANS_B, 0,
  3152. /* IP7_26_25 [2] */
  3153. FN_SD0_DAT3, FN_ATAWR1, FN_RX2_B, FN_CC5_TDI,
  3154. /* IP7_24_23 [2] */
  3155. FN_SD0_DAT2, FN_ATARD1, FN_TX2_B, FN_CC5_TCK,
  3156. /* IP7_22_21 [2] */
  3157. FN_SD0_DAT1, FN_ATAG1, FN_SCK2_B, FN_CC5_TMS,
  3158. /* IP7_20_19 [2] */
  3159. FN_SD0_DAT0, FN_ATADIR1, FN_RX1_B, FN_CC5_TRST,
  3160. /* IP7_18_17 [2] */
  3161. FN_SD0_CMD, FN_ATACS11, FN_TX1_B, FN_CC5_TDO,
  3162. /* IP7_16_15 [2] */
  3163. FN_SD0_CLK, FN_ATACS01, FN_SCK1_B, 0,
  3164. /* IP7_14_13 [2] */
  3165. FN_SSI_SDATA8, FN_VSP, FN_IRQ3_B, FN_HSPI_RX1_C,
  3166. /* IP7_12_10 [3] */
  3167. FN_SSI_SDATA7, FN_CAN_DEBUGOUT15, FN_IRQ2_B, FN_TCLK1_C,
  3168. FN_HSPI_TX1_C, 0, 0, 0,
  3169. /* IP7_9_7 [3] */
  3170. FN_SSI_WS78, FN_CAN_DEBUGOUT14, FN_IRQ1_B, FN_SSI_WS9_B,
  3171. FN_HSPI_CS1_C, 0, 0, 0,
  3172. /* IP7_6_4 [3] */
  3173. FN_SSI_SCK78, FN_CAN_DEBUGOUT13, FN_IRQ0_B, FN_SSI_SCK9_B,
  3174. FN_HSPI_CLK1_C, 0, 0, 0,
  3175. /* IP7_3_2 [2] */
  3176. FN_SSI_SDATA6, FN_ADICHS2, FN_CAN_CLK, FN_IECLK_B,
  3177. /* IP7_1_0 [2] */
  3178. FN_SSI_WS6, FN_ADICHS1, FN_CAN0_RX, FN_IETX_B }
  3179. },
  3180. { PINMUX_CFG_REG_VAR("IPSR8", 0xfffc0040, 32,
  3181. 1, 3, 3, 2, 2, 1, 1, 1, 2, 4, 4, 4, 4) {
  3182. /* IP8_31 [1] */
  3183. 0, 0,
  3184. /* IP8_30_28 [3] */
  3185. FN_VI0_VSYNC, FN_VI0_DATA1_B_VI0_B1_B, FN_RTS1_C_TANS_C, FN_RX4_D,
  3186. FN_PWMFSW0_C, 0, 0, 0,
  3187. /* IP8_27_25 [3] */
  3188. FN_VI0_HSYNC, FN_VI0_DATA0_B_VI0_B0_B, FN_CTS1_C, FN_TX4_D,
  3189. FN_MMC1_CMD, FN_HSCK1_B, 0, 0,
  3190. /* IP8_24_23 [2] */
  3191. FN_VI0_FIELD, FN_RX1_C, FN_HRX1_B, 0,
  3192. /* IP8_22_21 [2] */
  3193. FN_VI0_CLKENB, FN_TX1_C, FN_HTX1_B, FN_MT1_SYNC,
  3194. /* IP8_20 [1] */
  3195. FN_VI0_CLK, FN_MMC1_CLK,
  3196. /* IP8_19 [1] */
  3197. FN_FMIN, FN_RDS_DATA,
  3198. /* IP8_18 [1] */
  3199. FN_BPFCLK, FN_PCMWE,
  3200. /* IP8_17_16 [2] */
  3201. FN_FMCLK, FN_RDS_CLK, FN_PCMOE, 0,
  3202. /* IP8_15_12 [4] */
  3203. FN_HSPI_RX0, FN_RX0, FN_CAN_STEP0, FN_AD_NCS,
  3204. FN_CC5_STATE7, FN_CC5_STATE15, FN_CC5_STATE23, FN_CC5_STATE31,
  3205. FN_CC5_STATE39, 0, 0, 0,
  3206. 0, 0, 0, 0,
  3207. /* IP8_11_8 [4] */
  3208. FN_HSPI_TX0, FN_TX0, FN_CAN_DEBUG_HW_TRIGGER, FN_AD_DO,
  3209. FN_CC5_STATE6, FN_CC5_STATE14, FN_CC5_STATE22, FN_CC5_STATE30,
  3210. FN_CC5_STATE38, 0, 0, 0,
  3211. 0, 0, 0, 0,
  3212. /* IP8_7_4 [4] */
  3213. FN_HSPI_CS0, FN_RTS0_TANS, FN_USB_OVC1, FN_AD_DI,
  3214. FN_CC5_STATE5, FN_CC5_STATE13, FN_CC5_STATE21, FN_CC5_STATE29,
  3215. FN_CC5_STATE37, 0, 0, 0,
  3216. 0, 0, 0, 0,
  3217. /* IP8_3_0 [4] */
  3218. FN_HSPI_CLK0, FN_CTS0, FN_USB_OVC0, FN_AD_CLK,
  3219. FN_CC5_STATE4, FN_CC5_STATE12, FN_CC5_STATE20, FN_CC5_STATE28,
  3220. FN_CC5_STATE36, 0, 0, 0,
  3221. 0, 0, 0, 0 }
  3222. },
  3223. { PINMUX_CFG_REG_VAR("IPSR9", 0xfffc0044, 32,
  3224. 2, 2, 2, 2, 2, 3, 3, 2, 2,
  3225. 2, 2, 1, 1, 1, 1, 2, 2) {
  3226. /* IP9_31_30 [2] */
  3227. 0, 0, 0, 0,
  3228. /* IP9_29_28 [2] */
  3229. FN_VI0_G7, FN_ETH_RXD1, FN_SD2_DAT3_B, FN_ARM_TRACEDATA_9,
  3230. /* IP9_27_26 [2] */
  3231. FN_VI0_G6, FN_ETH_RXD0, FN_SD2_DAT2_B, FN_ARM_TRACEDATA_8,
  3232. /* IP9_25_24 [2] */
  3233. FN_VI0_G5, FN_ETH_RX_ER, FN_SD2_DAT1_B, FN_ARM_TRACEDATA_7,
  3234. /* IP9_23_22 [2] */
  3235. FN_VI0_G4, FN_ETH_TX_EN, FN_SD2_DAT0_B, FN_ARM_TRACEDATA_6,
  3236. /* IP9_21_19 [3] */
  3237. FN_VI0_G3, FN_ETH_CRS_DV, FN_MMC1_D7, FN_ARM_TRACEDATA_5,
  3238. FN_TS_SDAT0, 0, 0, 0,
  3239. /* IP9_18_16 [3] */
  3240. FN_VI0_G2, FN_ETH_TXD1, FN_MMC1_D6, FN_ARM_TRACEDATA_4,
  3241. FN_TS_SPSYNC0, 0, 0, 0,
  3242. /* IP9_15_14 [2] */
  3243. FN_VI0_G1, FN_SSI_WS78_C, FN_IRQ1, FN_ARM_TRACEDATA_3,
  3244. /* IP9_13_12 [2] */
  3245. FN_VI0_G0, FN_SSI_SCK78_C, FN_IRQ0, FN_ARM_TRACEDATA_2,
  3246. /* IP9_11_10 [2] */
  3247. FN_VI0_DATA7_VI0_B7, FN_MMC1_D5, FN_ARM_TRACEDATA_1, 0,
  3248. /* IP9_9_8 [2] */
  3249. FN_VI0_DATA6_VI0_B6, FN_MMC1_D4, FN_ARM_TRACEDATA_0, 0,
  3250. /* IP9_7 [1] */
  3251. FN_VI0_DATA5_VI0_B5, FN_MMC1_D3,
  3252. /* IP9_6 [1] */
  3253. FN_VI0_DATA4_VI0_B4, FN_MMC1_D2,
  3254. /* IP9_5 [1] */
  3255. FN_VI0_DATA3_VI0_B3, FN_MMC1_D1,
  3256. /* IP9_4 [1] */
  3257. FN_VI0_DATA2_VI0_B2, FN_MMC1_D0,
  3258. /* IP9_3_2 [2] */
  3259. FN_VI0_DATA1_VI0_B1, FN_HCTS1_B, FN_MT1_PWM, 0,
  3260. /* IP9_1_0 [2] */
  3261. FN_VI0_DATA0_VI0_B0, FN_HRTS1_B, FN_MT1_VCXO, 0 }
  3262. },
  3263. { PINMUX_CFG_REG_VAR("IPSR10", 0xfffc0048, 32,
  3264. 3, 3, 2, 3, 3, 3, 3, 3, 3, 3, 3) {
  3265. /* IP10_31_29 [3] */
  3266. FN_VI1_VSYNC, FN_AUDIO_CLKOUT_C, FN_SSI_WS4, FN_SIM_CLK,
  3267. FN_GPS_MAG_C, FN_SPV_TRST, FN_SCL3, 0,
  3268. /* IP10_28_26 [3] */
  3269. FN_VI1_HSYNC, FN_VI3_CLK, FN_SSI_SCK4, FN_GPS_SIGN_C,
  3270. FN_PWMFSW0_E, 0, 0, 0,
  3271. /* IP10_25_24 [2] */
  3272. FN_VI1_CLK, FN_SIM_D, FN_SDA3, 0,
  3273. /* IP10_23_21 [3] */
  3274. FN_VI0_R7, FN_ETH_MDIO, FN_DACK2_C, FN_HSPI_RX1_B,
  3275. FN_SCIF_CLK_D, FN_TRACECTL, FN_MT1_PEN, 0,
  3276. /* IP10_20_18 [3] */
  3277. FN_VI0_R6, FN_ETH_MDC, FN_DREQ2_C, FN_HSPI_TX1_B,
  3278. FN_TRACECLK, FN_MT1_BEN, FN_PWMFSW0_D, 0,
  3279. /* IP10_17_15 [3] */
  3280. FN_VI0_R5, FN_ETH_TXD0, FN_SD2_WP_B, FN_HSPI_CS1_B,
  3281. FN_ARM_TRACEDATA_15, FN_MT1_D, FN_TS_SDEN0, 0,
  3282. /* IP10_14_12 [3] */
  3283. FN_VI0_R4, FN_ETH_REFCLK, FN_SD2_CD_B, FN_HSPI_CLK1_B,
  3284. FN_ARM_TRACEDATA_14, FN_MT1_CLK, FN_TS_SCK0, 0,
  3285. /* IP10_11_9 [3] */
  3286. FN_VI0_R3, FN_ETH_MAGIC, FN_SD2_CMD_B, FN_IRQ3,
  3287. FN_ARM_TRACEDATA_13, 0, 0, 0,
  3288. /* IP10_8_6 [3] */
  3289. FN_VI0_R2, FN_ETH_LINK, FN_SD2_CLK_B, FN_IRQ2,
  3290. FN_ARM_TRACEDATA_12, 0, 0, 0,
  3291. /* IP10_5_3 [3] */
  3292. FN_VI0_R1, FN_SSI_SDATA8_C, FN_DACK1_B, FN_ARM_TRACEDATA_11,
  3293. FN_DACK0_C, FN_DRACK0_C, 0, 0,
  3294. /* IP10_2_0 [3] */
  3295. FN_VI0_R0, FN_SSI_SDATA7_C, FN_SCK1_C, FN_DREQ1_B,
  3296. FN_ARM_TRACEDATA_10, FN_DREQ0_C, 0, 0 }
  3297. },
  3298. { PINMUX_CFG_REG_VAR("IPSR11", 0xfffc004c, 32,
  3299. 2, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3) {
  3300. /* IP11_31_30 [2] */
  3301. 0, 0, 0, 0,
  3302. /* IP11_29_27 [3] */
  3303. FN_VI1_G1, FN_VI3_DATA1, FN_SSI_SCK1, FN_TS_SDEN1,
  3304. FN_DACK2_B, FN_RX2, FN_HRTS0_B, 0,
  3305. /* IP11_26_24 [3] */
  3306. FN_VI1_G0, FN_VI3_DATA0, 0, FN_TS_SCK1,
  3307. FN_DREQ2_B, FN_TX2, FN_SPA_TDO, FN_HCTS0_B,
  3308. /* IP11_23_21 [3] */
  3309. FN_VI1_DATA7_VI1_B7, FN_SD2_WP, FN_MT0_PWM, FN_SPA_TDI,
  3310. FN_HSPI_RX1_D, 0, 0, 0,
  3311. /* IP11_20_18 [3] */
  3312. FN_VI1_DATA6_VI1_B6, FN_SD2_CD, FN_MT0_VCXO, FN_SPA_TMS,
  3313. FN_HSPI_TX1_D, 0, 0, 0,
  3314. /* IP11_17_15 [3] */
  3315. FN_VI1_DATA5_VI1_B5, FN_SD2_CMD, FN_MT0_SYNC, FN_SPA_TCK,
  3316. FN_HSPI_CS1_D, FN_ADICHS2_B, 0, 0,
  3317. /* IP11_14_12 [3] */
  3318. FN_VI1_DATA4_VI1_B4, FN_SD2_CLK, FN_MT0_PEN, FN_SPA_TRST,
  3319. FN_HSPI_CLK1_D, FN_ADICHS1_B, 0, 0,
  3320. /* IP11_11_9 [3] */
  3321. FN_VI1_DATA3_VI1_B3, FN_SD2_DAT3, FN_MT0_BEN, FN_SPV_TDO,
  3322. FN_ADICHS0_B, 0, 0, 0,
  3323. /* IP11_8_6 [3] */
  3324. FN_VI1_DATA2_VI1_B2, FN_SD2_DAT2, FN_MT0_D, FN_SPVTDI,
  3325. FN_ADIDATA_B, 0, 0, 0,
  3326. /* IP11_5_3 [3] */
  3327. FN_VI1_DATA1_VI1_B1, FN_SD2_DAT1, FN_MT0_CLK, FN_SPV_TMS,
  3328. FN_ADICS_B_SAMP_B, 0, 0, 0,
  3329. /* IP11_2_0 [3] */
  3330. FN_VI1_DATA0_VI1_B0, FN_SD2_DAT0, FN_SIM_RST, FN_SPV_TCK,
  3331. FN_ADICLK_B, 0, 0, 0 }
  3332. },
  3333. { PINMUX_CFG_REG_VAR("IPSR12", 0xfffc0050, 32,
  3334. 4, 4, 4, 2, 3, 3, 3, 3, 3, 3) {
  3335. /* IP12_31_28 [4] */
  3336. 0, 0, 0, 0, 0, 0, 0, 0,
  3337. 0, 0, 0, 0, 0, 0, 0, 0,
  3338. /* IP12_27_24 [4] */
  3339. 0, 0, 0, 0, 0, 0, 0, 0,
  3340. 0, 0, 0, 0, 0, 0, 0, 0,
  3341. /* IP12_23_20 [4] */
  3342. 0, 0, 0, 0, 0, 0, 0, 0,
  3343. 0, 0, 0, 0, 0, 0, 0, 0,
  3344. /* IP12_19_18 [2] */
  3345. 0, 0, 0, 0,
  3346. /* IP12_17_15 [3] */
  3347. FN_VI1_G7, FN_VI3_DATA7, FN_GPS_MAG, FN_FCE,
  3348. FN_SCK4_B, 0, 0, 0,
  3349. /* IP12_14_12 [3] */
  3350. FN_VI1_G6, FN_VI3_DATA6, FN_GPS_SIGN, FN_FRB,
  3351. FN_RX4_B, FN_SIM_CLK_B, 0, 0,
  3352. /* IP12_11_9 [3] */
  3353. FN_VI1_G5, FN_VI3_DATA5, FN_GPS_CLK, FN_FSE,
  3354. FN_TX4_B, FN_SIM_D_B, 0, 0,
  3355. /* IP12_8_6 [3] */
  3356. FN_VI1_G4, FN_VI3_DATA4, FN_SSI_WS2, FN_SDA1_C,
  3357. FN_SIM_RST_B, FN_HRX0_B, 0, 0,
  3358. /* IP12_5_3 [3] */
  3359. FN_VI1_G3, FN_VI3_DATA3, FN_SSI_SCK2, FN_TS_SDAT1,
  3360. FN_SCL1_C, FN_HTX0_B, 0, 0,
  3361. /* IP12_2_0 [3] */
  3362. FN_VI1_G2, FN_VI3_DATA2, FN_SSI_WS1, FN_TS_SPSYNC1,
  3363. FN_SCK2, FN_HSCK0_B, 0, 0 }
  3364. },
  3365. { PINMUX_CFG_REG_VAR("MOD_SEL", 0xfffc0090, 32,
  3366. 2, 2, 3, 3, 2, 2, 2, 2, 2,
  3367. 1, 1, 1, 1, 1, 1, 1, 2, 1, 2) {
  3368. /* SEL_SCIF5 [2] */
  3369. FN_SEL_SCIF5_0, FN_SEL_SCIF5_1, FN_SEL_SCIF5_2, FN_SEL_SCIF5_3,
  3370. /* SEL_SCIF4 [2] */
  3371. FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3,
  3372. /* SEL_SCIF3 [3] */
  3373. FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
  3374. FN_SEL_SCIF3_4, 0, 0, 0,
  3375. /* SEL_SCIF2 [3] */
  3376. FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, FN_SEL_SCIF2_3,
  3377. FN_SEL_SCIF2_4, 0, 0, 0,
  3378. /* SEL_SCIF1 [2] */
  3379. FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, 0,
  3380. /* SEL_SCIF0 [2] */
  3381. FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
  3382. /* SEL_SSI9 [2] */
  3383. FN_SEL_SSI9_0, FN_SEL_SSI9_1, FN_SEL_SSI9_2, 0,
  3384. /* SEL_SSI8 [2] */
  3385. FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2, 0,
  3386. /* SEL_SSI7 [2] */
  3387. FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2, 0,
  3388. /* SEL_VI0 [1] */
  3389. FN_SEL_VI0_0, FN_SEL_VI0_1,
  3390. /* SEL_SD2 [1] */
  3391. FN_SEL_SD2_0, FN_SEL_SD2_1,
  3392. /* SEL_INT3 [1] */
  3393. FN_SEL_INT3_0, FN_SEL_INT3_1,
  3394. /* SEL_INT2 [1] */
  3395. FN_SEL_INT2_0, FN_SEL_INT2_1,
  3396. /* SEL_INT1 [1] */
  3397. FN_SEL_INT1_0, FN_SEL_INT1_1,
  3398. /* SEL_INT0 [1] */
  3399. FN_SEL_INT0_0, FN_SEL_INT0_1,
  3400. /* SEL_IE [1] */
  3401. FN_SEL_IE_0, FN_SEL_IE_1,
  3402. /* SEL_EXBUS2 [2] */
  3403. FN_SEL_EXBUS2_0, FN_SEL_EXBUS2_1, FN_SEL_EXBUS2_2, 0,
  3404. /* SEL_EXBUS1 [1] */
  3405. FN_SEL_EXBUS1_0, FN_SEL_EXBUS1_1,
  3406. /* SEL_EXBUS0 [2] */
  3407. FN_SEL_EXBUS0_0, FN_SEL_EXBUS0_1, FN_SEL_EXBUS0_2, 0 }
  3408. },
  3409. { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xfffc0094, 32,
  3410. 2, 2, 2, 2, 1, 1, 1, 3, 1,
  3411. 2, 2, 2, 2, 1, 1, 2, 1, 2, 2) {
  3412. /* SEL_TMU1 [2] */
  3413. FN_SEL_TMU1_0, FN_SEL_TMU1_1, FN_SEL_TMU1_2, 0,
  3414. /* SEL_TMU0 [2] */
  3415. FN_SEL_TMU0_0, FN_SEL_TMU0_1, FN_SEL_TMU0_2, FN_SEL_TMU0_3,
  3416. /* SEL_SCIF [2] */
  3417. FN_SEL_SCIF_0, FN_SEL_SCIF_1, FN_SEL_SCIF_2, FN_SEL_SCIF_3,
  3418. /* SEL_CANCLK [2] */
  3419. FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2,
  3420. /* SEL_CAN0 [1] */
  3421. FN_SEL_CAN0_0, FN_SEL_CAN0_1,
  3422. /* SEL_HSCIF1 [1] */
  3423. FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
  3424. /* SEL_HSCIF0 [1] */
  3425. FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1,
  3426. /* SEL_PWMFSW [3] */
  3427. FN_SEL_PWMFSW_0, FN_SEL_PWMFSW_1, FN_SEL_PWMFSW_2,
  3428. FN_SEL_PWMFSW_3, FN_SEL_PWMFSW_4, 0, 0, 0,
  3429. /* SEL_ADI [1] */
  3430. FN_SEL_ADI_0, FN_SEL_ADI_1,
  3431. /* [2] */
  3432. 0, 0, 0, 0,
  3433. /* [2] */
  3434. 0, 0, 0, 0,
  3435. /* [2] */
  3436. 0, 0, 0, 0,
  3437. /* SEL_GPS [2] */
  3438. FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
  3439. /* SEL_SIM [1] */
  3440. FN_SEL_SIM_0, FN_SEL_SIM_1,
  3441. /* SEL_HSPI2 [1] */
  3442. FN_SEL_HSPI2_0, FN_SEL_HSPI2_1,
  3443. /* SEL_HSPI1 [2] */
  3444. FN_SEL_HSPI1_0, FN_SEL_HSPI1_1, FN_SEL_HSPI1_2, FN_SEL_HSPI1_3,
  3445. /* SEL_I2C3 [1] */
  3446. FN_SEL_I2C3_0, FN_SEL_I2C3_1,
  3447. /* SEL_I2C2 [2] */
  3448. FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
  3449. /* SEL_I2C1 [2] */
  3450. FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, FN_SEL_I2C1_3 }
  3451. },
  3452. { PINMUX_CFG_REG("INOUTSEL0", 0xffc40004, 32, 1) { GP_INOUTSEL(0) } },
  3453. { PINMUX_CFG_REG("INOUTSEL1", 0xffc41004, 32, 1) { GP_INOUTSEL(1) } },
  3454. { PINMUX_CFG_REG("INOUTSEL2", 0xffc42004, 32, 1) { GP_INOUTSEL(2) } },
  3455. { PINMUX_CFG_REG("INOUTSEL3", 0xffc43004, 32, 1) { GP_INOUTSEL(3) } },
  3456. { PINMUX_CFG_REG("INOUTSEL4", 0xffc44004, 32, 1) { GP_INOUTSEL(4) } },
  3457. { PINMUX_CFG_REG("INOUTSEL5", 0xffc45004, 32, 1) { GP_INOUTSEL(5) } },
  3458. { PINMUX_CFG_REG("INOUTSEL6", 0xffc46004, 32, 1) {
  3459. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3460. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3461. 0, 0, 0, 0, 0, 0, 0, 0,
  3462. 0, 0,
  3463. 0, 0,
  3464. 0, 0,
  3465. GP_6_8_IN, GP_6_8_OUT,
  3466. GP_6_7_IN, GP_6_7_OUT,
  3467. GP_6_6_IN, GP_6_6_OUT,
  3468. GP_6_5_IN, GP_6_5_OUT,
  3469. GP_6_4_IN, GP_6_4_OUT,
  3470. GP_6_3_IN, GP_6_3_OUT,
  3471. GP_6_2_IN, GP_6_2_OUT,
  3472. GP_6_1_IN, GP_6_1_OUT,
  3473. GP_6_0_IN, GP_6_0_OUT, }
  3474. },
  3475. { },
  3476. };
  3477. static const struct pinmux_data_reg pinmux_data_regs[] = {
  3478. { PINMUX_DATA_REG("INDT0", 0xffc40008, 32) { GP_INDT(0) } },
  3479. { PINMUX_DATA_REG("INDT1", 0xffc41008, 32) { GP_INDT(1) } },
  3480. { PINMUX_DATA_REG("INDT2", 0xffc42008, 32) { GP_INDT(2) } },
  3481. { PINMUX_DATA_REG("INDT3", 0xffc43008, 32) { GP_INDT(3) } },
  3482. { PINMUX_DATA_REG("INDT4", 0xffc44008, 32) { GP_INDT(4) } },
  3483. { PINMUX_DATA_REG("INDT5", 0xffc45008, 32) { GP_INDT(5) } },
  3484. { PINMUX_DATA_REG("INDT6", 0xffc46008, 32) {
  3485. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3486. 0, 0, 0, 0, 0, 0, 0, GP_6_8_DATA,
  3487. GP_6_7_DATA, GP_6_6_DATA, GP_6_5_DATA, GP_6_4_DATA,
  3488. GP_6_3_DATA, GP_6_2_DATA, GP_6_1_DATA, GP_6_0_DATA }
  3489. },
  3490. { },
  3491. };
  3492. const struct sh_pfc_soc_info r8a7779_pinmux_info = {
  3493. .name = "r8a7779_pfc",
  3494. .unlock_reg = 0xfffc0000, /* PMMR */
  3495. .input = { PINMUX_INPUT_BEGIN, PINMUX_INPUT_END },
  3496. .output = { PINMUX_OUTPUT_BEGIN, PINMUX_OUTPUT_END },
  3497. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  3498. .pins = pinmux_pins,
  3499. .nr_pins = ARRAY_SIZE(pinmux_pins),
  3500. .groups = pinmux_groups,
  3501. .nr_groups = ARRAY_SIZE(pinmux_groups),
  3502. .functions = pinmux_functions,
  3503. .nr_functions = ARRAY_SIZE(pinmux_functions),
  3504. .cfg_regs = pinmux_config_regs,
  3505. .data_regs = pinmux_data_regs,
  3506. .gpio_data = pinmux_data,
  3507. .gpio_data_size = ARRAY_SIZE(pinmux_data),
  3508. };