ste_dma40.c 94 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660
  1. /*
  2. * Copyright (C) Ericsson AB 2007-2008
  3. * Copyright (C) ST-Ericsson SA 2008-2010
  4. * Author: Per Forlin <per.forlin@stericsson.com> for ST-Ericsson
  5. * Author: Jonas Aaberg <jonas.aberg@stericsson.com> for ST-Ericsson
  6. * License terms: GNU General Public License (GPL) version 2
  7. */
  8. #include <linux/dma-mapping.h>
  9. #include <linux/kernel.h>
  10. #include <linux/slab.h>
  11. #include <linux/export.h>
  12. #include <linux/dmaengine.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/clk.h>
  15. #include <linux/delay.h>
  16. #include <linux/pm.h>
  17. #include <linux/pm_runtime.h>
  18. #include <linux/err.h>
  19. #include <linux/amba/bus.h>
  20. #include <linux/regulator/consumer.h>
  21. #include <linux/platform_data/dma-ste-dma40.h>
  22. #include "dmaengine.h"
  23. #include "ste_dma40_ll.h"
  24. #define D40_NAME "dma40"
  25. #define D40_PHY_CHAN -1
  26. /* For masking out/in 2 bit channel positions */
  27. #define D40_CHAN_POS(chan) (2 * (chan / 2))
  28. #define D40_CHAN_POS_MASK(chan) (0x3 << D40_CHAN_POS(chan))
  29. /* Maximum iterations taken before giving up suspending a channel */
  30. #define D40_SUSPEND_MAX_IT 500
  31. /* Milliseconds */
  32. #define DMA40_AUTOSUSPEND_DELAY 100
  33. /* Hardware requirement on LCLA alignment */
  34. #define LCLA_ALIGNMENT 0x40000
  35. /* Max number of links per event group */
  36. #define D40_LCLA_LINK_PER_EVENT_GRP 128
  37. #define D40_LCLA_END D40_LCLA_LINK_PER_EVENT_GRP
  38. /* Attempts before giving up to trying to get pages that are aligned */
  39. #define MAX_LCLA_ALLOC_ATTEMPTS 256
  40. /* Bit markings for allocation map */
  41. #define D40_ALLOC_FREE (1 << 31)
  42. #define D40_ALLOC_PHY (1 << 30)
  43. #define D40_ALLOC_LOG_FREE 0
  44. #define MAX(a, b) (((a) < (b)) ? (b) : (a))
  45. /**
  46. * enum 40_command - The different commands and/or statuses.
  47. *
  48. * @D40_DMA_STOP: DMA channel command STOP or status STOPPED,
  49. * @D40_DMA_RUN: The DMA channel is RUNNING of the command RUN.
  50. * @D40_DMA_SUSPEND_REQ: Request the DMA to SUSPEND as soon as possible.
  51. * @D40_DMA_SUSPENDED: The DMA channel is SUSPENDED.
  52. */
  53. enum d40_command {
  54. D40_DMA_STOP = 0,
  55. D40_DMA_RUN = 1,
  56. D40_DMA_SUSPEND_REQ = 2,
  57. D40_DMA_SUSPENDED = 3
  58. };
  59. /*
  60. * enum d40_events - The different Event Enables for the event lines.
  61. *
  62. * @D40_DEACTIVATE_EVENTLINE: De-activate Event line, stopping the logical chan.
  63. * @D40_ACTIVATE_EVENTLINE: Activate the Event line, to start a logical chan.
  64. * @D40_SUSPEND_REQ_EVENTLINE: Requesting for suspending a event line.
  65. * @D40_ROUND_EVENTLINE: Status check for event line.
  66. */
  67. enum d40_events {
  68. D40_DEACTIVATE_EVENTLINE = 0,
  69. D40_ACTIVATE_EVENTLINE = 1,
  70. D40_SUSPEND_REQ_EVENTLINE = 2,
  71. D40_ROUND_EVENTLINE = 3
  72. };
  73. /*
  74. * These are the registers that has to be saved and later restored
  75. * when the DMA hw is powered off.
  76. * TODO: Add save/restore of D40_DREG_GCC on dma40 v3 or later, if that works.
  77. */
  78. static u32 d40_backup_regs[] = {
  79. D40_DREG_LCPA,
  80. D40_DREG_LCLA,
  81. D40_DREG_PRMSE,
  82. D40_DREG_PRMSO,
  83. D40_DREG_PRMOE,
  84. D40_DREG_PRMOO,
  85. };
  86. #define BACKUP_REGS_SZ ARRAY_SIZE(d40_backup_regs)
  87. /*
  88. * since 9540 and 8540 has the same HW revision
  89. * use v4a for 9540 or ealier
  90. * use v4b for 8540 or later
  91. * HW revision:
  92. * DB8500ed has revision 0
  93. * DB8500v1 has revision 2
  94. * DB8500v2 has revision 3
  95. * AP9540v1 has revision 4
  96. * DB8540v1 has revision 4
  97. * TODO: Check if all these registers have to be saved/restored on dma40 v4a
  98. */
  99. static u32 d40_backup_regs_v4a[] = {
  100. D40_DREG_PSEG1,
  101. D40_DREG_PSEG2,
  102. D40_DREG_PSEG3,
  103. D40_DREG_PSEG4,
  104. D40_DREG_PCEG1,
  105. D40_DREG_PCEG2,
  106. D40_DREG_PCEG3,
  107. D40_DREG_PCEG4,
  108. D40_DREG_RSEG1,
  109. D40_DREG_RSEG2,
  110. D40_DREG_RSEG3,
  111. D40_DREG_RSEG4,
  112. D40_DREG_RCEG1,
  113. D40_DREG_RCEG2,
  114. D40_DREG_RCEG3,
  115. D40_DREG_RCEG4,
  116. };
  117. #define BACKUP_REGS_SZ_V4A ARRAY_SIZE(d40_backup_regs_v4a)
  118. static u32 d40_backup_regs_v4b[] = {
  119. D40_DREG_CPSEG1,
  120. D40_DREG_CPSEG2,
  121. D40_DREG_CPSEG3,
  122. D40_DREG_CPSEG4,
  123. D40_DREG_CPSEG5,
  124. D40_DREG_CPCEG1,
  125. D40_DREG_CPCEG2,
  126. D40_DREG_CPCEG3,
  127. D40_DREG_CPCEG4,
  128. D40_DREG_CPCEG5,
  129. D40_DREG_CRSEG1,
  130. D40_DREG_CRSEG2,
  131. D40_DREG_CRSEG3,
  132. D40_DREG_CRSEG4,
  133. D40_DREG_CRSEG5,
  134. D40_DREG_CRCEG1,
  135. D40_DREG_CRCEG2,
  136. D40_DREG_CRCEG3,
  137. D40_DREG_CRCEG4,
  138. D40_DREG_CRCEG5,
  139. };
  140. #define BACKUP_REGS_SZ_V4B ARRAY_SIZE(d40_backup_regs_v4b)
  141. static u32 d40_backup_regs_chan[] = {
  142. D40_CHAN_REG_SSCFG,
  143. D40_CHAN_REG_SSELT,
  144. D40_CHAN_REG_SSPTR,
  145. D40_CHAN_REG_SSLNK,
  146. D40_CHAN_REG_SDCFG,
  147. D40_CHAN_REG_SDELT,
  148. D40_CHAN_REG_SDPTR,
  149. D40_CHAN_REG_SDLNK,
  150. };
  151. /**
  152. * struct d40_interrupt_lookup - lookup table for interrupt handler
  153. *
  154. * @src: Interrupt mask register.
  155. * @clr: Interrupt clear register.
  156. * @is_error: true if this is an error interrupt.
  157. * @offset: start delta in the lookup_log_chans in d40_base. If equals to
  158. * D40_PHY_CHAN, the lookup_phy_chans shall be used instead.
  159. */
  160. struct d40_interrupt_lookup {
  161. u32 src;
  162. u32 clr;
  163. bool is_error;
  164. int offset;
  165. };
  166. static struct d40_interrupt_lookup il_v4a[] = {
  167. {D40_DREG_LCTIS0, D40_DREG_LCICR0, false, 0},
  168. {D40_DREG_LCTIS1, D40_DREG_LCICR1, false, 32},
  169. {D40_DREG_LCTIS2, D40_DREG_LCICR2, false, 64},
  170. {D40_DREG_LCTIS3, D40_DREG_LCICR3, false, 96},
  171. {D40_DREG_LCEIS0, D40_DREG_LCICR0, true, 0},
  172. {D40_DREG_LCEIS1, D40_DREG_LCICR1, true, 32},
  173. {D40_DREG_LCEIS2, D40_DREG_LCICR2, true, 64},
  174. {D40_DREG_LCEIS3, D40_DREG_LCICR3, true, 96},
  175. {D40_DREG_PCTIS, D40_DREG_PCICR, false, D40_PHY_CHAN},
  176. {D40_DREG_PCEIS, D40_DREG_PCICR, true, D40_PHY_CHAN},
  177. };
  178. static struct d40_interrupt_lookup il_v4b[] = {
  179. {D40_DREG_CLCTIS1, D40_DREG_CLCICR1, false, 0},
  180. {D40_DREG_CLCTIS2, D40_DREG_CLCICR2, false, 32},
  181. {D40_DREG_CLCTIS3, D40_DREG_CLCICR3, false, 64},
  182. {D40_DREG_CLCTIS4, D40_DREG_CLCICR4, false, 96},
  183. {D40_DREG_CLCTIS5, D40_DREG_CLCICR5, false, 128},
  184. {D40_DREG_CLCEIS1, D40_DREG_CLCICR1, true, 0},
  185. {D40_DREG_CLCEIS2, D40_DREG_CLCICR2, true, 32},
  186. {D40_DREG_CLCEIS3, D40_DREG_CLCICR3, true, 64},
  187. {D40_DREG_CLCEIS4, D40_DREG_CLCICR4, true, 96},
  188. {D40_DREG_CLCEIS5, D40_DREG_CLCICR5, true, 128},
  189. {D40_DREG_CPCTIS, D40_DREG_CPCICR, false, D40_PHY_CHAN},
  190. {D40_DREG_CPCEIS, D40_DREG_CPCICR, true, D40_PHY_CHAN},
  191. };
  192. /**
  193. * struct d40_reg_val - simple lookup struct
  194. *
  195. * @reg: The register.
  196. * @val: The value that belongs to the register in reg.
  197. */
  198. struct d40_reg_val {
  199. unsigned int reg;
  200. unsigned int val;
  201. };
  202. static __initdata struct d40_reg_val dma_init_reg_v4a[] = {
  203. /* Clock every part of the DMA block from start */
  204. { .reg = D40_DREG_GCC, .val = D40_DREG_GCC_ENABLE_ALL},
  205. /* Interrupts on all logical channels */
  206. { .reg = D40_DREG_LCMIS0, .val = 0xFFFFFFFF},
  207. { .reg = D40_DREG_LCMIS1, .val = 0xFFFFFFFF},
  208. { .reg = D40_DREG_LCMIS2, .val = 0xFFFFFFFF},
  209. { .reg = D40_DREG_LCMIS3, .val = 0xFFFFFFFF},
  210. { .reg = D40_DREG_LCICR0, .val = 0xFFFFFFFF},
  211. { .reg = D40_DREG_LCICR1, .val = 0xFFFFFFFF},
  212. { .reg = D40_DREG_LCICR2, .val = 0xFFFFFFFF},
  213. { .reg = D40_DREG_LCICR3, .val = 0xFFFFFFFF},
  214. { .reg = D40_DREG_LCTIS0, .val = 0xFFFFFFFF},
  215. { .reg = D40_DREG_LCTIS1, .val = 0xFFFFFFFF},
  216. { .reg = D40_DREG_LCTIS2, .val = 0xFFFFFFFF},
  217. { .reg = D40_DREG_LCTIS3, .val = 0xFFFFFFFF}
  218. };
  219. static __initdata struct d40_reg_val dma_init_reg_v4b[] = {
  220. /* Clock every part of the DMA block from start */
  221. { .reg = D40_DREG_GCC, .val = D40_DREG_GCC_ENABLE_ALL},
  222. /* Interrupts on all logical channels */
  223. { .reg = D40_DREG_CLCMIS1, .val = 0xFFFFFFFF},
  224. { .reg = D40_DREG_CLCMIS2, .val = 0xFFFFFFFF},
  225. { .reg = D40_DREG_CLCMIS3, .val = 0xFFFFFFFF},
  226. { .reg = D40_DREG_CLCMIS4, .val = 0xFFFFFFFF},
  227. { .reg = D40_DREG_CLCMIS5, .val = 0xFFFFFFFF},
  228. { .reg = D40_DREG_CLCICR1, .val = 0xFFFFFFFF},
  229. { .reg = D40_DREG_CLCICR2, .val = 0xFFFFFFFF},
  230. { .reg = D40_DREG_CLCICR3, .val = 0xFFFFFFFF},
  231. { .reg = D40_DREG_CLCICR4, .val = 0xFFFFFFFF},
  232. { .reg = D40_DREG_CLCICR5, .val = 0xFFFFFFFF},
  233. { .reg = D40_DREG_CLCTIS1, .val = 0xFFFFFFFF},
  234. { .reg = D40_DREG_CLCTIS2, .val = 0xFFFFFFFF},
  235. { .reg = D40_DREG_CLCTIS3, .val = 0xFFFFFFFF},
  236. { .reg = D40_DREG_CLCTIS4, .val = 0xFFFFFFFF},
  237. { .reg = D40_DREG_CLCTIS5, .val = 0xFFFFFFFF}
  238. };
  239. /**
  240. * struct d40_lli_pool - Structure for keeping LLIs in memory
  241. *
  242. * @base: Pointer to memory area when the pre_alloc_lli's are not large
  243. * enough, IE bigger than the most common case, 1 dst and 1 src. NULL if
  244. * pre_alloc_lli is used.
  245. * @dma_addr: DMA address, if mapped
  246. * @size: The size in bytes of the memory at base or the size of pre_alloc_lli.
  247. * @pre_alloc_lli: Pre allocated area for the most common case of transfers,
  248. * one buffer to one buffer.
  249. */
  250. struct d40_lli_pool {
  251. void *base;
  252. int size;
  253. dma_addr_t dma_addr;
  254. /* Space for dst and src, plus an extra for padding */
  255. u8 pre_alloc_lli[3 * sizeof(struct d40_phy_lli)];
  256. };
  257. /**
  258. * struct d40_desc - A descriptor is one DMA job.
  259. *
  260. * @lli_phy: LLI settings for physical channel. Both src and dst=
  261. * points into the lli_pool, to base if lli_len > 1 or to pre_alloc_lli if
  262. * lli_len equals one.
  263. * @lli_log: Same as above but for logical channels.
  264. * @lli_pool: The pool with two entries pre-allocated.
  265. * @lli_len: Number of llis of current descriptor.
  266. * @lli_current: Number of transferred llis.
  267. * @lcla_alloc: Number of LCLA entries allocated.
  268. * @txd: DMA engine struct. Used for among other things for communication
  269. * during a transfer.
  270. * @node: List entry.
  271. * @is_in_client_list: true if the client owns this descriptor.
  272. * @cyclic: true if this is a cyclic job
  273. *
  274. * This descriptor is used for both logical and physical transfers.
  275. */
  276. struct d40_desc {
  277. /* LLI physical */
  278. struct d40_phy_lli_bidir lli_phy;
  279. /* LLI logical */
  280. struct d40_log_lli_bidir lli_log;
  281. struct d40_lli_pool lli_pool;
  282. int lli_len;
  283. int lli_current;
  284. int lcla_alloc;
  285. struct dma_async_tx_descriptor txd;
  286. struct list_head node;
  287. bool is_in_client_list;
  288. bool cyclic;
  289. };
  290. /**
  291. * struct d40_lcla_pool - LCLA pool settings and data.
  292. *
  293. * @base: The virtual address of LCLA. 18 bit aligned.
  294. * @base_unaligned: The orignal kmalloc pointer, if kmalloc is used.
  295. * This pointer is only there for clean-up on error.
  296. * @pages: The number of pages needed for all physical channels.
  297. * Only used later for clean-up on error
  298. * @lock: Lock to protect the content in this struct.
  299. * @alloc_map: big map over which LCLA entry is own by which job.
  300. */
  301. struct d40_lcla_pool {
  302. void *base;
  303. dma_addr_t dma_addr;
  304. void *base_unaligned;
  305. int pages;
  306. spinlock_t lock;
  307. struct d40_desc **alloc_map;
  308. };
  309. /**
  310. * struct d40_phy_res - struct for handling eventlines mapped to physical
  311. * channels.
  312. *
  313. * @lock: A lock protection this entity.
  314. * @reserved: True if used by secure world or otherwise.
  315. * @num: The physical channel number of this entity.
  316. * @allocated_src: Bit mapped to show which src event line's are mapped to
  317. * this physical channel. Can also be free or physically allocated.
  318. * @allocated_dst: Same as for src but is dst.
  319. * allocated_dst and allocated_src uses the D40_ALLOC* defines as well as
  320. * event line number.
  321. * @use_soft_lli: To mark if the linked lists of channel are managed by SW.
  322. */
  323. struct d40_phy_res {
  324. spinlock_t lock;
  325. bool reserved;
  326. int num;
  327. u32 allocated_src;
  328. u32 allocated_dst;
  329. bool use_soft_lli;
  330. };
  331. struct d40_base;
  332. /**
  333. * struct d40_chan - Struct that describes a channel.
  334. *
  335. * @lock: A spinlock to protect this struct.
  336. * @log_num: The logical number, if any of this channel.
  337. * @pending_tx: The number of pending transfers. Used between interrupt handler
  338. * and tasklet.
  339. * @busy: Set to true when transfer is ongoing on this channel.
  340. * @phy_chan: Pointer to physical channel which this instance runs on. If this
  341. * point is NULL, then the channel is not allocated.
  342. * @chan: DMA engine handle.
  343. * @tasklet: Tasklet that gets scheduled from interrupt context to complete a
  344. * transfer and call client callback.
  345. * @client: Cliented owned descriptor list.
  346. * @pending_queue: Submitted jobs, to be issued by issue_pending()
  347. * @active: Active descriptor.
  348. * @done: Completed jobs
  349. * @queue: Queued jobs.
  350. * @prepare_queue: Prepared jobs.
  351. * @dma_cfg: The client configuration of this dma channel.
  352. * @configured: whether the dma_cfg configuration is valid
  353. * @base: Pointer to the device instance struct.
  354. * @src_def_cfg: Default cfg register setting for src.
  355. * @dst_def_cfg: Default cfg register setting for dst.
  356. * @log_def: Default logical channel settings.
  357. * @lcpa: Pointer to dst and src lcpa settings.
  358. * @runtime_addr: runtime configured address.
  359. * @runtime_direction: runtime configured direction.
  360. *
  361. * This struct can either "be" a logical or a physical channel.
  362. */
  363. struct d40_chan {
  364. spinlock_t lock;
  365. int log_num;
  366. int pending_tx;
  367. bool busy;
  368. struct d40_phy_res *phy_chan;
  369. struct dma_chan chan;
  370. struct tasklet_struct tasklet;
  371. struct list_head client;
  372. struct list_head pending_queue;
  373. struct list_head active;
  374. struct list_head done;
  375. struct list_head queue;
  376. struct list_head prepare_queue;
  377. struct stedma40_chan_cfg dma_cfg;
  378. bool configured;
  379. struct d40_base *base;
  380. /* Default register configurations */
  381. u32 src_def_cfg;
  382. u32 dst_def_cfg;
  383. struct d40_def_lcsp log_def;
  384. struct d40_log_lli_full *lcpa;
  385. /* Runtime reconfiguration */
  386. dma_addr_t runtime_addr;
  387. enum dma_transfer_direction runtime_direction;
  388. };
  389. /**
  390. * struct d40_gen_dmac - generic values to represent u8500/u8540 DMA
  391. * controller
  392. *
  393. * @backup: the pointer to the registers address array for backup
  394. * @backup_size: the size of the registers address array for backup
  395. * @realtime_en: the realtime enable register
  396. * @realtime_clear: the realtime clear register
  397. * @high_prio_en: the high priority enable register
  398. * @high_prio_clear: the high priority clear register
  399. * @interrupt_en: the interrupt enable register
  400. * @interrupt_clear: the interrupt clear register
  401. * @il: the pointer to struct d40_interrupt_lookup
  402. * @il_size: the size of d40_interrupt_lookup array
  403. * @init_reg: the pointer to the struct d40_reg_val
  404. * @init_reg_size: the size of d40_reg_val array
  405. */
  406. struct d40_gen_dmac {
  407. u32 *backup;
  408. u32 backup_size;
  409. u32 realtime_en;
  410. u32 realtime_clear;
  411. u32 high_prio_en;
  412. u32 high_prio_clear;
  413. u32 interrupt_en;
  414. u32 interrupt_clear;
  415. struct d40_interrupt_lookup *il;
  416. u32 il_size;
  417. struct d40_reg_val *init_reg;
  418. u32 init_reg_size;
  419. };
  420. /**
  421. * struct d40_base - The big global struct, one for each probe'd instance.
  422. *
  423. * @interrupt_lock: Lock used to make sure one interrupt is handle a time.
  424. * @execmd_lock: Lock for execute command usage since several channels share
  425. * the same physical register.
  426. * @dev: The device structure.
  427. * @virtbase: The virtual base address of the DMA's register.
  428. * @rev: silicon revision detected.
  429. * @clk: Pointer to the DMA clock structure.
  430. * @phy_start: Physical memory start of the DMA registers.
  431. * @phy_size: Size of the DMA register map.
  432. * @irq: The IRQ number.
  433. * @num_phy_chans: The number of physical channels. Read from HW. This
  434. * is the number of available channels for this driver, not counting "Secure
  435. * mode" allocated physical channels.
  436. * @num_log_chans: The number of logical channels. Calculated from
  437. * num_phy_chans.
  438. * @dma_both: dma_device channels that can do both memcpy and slave transfers.
  439. * @dma_slave: dma_device channels that can do only do slave transfers.
  440. * @dma_memcpy: dma_device channels that can do only do memcpy transfers.
  441. * @phy_chans: Room for all possible physical channels in system.
  442. * @log_chans: Room for all possible logical channels in system.
  443. * @lookup_log_chans: Used to map interrupt number to logical channel. Points
  444. * to log_chans entries.
  445. * @lookup_phy_chans: Used to map interrupt number to physical channel. Points
  446. * to phy_chans entries.
  447. * @plat_data: Pointer to provided platform_data which is the driver
  448. * configuration.
  449. * @lcpa_regulator: Pointer to hold the regulator for the esram bank for lcla.
  450. * @phy_res: Vector containing all physical channels.
  451. * @lcla_pool: lcla pool settings and data.
  452. * @lcpa_base: The virtual mapped address of LCPA.
  453. * @phy_lcpa: The physical address of the LCPA.
  454. * @lcpa_size: The size of the LCPA area.
  455. * @desc_slab: cache for descriptors.
  456. * @reg_val_backup: Here the values of some hardware registers are stored
  457. * before the DMA is powered off. They are restored when the power is back on.
  458. * @reg_val_backup_v4: Backup of registers that only exits on dma40 v3 and
  459. * later
  460. * @reg_val_backup_chan: Backup data for standard channel parameter registers.
  461. * @gcc_pwr_off_mask: Mask to maintain the channels that can be turned off.
  462. * @initialized: true if the dma has been initialized
  463. * @gen_dmac: the struct for generic registers values to represent u8500/8540
  464. * DMA controller
  465. */
  466. struct d40_base {
  467. spinlock_t interrupt_lock;
  468. spinlock_t execmd_lock;
  469. struct device *dev;
  470. void __iomem *virtbase;
  471. u8 rev:4;
  472. struct clk *clk;
  473. phys_addr_t phy_start;
  474. resource_size_t phy_size;
  475. int irq;
  476. int num_phy_chans;
  477. int num_log_chans;
  478. struct device_dma_parameters dma_parms;
  479. struct dma_device dma_both;
  480. struct dma_device dma_slave;
  481. struct dma_device dma_memcpy;
  482. struct d40_chan *phy_chans;
  483. struct d40_chan *log_chans;
  484. struct d40_chan **lookup_log_chans;
  485. struct d40_chan **lookup_phy_chans;
  486. struct stedma40_platform_data *plat_data;
  487. struct regulator *lcpa_regulator;
  488. /* Physical half channels */
  489. struct d40_phy_res *phy_res;
  490. struct d40_lcla_pool lcla_pool;
  491. void *lcpa_base;
  492. dma_addr_t phy_lcpa;
  493. resource_size_t lcpa_size;
  494. struct kmem_cache *desc_slab;
  495. u32 reg_val_backup[BACKUP_REGS_SZ];
  496. u32 reg_val_backup_v4[MAX(BACKUP_REGS_SZ_V4A, BACKUP_REGS_SZ_V4B)];
  497. u32 *reg_val_backup_chan;
  498. u16 gcc_pwr_off_mask;
  499. bool initialized;
  500. struct d40_gen_dmac gen_dmac;
  501. };
  502. static struct device *chan2dev(struct d40_chan *d40c)
  503. {
  504. return &d40c->chan.dev->device;
  505. }
  506. static bool chan_is_physical(struct d40_chan *chan)
  507. {
  508. return chan->log_num == D40_PHY_CHAN;
  509. }
  510. static bool chan_is_logical(struct d40_chan *chan)
  511. {
  512. return !chan_is_physical(chan);
  513. }
  514. static void __iomem *chan_base(struct d40_chan *chan)
  515. {
  516. return chan->base->virtbase + D40_DREG_PCBASE +
  517. chan->phy_chan->num * D40_DREG_PCDELTA;
  518. }
  519. #define d40_err(dev, format, arg...) \
  520. dev_err(dev, "[%s] " format, __func__, ## arg)
  521. #define chan_err(d40c, format, arg...) \
  522. d40_err(chan2dev(d40c), format, ## arg)
  523. static int d40_pool_lli_alloc(struct d40_chan *d40c, struct d40_desc *d40d,
  524. int lli_len)
  525. {
  526. bool is_log = chan_is_logical(d40c);
  527. u32 align;
  528. void *base;
  529. if (is_log)
  530. align = sizeof(struct d40_log_lli);
  531. else
  532. align = sizeof(struct d40_phy_lli);
  533. if (lli_len == 1) {
  534. base = d40d->lli_pool.pre_alloc_lli;
  535. d40d->lli_pool.size = sizeof(d40d->lli_pool.pre_alloc_lli);
  536. d40d->lli_pool.base = NULL;
  537. } else {
  538. d40d->lli_pool.size = lli_len * 2 * align;
  539. base = kmalloc(d40d->lli_pool.size + align, GFP_NOWAIT);
  540. d40d->lli_pool.base = base;
  541. if (d40d->lli_pool.base == NULL)
  542. return -ENOMEM;
  543. }
  544. if (is_log) {
  545. d40d->lli_log.src = PTR_ALIGN(base, align);
  546. d40d->lli_log.dst = d40d->lli_log.src + lli_len;
  547. d40d->lli_pool.dma_addr = 0;
  548. } else {
  549. d40d->lli_phy.src = PTR_ALIGN(base, align);
  550. d40d->lli_phy.dst = d40d->lli_phy.src + lli_len;
  551. d40d->lli_pool.dma_addr = dma_map_single(d40c->base->dev,
  552. d40d->lli_phy.src,
  553. d40d->lli_pool.size,
  554. DMA_TO_DEVICE);
  555. if (dma_mapping_error(d40c->base->dev,
  556. d40d->lli_pool.dma_addr)) {
  557. kfree(d40d->lli_pool.base);
  558. d40d->lli_pool.base = NULL;
  559. d40d->lli_pool.dma_addr = 0;
  560. return -ENOMEM;
  561. }
  562. }
  563. return 0;
  564. }
  565. static void d40_pool_lli_free(struct d40_chan *d40c, struct d40_desc *d40d)
  566. {
  567. if (d40d->lli_pool.dma_addr)
  568. dma_unmap_single(d40c->base->dev, d40d->lli_pool.dma_addr,
  569. d40d->lli_pool.size, DMA_TO_DEVICE);
  570. kfree(d40d->lli_pool.base);
  571. d40d->lli_pool.base = NULL;
  572. d40d->lli_pool.size = 0;
  573. d40d->lli_log.src = NULL;
  574. d40d->lli_log.dst = NULL;
  575. d40d->lli_phy.src = NULL;
  576. d40d->lli_phy.dst = NULL;
  577. }
  578. static int d40_lcla_alloc_one(struct d40_chan *d40c,
  579. struct d40_desc *d40d)
  580. {
  581. unsigned long flags;
  582. int i;
  583. int ret = -EINVAL;
  584. spin_lock_irqsave(&d40c->base->lcla_pool.lock, flags);
  585. /*
  586. * Allocate both src and dst at the same time, therefore the half
  587. * start on 1 since 0 can't be used since zero is used as end marker.
  588. */
  589. for (i = 1 ; i < D40_LCLA_LINK_PER_EVENT_GRP / 2; i++) {
  590. int idx = d40c->phy_chan->num * D40_LCLA_LINK_PER_EVENT_GRP + i;
  591. if (!d40c->base->lcla_pool.alloc_map[idx]) {
  592. d40c->base->lcla_pool.alloc_map[idx] = d40d;
  593. d40d->lcla_alloc++;
  594. ret = i;
  595. break;
  596. }
  597. }
  598. spin_unlock_irqrestore(&d40c->base->lcla_pool.lock, flags);
  599. return ret;
  600. }
  601. static int d40_lcla_free_all(struct d40_chan *d40c,
  602. struct d40_desc *d40d)
  603. {
  604. unsigned long flags;
  605. int i;
  606. int ret = -EINVAL;
  607. if (chan_is_physical(d40c))
  608. return 0;
  609. spin_lock_irqsave(&d40c->base->lcla_pool.lock, flags);
  610. for (i = 1 ; i < D40_LCLA_LINK_PER_EVENT_GRP / 2; i++) {
  611. int idx = d40c->phy_chan->num * D40_LCLA_LINK_PER_EVENT_GRP + i;
  612. if (d40c->base->lcla_pool.alloc_map[idx] == d40d) {
  613. d40c->base->lcla_pool.alloc_map[idx] = NULL;
  614. d40d->lcla_alloc--;
  615. if (d40d->lcla_alloc == 0) {
  616. ret = 0;
  617. break;
  618. }
  619. }
  620. }
  621. spin_unlock_irqrestore(&d40c->base->lcla_pool.lock, flags);
  622. return ret;
  623. }
  624. static void d40_desc_remove(struct d40_desc *d40d)
  625. {
  626. list_del(&d40d->node);
  627. }
  628. static struct d40_desc *d40_desc_get(struct d40_chan *d40c)
  629. {
  630. struct d40_desc *desc = NULL;
  631. if (!list_empty(&d40c->client)) {
  632. struct d40_desc *d;
  633. struct d40_desc *_d;
  634. list_for_each_entry_safe(d, _d, &d40c->client, node) {
  635. if (async_tx_test_ack(&d->txd)) {
  636. d40_desc_remove(d);
  637. desc = d;
  638. memset(desc, 0, sizeof(*desc));
  639. break;
  640. }
  641. }
  642. }
  643. if (!desc)
  644. desc = kmem_cache_zalloc(d40c->base->desc_slab, GFP_NOWAIT);
  645. if (desc)
  646. INIT_LIST_HEAD(&desc->node);
  647. return desc;
  648. }
  649. static void d40_desc_free(struct d40_chan *d40c, struct d40_desc *d40d)
  650. {
  651. d40_pool_lli_free(d40c, d40d);
  652. d40_lcla_free_all(d40c, d40d);
  653. kmem_cache_free(d40c->base->desc_slab, d40d);
  654. }
  655. static void d40_desc_submit(struct d40_chan *d40c, struct d40_desc *desc)
  656. {
  657. list_add_tail(&desc->node, &d40c->active);
  658. }
  659. static void d40_phy_lli_load(struct d40_chan *chan, struct d40_desc *desc)
  660. {
  661. struct d40_phy_lli *lli_dst = desc->lli_phy.dst;
  662. struct d40_phy_lli *lli_src = desc->lli_phy.src;
  663. void __iomem *base = chan_base(chan);
  664. writel(lli_src->reg_cfg, base + D40_CHAN_REG_SSCFG);
  665. writel(lli_src->reg_elt, base + D40_CHAN_REG_SSELT);
  666. writel(lli_src->reg_ptr, base + D40_CHAN_REG_SSPTR);
  667. writel(lli_src->reg_lnk, base + D40_CHAN_REG_SSLNK);
  668. writel(lli_dst->reg_cfg, base + D40_CHAN_REG_SDCFG);
  669. writel(lli_dst->reg_elt, base + D40_CHAN_REG_SDELT);
  670. writel(lli_dst->reg_ptr, base + D40_CHAN_REG_SDPTR);
  671. writel(lli_dst->reg_lnk, base + D40_CHAN_REG_SDLNK);
  672. }
  673. static void d40_desc_done(struct d40_chan *d40c, struct d40_desc *desc)
  674. {
  675. list_add_tail(&desc->node, &d40c->done);
  676. }
  677. static void d40_log_lli_to_lcxa(struct d40_chan *chan, struct d40_desc *desc)
  678. {
  679. struct d40_lcla_pool *pool = &chan->base->lcla_pool;
  680. struct d40_log_lli_bidir *lli = &desc->lli_log;
  681. int lli_current = desc->lli_current;
  682. int lli_len = desc->lli_len;
  683. bool cyclic = desc->cyclic;
  684. int curr_lcla = -EINVAL;
  685. int first_lcla = 0;
  686. bool use_esram_lcla = chan->base->plat_data->use_esram_lcla;
  687. bool linkback;
  688. /*
  689. * We may have partially running cyclic transfers, in case we did't get
  690. * enough LCLA entries.
  691. */
  692. linkback = cyclic && lli_current == 0;
  693. /*
  694. * For linkback, we need one LCLA even with only one link, because we
  695. * can't link back to the one in LCPA space
  696. */
  697. if (linkback || (lli_len - lli_current > 1)) {
  698. /*
  699. * If the channel is expected to use only soft_lli don't
  700. * allocate a lcla. This is to avoid a HW issue that exists
  701. * in some controller during a peripheral to memory transfer
  702. * that uses linked lists.
  703. */
  704. if (!(chan->phy_chan->use_soft_lli &&
  705. chan->dma_cfg.dir == STEDMA40_PERIPH_TO_MEM))
  706. curr_lcla = d40_lcla_alloc_one(chan, desc);
  707. first_lcla = curr_lcla;
  708. }
  709. /*
  710. * For linkback, we normally load the LCPA in the loop since we need to
  711. * link it to the second LCLA and not the first. However, if we
  712. * couldn't even get a first LCLA, then we have to run in LCPA and
  713. * reload manually.
  714. */
  715. if (!linkback || curr_lcla == -EINVAL) {
  716. unsigned int flags = 0;
  717. if (curr_lcla == -EINVAL)
  718. flags |= LLI_TERM_INT;
  719. d40_log_lli_lcpa_write(chan->lcpa,
  720. &lli->dst[lli_current],
  721. &lli->src[lli_current],
  722. curr_lcla,
  723. flags);
  724. lli_current++;
  725. }
  726. if (curr_lcla < 0)
  727. goto out;
  728. for (; lli_current < lli_len; lli_current++) {
  729. unsigned int lcla_offset = chan->phy_chan->num * 1024 +
  730. 8 * curr_lcla * 2;
  731. struct d40_log_lli *lcla = pool->base + lcla_offset;
  732. unsigned int flags = 0;
  733. int next_lcla;
  734. if (lli_current + 1 < lli_len)
  735. next_lcla = d40_lcla_alloc_one(chan, desc);
  736. else
  737. next_lcla = linkback ? first_lcla : -EINVAL;
  738. if (cyclic || next_lcla == -EINVAL)
  739. flags |= LLI_TERM_INT;
  740. if (linkback && curr_lcla == first_lcla) {
  741. /* First link goes in both LCPA and LCLA */
  742. d40_log_lli_lcpa_write(chan->lcpa,
  743. &lli->dst[lli_current],
  744. &lli->src[lli_current],
  745. next_lcla, flags);
  746. }
  747. /*
  748. * One unused LCLA in the cyclic case if the very first
  749. * next_lcla fails...
  750. */
  751. d40_log_lli_lcla_write(lcla,
  752. &lli->dst[lli_current],
  753. &lli->src[lli_current],
  754. next_lcla, flags);
  755. /*
  756. * Cache maintenance is not needed if lcla is
  757. * mapped in esram
  758. */
  759. if (!use_esram_lcla) {
  760. dma_sync_single_range_for_device(chan->base->dev,
  761. pool->dma_addr, lcla_offset,
  762. 2 * sizeof(struct d40_log_lli),
  763. DMA_TO_DEVICE);
  764. }
  765. curr_lcla = next_lcla;
  766. if (curr_lcla == -EINVAL || curr_lcla == first_lcla) {
  767. lli_current++;
  768. break;
  769. }
  770. }
  771. out:
  772. desc->lli_current = lli_current;
  773. }
  774. static void d40_desc_load(struct d40_chan *d40c, struct d40_desc *d40d)
  775. {
  776. if (chan_is_physical(d40c)) {
  777. d40_phy_lli_load(d40c, d40d);
  778. d40d->lli_current = d40d->lli_len;
  779. } else
  780. d40_log_lli_to_lcxa(d40c, d40d);
  781. }
  782. static struct d40_desc *d40_first_active_get(struct d40_chan *d40c)
  783. {
  784. struct d40_desc *d;
  785. if (list_empty(&d40c->active))
  786. return NULL;
  787. d = list_first_entry(&d40c->active,
  788. struct d40_desc,
  789. node);
  790. return d;
  791. }
  792. /* remove desc from current queue and add it to the pending_queue */
  793. static void d40_desc_queue(struct d40_chan *d40c, struct d40_desc *desc)
  794. {
  795. d40_desc_remove(desc);
  796. desc->is_in_client_list = false;
  797. list_add_tail(&desc->node, &d40c->pending_queue);
  798. }
  799. static struct d40_desc *d40_first_pending(struct d40_chan *d40c)
  800. {
  801. struct d40_desc *d;
  802. if (list_empty(&d40c->pending_queue))
  803. return NULL;
  804. d = list_first_entry(&d40c->pending_queue,
  805. struct d40_desc,
  806. node);
  807. return d;
  808. }
  809. static struct d40_desc *d40_first_queued(struct d40_chan *d40c)
  810. {
  811. struct d40_desc *d;
  812. if (list_empty(&d40c->queue))
  813. return NULL;
  814. d = list_first_entry(&d40c->queue,
  815. struct d40_desc,
  816. node);
  817. return d;
  818. }
  819. static struct d40_desc *d40_first_done(struct d40_chan *d40c)
  820. {
  821. if (list_empty(&d40c->done))
  822. return NULL;
  823. return list_first_entry(&d40c->done, struct d40_desc, node);
  824. }
  825. static int d40_psize_2_burst_size(bool is_log, int psize)
  826. {
  827. if (is_log) {
  828. if (psize == STEDMA40_PSIZE_LOG_1)
  829. return 1;
  830. } else {
  831. if (psize == STEDMA40_PSIZE_PHY_1)
  832. return 1;
  833. }
  834. return 2 << psize;
  835. }
  836. /*
  837. * The dma only supports transmitting packages up to
  838. * STEDMA40_MAX_SEG_SIZE << data_width. Calculate the total number of
  839. * dma elements required to send the entire sg list
  840. */
  841. static int d40_size_2_dmalen(int size, u32 data_width1, u32 data_width2)
  842. {
  843. int dmalen;
  844. u32 max_w = max(data_width1, data_width2);
  845. u32 min_w = min(data_width1, data_width2);
  846. u32 seg_max = ALIGN(STEDMA40_MAX_SEG_SIZE << min_w, 1 << max_w);
  847. if (seg_max > STEDMA40_MAX_SEG_SIZE)
  848. seg_max -= (1 << max_w);
  849. if (!IS_ALIGNED(size, 1 << max_w))
  850. return -EINVAL;
  851. if (size <= seg_max)
  852. dmalen = 1;
  853. else {
  854. dmalen = size / seg_max;
  855. if (dmalen * seg_max < size)
  856. dmalen++;
  857. }
  858. return dmalen;
  859. }
  860. static int d40_sg_2_dmalen(struct scatterlist *sgl, int sg_len,
  861. u32 data_width1, u32 data_width2)
  862. {
  863. struct scatterlist *sg;
  864. int i;
  865. int len = 0;
  866. int ret;
  867. for_each_sg(sgl, sg, sg_len, i) {
  868. ret = d40_size_2_dmalen(sg_dma_len(sg),
  869. data_width1, data_width2);
  870. if (ret < 0)
  871. return ret;
  872. len += ret;
  873. }
  874. return len;
  875. }
  876. #ifdef CONFIG_PM
  877. static void dma40_backup(void __iomem *baseaddr, u32 *backup,
  878. u32 *regaddr, int num, bool save)
  879. {
  880. int i;
  881. for (i = 0; i < num; i++) {
  882. void __iomem *addr = baseaddr + regaddr[i];
  883. if (save)
  884. backup[i] = readl_relaxed(addr);
  885. else
  886. writel_relaxed(backup[i], addr);
  887. }
  888. }
  889. static void d40_save_restore_registers(struct d40_base *base, bool save)
  890. {
  891. int i;
  892. /* Save/Restore channel specific registers */
  893. for (i = 0; i < base->num_phy_chans; i++) {
  894. void __iomem *addr;
  895. int idx;
  896. if (base->phy_res[i].reserved)
  897. continue;
  898. addr = base->virtbase + D40_DREG_PCBASE + i * D40_DREG_PCDELTA;
  899. idx = i * ARRAY_SIZE(d40_backup_regs_chan);
  900. dma40_backup(addr, &base->reg_val_backup_chan[idx],
  901. d40_backup_regs_chan,
  902. ARRAY_SIZE(d40_backup_regs_chan),
  903. save);
  904. }
  905. /* Save/Restore global registers */
  906. dma40_backup(base->virtbase, base->reg_val_backup,
  907. d40_backup_regs, ARRAY_SIZE(d40_backup_regs),
  908. save);
  909. /* Save/Restore registers only existing on dma40 v3 and later */
  910. if (base->gen_dmac.backup)
  911. dma40_backup(base->virtbase, base->reg_val_backup_v4,
  912. base->gen_dmac.backup,
  913. base->gen_dmac.backup_size,
  914. save);
  915. }
  916. #else
  917. static void d40_save_restore_registers(struct d40_base *base, bool save)
  918. {
  919. }
  920. #endif
  921. static int __d40_execute_command_phy(struct d40_chan *d40c,
  922. enum d40_command command)
  923. {
  924. u32 status;
  925. int i;
  926. void __iomem *active_reg;
  927. int ret = 0;
  928. unsigned long flags;
  929. u32 wmask;
  930. if (command == D40_DMA_STOP) {
  931. ret = __d40_execute_command_phy(d40c, D40_DMA_SUSPEND_REQ);
  932. if (ret)
  933. return ret;
  934. }
  935. spin_lock_irqsave(&d40c->base->execmd_lock, flags);
  936. if (d40c->phy_chan->num % 2 == 0)
  937. active_reg = d40c->base->virtbase + D40_DREG_ACTIVE;
  938. else
  939. active_reg = d40c->base->virtbase + D40_DREG_ACTIVO;
  940. if (command == D40_DMA_SUSPEND_REQ) {
  941. status = (readl(active_reg) &
  942. D40_CHAN_POS_MASK(d40c->phy_chan->num)) >>
  943. D40_CHAN_POS(d40c->phy_chan->num);
  944. if (status == D40_DMA_SUSPENDED || status == D40_DMA_STOP)
  945. goto done;
  946. }
  947. wmask = 0xffffffff & ~(D40_CHAN_POS_MASK(d40c->phy_chan->num));
  948. writel(wmask | (command << D40_CHAN_POS(d40c->phy_chan->num)),
  949. active_reg);
  950. if (command == D40_DMA_SUSPEND_REQ) {
  951. for (i = 0 ; i < D40_SUSPEND_MAX_IT; i++) {
  952. status = (readl(active_reg) &
  953. D40_CHAN_POS_MASK(d40c->phy_chan->num)) >>
  954. D40_CHAN_POS(d40c->phy_chan->num);
  955. cpu_relax();
  956. /*
  957. * Reduce the number of bus accesses while
  958. * waiting for the DMA to suspend.
  959. */
  960. udelay(3);
  961. if (status == D40_DMA_STOP ||
  962. status == D40_DMA_SUSPENDED)
  963. break;
  964. }
  965. if (i == D40_SUSPEND_MAX_IT) {
  966. chan_err(d40c,
  967. "unable to suspend the chl %d (log: %d) status %x\n",
  968. d40c->phy_chan->num, d40c->log_num,
  969. status);
  970. dump_stack();
  971. ret = -EBUSY;
  972. }
  973. }
  974. done:
  975. spin_unlock_irqrestore(&d40c->base->execmd_lock, flags);
  976. return ret;
  977. }
  978. static void d40_term_all(struct d40_chan *d40c)
  979. {
  980. struct d40_desc *d40d;
  981. struct d40_desc *_d;
  982. /* Release completed descriptors */
  983. while ((d40d = d40_first_done(d40c))) {
  984. d40_desc_remove(d40d);
  985. d40_desc_free(d40c, d40d);
  986. }
  987. /* Release active descriptors */
  988. while ((d40d = d40_first_active_get(d40c))) {
  989. d40_desc_remove(d40d);
  990. d40_desc_free(d40c, d40d);
  991. }
  992. /* Release queued descriptors waiting for transfer */
  993. while ((d40d = d40_first_queued(d40c))) {
  994. d40_desc_remove(d40d);
  995. d40_desc_free(d40c, d40d);
  996. }
  997. /* Release pending descriptors */
  998. while ((d40d = d40_first_pending(d40c))) {
  999. d40_desc_remove(d40d);
  1000. d40_desc_free(d40c, d40d);
  1001. }
  1002. /* Release client owned descriptors */
  1003. if (!list_empty(&d40c->client))
  1004. list_for_each_entry_safe(d40d, _d, &d40c->client, node) {
  1005. d40_desc_remove(d40d);
  1006. d40_desc_free(d40c, d40d);
  1007. }
  1008. /* Release descriptors in prepare queue */
  1009. if (!list_empty(&d40c->prepare_queue))
  1010. list_for_each_entry_safe(d40d, _d,
  1011. &d40c->prepare_queue, node) {
  1012. d40_desc_remove(d40d);
  1013. d40_desc_free(d40c, d40d);
  1014. }
  1015. d40c->pending_tx = 0;
  1016. }
  1017. static void __d40_config_set_event(struct d40_chan *d40c,
  1018. enum d40_events event_type, u32 event,
  1019. int reg)
  1020. {
  1021. void __iomem *addr = chan_base(d40c) + reg;
  1022. int tries;
  1023. u32 status;
  1024. switch (event_type) {
  1025. case D40_DEACTIVATE_EVENTLINE:
  1026. writel((D40_DEACTIVATE_EVENTLINE << D40_EVENTLINE_POS(event))
  1027. | ~D40_EVENTLINE_MASK(event), addr);
  1028. break;
  1029. case D40_SUSPEND_REQ_EVENTLINE:
  1030. status = (readl(addr) & D40_EVENTLINE_MASK(event)) >>
  1031. D40_EVENTLINE_POS(event);
  1032. if (status == D40_DEACTIVATE_EVENTLINE ||
  1033. status == D40_SUSPEND_REQ_EVENTLINE)
  1034. break;
  1035. writel((D40_SUSPEND_REQ_EVENTLINE << D40_EVENTLINE_POS(event))
  1036. | ~D40_EVENTLINE_MASK(event), addr);
  1037. for (tries = 0 ; tries < D40_SUSPEND_MAX_IT; tries++) {
  1038. status = (readl(addr) & D40_EVENTLINE_MASK(event)) >>
  1039. D40_EVENTLINE_POS(event);
  1040. cpu_relax();
  1041. /*
  1042. * Reduce the number of bus accesses while
  1043. * waiting for the DMA to suspend.
  1044. */
  1045. udelay(3);
  1046. if (status == D40_DEACTIVATE_EVENTLINE)
  1047. break;
  1048. }
  1049. if (tries == D40_SUSPEND_MAX_IT) {
  1050. chan_err(d40c,
  1051. "unable to stop the event_line chl %d (log: %d)"
  1052. "status %x\n", d40c->phy_chan->num,
  1053. d40c->log_num, status);
  1054. }
  1055. break;
  1056. case D40_ACTIVATE_EVENTLINE:
  1057. /*
  1058. * The hardware sometimes doesn't register the enable when src and dst
  1059. * event lines are active on the same logical channel. Retry to ensure
  1060. * it does. Usually only one retry is sufficient.
  1061. */
  1062. tries = 100;
  1063. while (--tries) {
  1064. writel((D40_ACTIVATE_EVENTLINE <<
  1065. D40_EVENTLINE_POS(event)) |
  1066. ~D40_EVENTLINE_MASK(event), addr);
  1067. if (readl(addr) & D40_EVENTLINE_MASK(event))
  1068. break;
  1069. }
  1070. if (tries != 99)
  1071. dev_dbg(chan2dev(d40c),
  1072. "[%s] workaround enable S%cLNK (%d tries)\n",
  1073. __func__, reg == D40_CHAN_REG_SSLNK ? 'S' : 'D',
  1074. 100 - tries);
  1075. WARN_ON(!tries);
  1076. break;
  1077. case D40_ROUND_EVENTLINE:
  1078. BUG();
  1079. break;
  1080. }
  1081. }
  1082. static void d40_config_set_event(struct d40_chan *d40c,
  1083. enum d40_events event_type)
  1084. {
  1085. /* Enable event line connected to device (or memcpy) */
  1086. if ((d40c->dma_cfg.dir == STEDMA40_PERIPH_TO_MEM) ||
  1087. (d40c->dma_cfg.dir == STEDMA40_PERIPH_TO_PERIPH)) {
  1088. u32 event = D40_TYPE_TO_EVENT(d40c->dma_cfg.src_dev_type);
  1089. __d40_config_set_event(d40c, event_type, event,
  1090. D40_CHAN_REG_SSLNK);
  1091. }
  1092. if (d40c->dma_cfg.dir != STEDMA40_PERIPH_TO_MEM) {
  1093. u32 event = D40_TYPE_TO_EVENT(d40c->dma_cfg.dst_dev_type);
  1094. __d40_config_set_event(d40c, event_type, event,
  1095. D40_CHAN_REG_SDLNK);
  1096. }
  1097. }
  1098. static u32 d40_chan_has_events(struct d40_chan *d40c)
  1099. {
  1100. void __iomem *chanbase = chan_base(d40c);
  1101. u32 val;
  1102. val = readl(chanbase + D40_CHAN_REG_SSLNK);
  1103. val |= readl(chanbase + D40_CHAN_REG_SDLNK);
  1104. return val;
  1105. }
  1106. static int
  1107. __d40_execute_command_log(struct d40_chan *d40c, enum d40_command command)
  1108. {
  1109. unsigned long flags;
  1110. int ret = 0;
  1111. u32 active_status;
  1112. void __iomem *active_reg;
  1113. if (d40c->phy_chan->num % 2 == 0)
  1114. active_reg = d40c->base->virtbase + D40_DREG_ACTIVE;
  1115. else
  1116. active_reg = d40c->base->virtbase + D40_DREG_ACTIVO;
  1117. spin_lock_irqsave(&d40c->phy_chan->lock, flags);
  1118. switch (command) {
  1119. case D40_DMA_STOP:
  1120. case D40_DMA_SUSPEND_REQ:
  1121. active_status = (readl(active_reg) &
  1122. D40_CHAN_POS_MASK(d40c->phy_chan->num)) >>
  1123. D40_CHAN_POS(d40c->phy_chan->num);
  1124. if (active_status == D40_DMA_RUN)
  1125. d40_config_set_event(d40c, D40_SUSPEND_REQ_EVENTLINE);
  1126. else
  1127. d40_config_set_event(d40c, D40_DEACTIVATE_EVENTLINE);
  1128. if (!d40_chan_has_events(d40c) && (command == D40_DMA_STOP))
  1129. ret = __d40_execute_command_phy(d40c, command);
  1130. break;
  1131. case D40_DMA_RUN:
  1132. d40_config_set_event(d40c, D40_ACTIVATE_EVENTLINE);
  1133. ret = __d40_execute_command_phy(d40c, command);
  1134. break;
  1135. case D40_DMA_SUSPENDED:
  1136. BUG();
  1137. break;
  1138. }
  1139. spin_unlock_irqrestore(&d40c->phy_chan->lock, flags);
  1140. return ret;
  1141. }
  1142. static int d40_channel_execute_command(struct d40_chan *d40c,
  1143. enum d40_command command)
  1144. {
  1145. if (chan_is_logical(d40c))
  1146. return __d40_execute_command_log(d40c, command);
  1147. else
  1148. return __d40_execute_command_phy(d40c, command);
  1149. }
  1150. static u32 d40_get_prmo(struct d40_chan *d40c)
  1151. {
  1152. static const unsigned int phy_map[] = {
  1153. [STEDMA40_PCHAN_BASIC_MODE]
  1154. = D40_DREG_PRMO_PCHAN_BASIC,
  1155. [STEDMA40_PCHAN_MODULO_MODE]
  1156. = D40_DREG_PRMO_PCHAN_MODULO,
  1157. [STEDMA40_PCHAN_DOUBLE_DST_MODE]
  1158. = D40_DREG_PRMO_PCHAN_DOUBLE_DST,
  1159. };
  1160. static const unsigned int log_map[] = {
  1161. [STEDMA40_LCHAN_SRC_PHY_DST_LOG]
  1162. = D40_DREG_PRMO_LCHAN_SRC_PHY_DST_LOG,
  1163. [STEDMA40_LCHAN_SRC_LOG_DST_PHY]
  1164. = D40_DREG_PRMO_LCHAN_SRC_LOG_DST_PHY,
  1165. [STEDMA40_LCHAN_SRC_LOG_DST_LOG]
  1166. = D40_DREG_PRMO_LCHAN_SRC_LOG_DST_LOG,
  1167. };
  1168. if (chan_is_physical(d40c))
  1169. return phy_map[d40c->dma_cfg.mode_opt];
  1170. else
  1171. return log_map[d40c->dma_cfg.mode_opt];
  1172. }
  1173. static void d40_config_write(struct d40_chan *d40c)
  1174. {
  1175. u32 addr_base;
  1176. u32 var;
  1177. /* Odd addresses are even addresses + 4 */
  1178. addr_base = (d40c->phy_chan->num % 2) * 4;
  1179. /* Setup channel mode to logical or physical */
  1180. var = ((u32)(chan_is_logical(d40c)) + 1) <<
  1181. D40_CHAN_POS(d40c->phy_chan->num);
  1182. writel(var, d40c->base->virtbase + D40_DREG_PRMSE + addr_base);
  1183. /* Setup operational mode option register */
  1184. var = d40_get_prmo(d40c) << D40_CHAN_POS(d40c->phy_chan->num);
  1185. writel(var, d40c->base->virtbase + D40_DREG_PRMOE + addr_base);
  1186. if (chan_is_logical(d40c)) {
  1187. int lidx = (d40c->phy_chan->num << D40_SREG_ELEM_LOG_LIDX_POS)
  1188. & D40_SREG_ELEM_LOG_LIDX_MASK;
  1189. void __iomem *chanbase = chan_base(d40c);
  1190. /* Set default config for CFG reg */
  1191. writel(d40c->src_def_cfg, chanbase + D40_CHAN_REG_SSCFG);
  1192. writel(d40c->dst_def_cfg, chanbase + D40_CHAN_REG_SDCFG);
  1193. /* Set LIDX for lcla */
  1194. writel(lidx, chanbase + D40_CHAN_REG_SSELT);
  1195. writel(lidx, chanbase + D40_CHAN_REG_SDELT);
  1196. /* Clear LNK which will be used by d40_chan_has_events() */
  1197. writel(0, chanbase + D40_CHAN_REG_SSLNK);
  1198. writel(0, chanbase + D40_CHAN_REG_SDLNK);
  1199. }
  1200. }
  1201. static u32 d40_residue(struct d40_chan *d40c)
  1202. {
  1203. u32 num_elt;
  1204. if (chan_is_logical(d40c))
  1205. num_elt = (readl(&d40c->lcpa->lcsp2) & D40_MEM_LCSP2_ECNT_MASK)
  1206. >> D40_MEM_LCSP2_ECNT_POS;
  1207. else {
  1208. u32 val = readl(chan_base(d40c) + D40_CHAN_REG_SDELT);
  1209. num_elt = (val & D40_SREG_ELEM_PHY_ECNT_MASK)
  1210. >> D40_SREG_ELEM_PHY_ECNT_POS;
  1211. }
  1212. return num_elt * (1 << d40c->dma_cfg.dst_info.data_width);
  1213. }
  1214. static bool d40_tx_is_linked(struct d40_chan *d40c)
  1215. {
  1216. bool is_link;
  1217. if (chan_is_logical(d40c))
  1218. is_link = readl(&d40c->lcpa->lcsp3) & D40_MEM_LCSP3_DLOS_MASK;
  1219. else
  1220. is_link = readl(chan_base(d40c) + D40_CHAN_REG_SDLNK)
  1221. & D40_SREG_LNK_PHYS_LNK_MASK;
  1222. return is_link;
  1223. }
  1224. static int d40_pause(struct d40_chan *d40c)
  1225. {
  1226. int res = 0;
  1227. unsigned long flags;
  1228. if (!d40c->busy)
  1229. return 0;
  1230. pm_runtime_get_sync(d40c->base->dev);
  1231. spin_lock_irqsave(&d40c->lock, flags);
  1232. res = d40_channel_execute_command(d40c, D40_DMA_SUSPEND_REQ);
  1233. pm_runtime_mark_last_busy(d40c->base->dev);
  1234. pm_runtime_put_autosuspend(d40c->base->dev);
  1235. spin_unlock_irqrestore(&d40c->lock, flags);
  1236. return res;
  1237. }
  1238. static int d40_resume(struct d40_chan *d40c)
  1239. {
  1240. int res = 0;
  1241. unsigned long flags;
  1242. if (!d40c->busy)
  1243. return 0;
  1244. spin_lock_irqsave(&d40c->lock, flags);
  1245. pm_runtime_get_sync(d40c->base->dev);
  1246. /* If bytes left to transfer or linked tx resume job */
  1247. if (d40_residue(d40c) || d40_tx_is_linked(d40c))
  1248. res = d40_channel_execute_command(d40c, D40_DMA_RUN);
  1249. pm_runtime_mark_last_busy(d40c->base->dev);
  1250. pm_runtime_put_autosuspend(d40c->base->dev);
  1251. spin_unlock_irqrestore(&d40c->lock, flags);
  1252. return res;
  1253. }
  1254. static dma_cookie_t d40_tx_submit(struct dma_async_tx_descriptor *tx)
  1255. {
  1256. struct d40_chan *d40c = container_of(tx->chan,
  1257. struct d40_chan,
  1258. chan);
  1259. struct d40_desc *d40d = container_of(tx, struct d40_desc, txd);
  1260. unsigned long flags;
  1261. dma_cookie_t cookie;
  1262. spin_lock_irqsave(&d40c->lock, flags);
  1263. cookie = dma_cookie_assign(tx);
  1264. d40_desc_queue(d40c, d40d);
  1265. spin_unlock_irqrestore(&d40c->lock, flags);
  1266. return cookie;
  1267. }
  1268. static int d40_start(struct d40_chan *d40c)
  1269. {
  1270. return d40_channel_execute_command(d40c, D40_DMA_RUN);
  1271. }
  1272. static struct d40_desc *d40_queue_start(struct d40_chan *d40c)
  1273. {
  1274. struct d40_desc *d40d;
  1275. int err;
  1276. /* Start queued jobs, if any */
  1277. d40d = d40_first_queued(d40c);
  1278. if (d40d != NULL) {
  1279. if (!d40c->busy) {
  1280. d40c->busy = true;
  1281. pm_runtime_get_sync(d40c->base->dev);
  1282. }
  1283. /* Remove from queue */
  1284. d40_desc_remove(d40d);
  1285. /* Add to active queue */
  1286. d40_desc_submit(d40c, d40d);
  1287. /* Initiate DMA job */
  1288. d40_desc_load(d40c, d40d);
  1289. /* Start dma job */
  1290. err = d40_start(d40c);
  1291. if (err)
  1292. return NULL;
  1293. }
  1294. return d40d;
  1295. }
  1296. /* called from interrupt context */
  1297. static void dma_tc_handle(struct d40_chan *d40c)
  1298. {
  1299. struct d40_desc *d40d;
  1300. /* Get first active entry from list */
  1301. d40d = d40_first_active_get(d40c);
  1302. if (d40d == NULL)
  1303. return;
  1304. if (d40d->cyclic) {
  1305. /*
  1306. * If this was a paritially loaded list, we need to reloaded
  1307. * it, and only when the list is completed. We need to check
  1308. * for done because the interrupt will hit for every link, and
  1309. * not just the last one.
  1310. */
  1311. if (d40d->lli_current < d40d->lli_len
  1312. && !d40_tx_is_linked(d40c)
  1313. && !d40_residue(d40c)) {
  1314. d40_lcla_free_all(d40c, d40d);
  1315. d40_desc_load(d40c, d40d);
  1316. (void) d40_start(d40c);
  1317. if (d40d->lli_current == d40d->lli_len)
  1318. d40d->lli_current = 0;
  1319. }
  1320. } else {
  1321. d40_lcla_free_all(d40c, d40d);
  1322. if (d40d->lli_current < d40d->lli_len) {
  1323. d40_desc_load(d40c, d40d);
  1324. /* Start dma job */
  1325. (void) d40_start(d40c);
  1326. return;
  1327. }
  1328. if (d40_queue_start(d40c) == NULL)
  1329. d40c->busy = false;
  1330. pm_runtime_mark_last_busy(d40c->base->dev);
  1331. pm_runtime_put_autosuspend(d40c->base->dev);
  1332. }
  1333. d40_desc_remove(d40d);
  1334. d40_desc_done(d40c, d40d);
  1335. d40c->pending_tx++;
  1336. tasklet_schedule(&d40c->tasklet);
  1337. }
  1338. static void dma_tasklet(unsigned long data)
  1339. {
  1340. struct d40_chan *d40c = (struct d40_chan *) data;
  1341. struct d40_desc *d40d;
  1342. unsigned long flags;
  1343. dma_async_tx_callback callback;
  1344. void *callback_param;
  1345. spin_lock_irqsave(&d40c->lock, flags);
  1346. /* Get first entry from the done list */
  1347. d40d = d40_first_done(d40c);
  1348. if (d40d == NULL) {
  1349. /* Check if we have reached here for cyclic job */
  1350. d40d = d40_first_active_get(d40c);
  1351. if (d40d == NULL || !d40d->cyclic)
  1352. goto err;
  1353. }
  1354. if (!d40d->cyclic)
  1355. dma_cookie_complete(&d40d->txd);
  1356. /*
  1357. * If terminating a channel pending_tx is set to zero.
  1358. * This prevents any finished active jobs to return to the client.
  1359. */
  1360. if (d40c->pending_tx == 0) {
  1361. spin_unlock_irqrestore(&d40c->lock, flags);
  1362. return;
  1363. }
  1364. /* Callback to client */
  1365. callback = d40d->txd.callback;
  1366. callback_param = d40d->txd.callback_param;
  1367. if (!d40d->cyclic) {
  1368. if (async_tx_test_ack(&d40d->txd)) {
  1369. d40_desc_remove(d40d);
  1370. d40_desc_free(d40c, d40d);
  1371. } else if (!d40d->is_in_client_list) {
  1372. d40_desc_remove(d40d);
  1373. d40_lcla_free_all(d40c, d40d);
  1374. list_add_tail(&d40d->node, &d40c->client);
  1375. d40d->is_in_client_list = true;
  1376. }
  1377. }
  1378. d40c->pending_tx--;
  1379. if (d40c->pending_tx)
  1380. tasklet_schedule(&d40c->tasklet);
  1381. spin_unlock_irqrestore(&d40c->lock, flags);
  1382. if (callback && (d40d->txd.flags & DMA_PREP_INTERRUPT))
  1383. callback(callback_param);
  1384. return;
  1385. err:
  1386. /* Rescue manouver if receiving double interrupts */
  1387. if (d40c->pending_tx > 0)
  1388. d40c->pending_tx--;
  1389. spin_unlock_irqrestore(&d40c->lock, flags);
  1390. }
  1391. static irqreturn_t d40_handle_interrupt(int irq, void *data)
  1392. {
  1393. int i;
  1394. u32 idx;
  1395. u32 row;
  1396. long chan = -1;
  1397. struct d40_chan *d40c;
  1398. unsigned long flags;
  1399. struct d40_base *base = data;
  1400. u32 regs[base->gen_dmac.il_size];
  1401. struct d40_interrupt_lookup *il = base->gen_dmac.il;
  1402. u32 il_size = base->gen_dmac.il_size;
  1403. spin_lock_irqsave(&base->interrupt_lock, flags);
  1404. /* Read interrupt status of both logical and physical channels */
  1405. for (i = 0; i < il_size; i++)
  1406. regs[i] = readl(base->virtbase + il[i].src);
  1407. for (;;) {
  1408. chan = find_next_bit((unsigned long *)regs,
  1409. BITS_PER_LONG * il_size, chan + 1);
  1410. /* No more set bits found? */
  1411. if (chan == BITS_PER_LONG * il_size)
  1412. break;
  1413. row = chan / BITS_PER_LONG;
  1414. idx = chan & (BITS_PER_LONG - 1);
  1415. /* ACK interrupt */
  1416. writel(1 << idx, base->virtbase + il[row].clr);
  1417. if (il[row].offset == D40_PHY_CHAN)
  1418. d40c = base->lookup_phy_chans[idx];
  1419. else
  1420. d40c = base->lookup_log_chans[il[row].offset + idx];
  1421. spin_lock(&d40c->lock);
  1422. if (!il[row].is_error)
  1423. dma_tc_handle(d40c);
  1424. else
  1425. d40_err(base->dev, "IRQ chan: %ld offset %d idx %d\n",
  1426. chan, il[row].offset, idx);
  1427. spin_unlock(&d40c->lock);
  1428. }
  1429. spin_unlock_irqrestore(&base->interrupt_lock, flags);
  1430. return IRQ_HANDLED;
  1431. }
  1432. static int d40_validate_conf(struct d40_chan *d40c,
  1433. struct stedma40_chan_cfg *conf)
  1434. {
  1435. int res = 0;
  1436. u32 dst_event_group = D40_TYPE_TO_GROUP(conf->dst_dev_type);
  1437. u32 src_event_group = D40_TYPE_TO_GROUP(conf->src_dev_type);
  1438. bool is_log = conf->mode == STEDMA40_MODE_LOGICAL;
  1439. if (!conf->dir) {
  1440. chan_err(d40c, "Invalid direction.\n");
  1441. res = -EINVAL;
  1442. }
  1443. if (conf->dst_dev_type != STEDMA40_DEV_DST_MEMORY &&
  1444. d40c->base->plat_data->dev_tx[conf->dst_dev_type] == 0 &&
  1445. d40c->runtime_addr == 0) {
  1446. chan_err(d40c, "Invalid TX channel address (%d)\n",
  1447. conf->dst_dev_type);
  1448. res = -EINVAL;
  1449. }
  1450. if (conf->src_dev_type != STEDMA40_DEV_SRC_MEMORY &&
  1451. d40c->base->plat_data->dev_rx[conf->src_dev_type] == 0 &&
  1452. d40c->runtime_addr == 0) {
  1453. chan_err(d40c, "Invalid RX channel address (%d)\n",
  1454. conf->src_dev_type);
  1455. res = -EINVAL;
  1456. }
  1457. if (conf->dir == STEDMA40_MEM_TO_PERIPH &&
  1458. dst_event_group == STEDMA40_DEV_DST_MEMORY) {
  1459. chan_err(d40c, "Invalid dst\n");
  1460. res = -EINVAL;
  1461. }
  1462. if (conf->dir == STEDMA40_PERIPH_TO_MEM &&
  1463. src_event_group == STEDMA40_DEV_SRC_MEMORY) {
  1464. chan_err(d40c, "Invalid src\n");
  1465. res = -EINVAL;
  1466. }
  1467. if (src_event_group == STEDMA40_DEV_SRC_MEMORY &&
  1468. dst_event_group == STEDMA40_DEV_DST_MEMORY && is_log) {
  1469. chan_err(d40c, "No event line\n");
  1470. res = -EINVAL;
  1471. }
  1472. if (conf->dir == STEDMA40_PERIPH_TO_PERIPH &&
  1473. (src_event_group != dst_event_group)) {
  1474. chan_err(d40c, "Invalid event group\n");
  1475. res = -EINVAL;
  1476. }
  1477. if (conf->dir == STEDMA40_PERIPH_TO_PERIPH) {
  1478. /*
  1479. * DMAC HW supports it. Will be added to this driver,
  1480. * in case any dma client requires it.
  1481. */
  1482. chan_err(d40c, "periph to periph not supported\n");
  1483. res = -EINVAL;
  1484. }
  1485. if (d40_psize_2_burst_size(is_log, conf->src_info.psize) *
  1486. (1 << conf->src_info.data_width) !=
  1487. d40_psize_2_burst_size(is_log, conf->dst_info.psize) *
  1488. (1 << conf->dst_info.data_width)) {
  1489. /*
  1490. * The DMAC hardware only supports
  1491. * src (burst x width) == dst (burst x width)
  1492. */
  1493. chan_err(d40c, "src (burst x width) != dst (burst x width)\n");
  1494. res = -EINVAL;
  1495. }
  1496. return res;
  1497. }
  1498. static bool d40_alloc_mask_set(struct d40_phy_res *phy,
  1499. bool is_src, int log_event_line, bool is_log,
  1500. bool *first_user)
  1501. {
  1502. unsigned long flags;
  1503. spin_lock_irqsave(&phy->lock, flags);
  1504. *first_user = ((phy->allocated_src | phy->allocated_dst)
  1505. == D40_ALLOC_FREE);
  1506. if (!is_log) {
  1507. /* Physical interrupts are masked per physical full channel */
  1508. if (phy->allocated_src == D40_ALLOC_FREE &&
  1509. phy->allocated_dst == D40_ALLOC_FREE) {
  1510. phy->allocated_dst = D40_ALLOC_PHY;
  1511. phy->allocated_src = D40_ALLOC_PHY;
  1512. goto found;
  1513. } else
  1514. goto not_found;
  1515. }
  1516. /* Logical channel */
  1517. if (is_src) {
  1518. if (phy->allocated_src == D40_ALLOC_PHY)
  1519. goto not_found;
  1520. if (phy->allocated_src == D40_ALLOC_FREE)
  1521. phy->allocated_src = D40_ALLOC_LOG_FREE;
  1522. if (!(phy->allocated_src & (1 << log_event_line))) {
  1523. phy->allocated_src |= 1 << log_event_line;
  1524. goto found;
  1525. } else
  1526. goto not_found;
  1527. } else {
  1528. if (phy->allocated_dst == D40_ALLOC_PHY)
  1529. goto not_found;
  1530. if (phy->allocated_dst == D40_ALLOC_FREE)
  1531. phy->allocated_dst = D40_ALLOC_LOG_FREE;
  1532. if (!(phy->allocated_dst & (1 << log_event_line))) {
  1533. phy->allocated_dst |= 1 << log_event_line;
  1534. goto found;
  1535. } else
  1536. goto not_found;
  1537. }
  1538. not_found:
  1539. spin_unlock_irqrestore(&phy->lock, flags);
  1540. return false;
  1541. found:
  1542. spin_unlock_irqrestore(&phy->lock, flags);
  1543. return true;
  1544. }
  1545. static bool d40_alloc_mask_free(struct d40_phy_res *phy, bool is_src,
  1546. int log_event_line)
  1547. {
  1548. unsigned long flags;
  1549. bool is_free = false;
  1550. spin_lock_irqsave(&phy->lock, flags);
  1551. if (!log_event_line) {
  1552. phy->allocated_dst = D40_ALLOC_FREE;
  1553. phy->allocated_src = D40_ALLOC_FREE;
  1554. is_free = true;
  1555. goto out;
  1556. }
  1557. /* Logical channel */
  1558. if (is_src) {
  1559. phy->allocated_src &= ~(1 << log_event_line);
  1560. if (phy->allocated_src == D40_ALLOC_LOG_FREE)
  1561. phy->allocated_src = D40_ALLOC_FREE;
  1562. } else {
  1563. phy->allocated_dst &= ~(1 << log_event_line);
  1564. if (phy->allocated_dst == D40_ALLOC_LOG_FREE)
  1565. phy->allocated_dst = D40_ALLOC_FREE;
  1566. }
  1567. is_free = ((phy->allocated_src | phy->allocated_dst) ==
  1568. D40_ALLOC_FREE);
  1569. out:
  1570. spin_unlock_irqrestore(&phy->lock, flags);
  1571. return is_free;
  1572. }
  1573. static int d40_allocate_channel(struct d40_chan *d40c, bool *first_phy_user)
  1574. {
  1575. int dev_type;
  1576. int event_group;
  1577. int event_line;
  1578. struct d40_phy_res *phys;
  1579. int i;
  1580. int j;
  1581. int log_num;
  1582. int num_phy_chans;
  1583. bool is_src;
  1584. bool is_log = d40c->dma_cfg.mode == STEDMA40_MODE_LOGICAL;
  1585. phys = d40c->base->phy_res;
  1586. num_phy_chans = d40c->base->num_phy_chans;
  1587. if (d40c->dma_cfg.dir == STEDMA40_PERIPH_TO_MEM) {
  1588. dev_type = d40c->dma_cfg.src_dev_type;
  1589. log_num = 2 * dev_type;
  1590. is_src = true;
  1591. } else if (d40c->dma_cfg.dir == STEDMA40_MEM_TO_PERIPH ||
  1592. d40c->dma_cfg.dir == STEDMA40_MEM_TO_MEM) {
  1593. /* dst event lines are used for logical memcpy */
  1594. dev_type = d40c->dma_cfg.dst_dev_type;
  1595. log_num = 2 * dev_type + 1;
  1596. is_src = false;
  1597. } else
  1598. return -EINVAL;
  1599. event_group = D40_TYPE_TO_GROUP(dev_type);
  1600. event_line = D40_TYPE_TO_EVENT(dev_type);
  1601. if (!is_log) {
  1602. if (d40c->dma_cfg.dir == STEDMA40_MEM_TO_MEM) {
  1603. /* Find physical half channel */
  1604. if (d40c->dma_cfg.use_fixed_channel) {
  1605. i = d40c->dma_cfg.phy_channel;
  1606. if (d40_alloc_mask_set(&phys[i], is_src,
  1607. 0, is_log,
  1608. first_phy_user))
  1609. goto found_phy;
  1610. } else {
  1611. for (i = 0; i < num_phy_chans; i++) {
  1612. if (d40_alloc_mask_set(&phys[i], is_src,
  1613. 0, is_log,
  1614. first_phy_user))
  1615. goto found_phy;
  1616. }
  1617. }
  1618. } else
  1619. for (j = 0; j < d40c->base->num_phy_chans; j += 8) {
  1620. int phy_num = j + event_group * 2;
  1621. for (i = phy_num; i < phy_num + 2; i++) {
  1622. if (d40_alloc_mask_set(&phys[i],
  1623. is_src,
  1624. 0,
  1625. is_log,
  1626. first_phy_user))
  1627. goto found_phy;
  1628. }
  1629. }
  1630. return -EINVAL;
  1631. found_phy:
  1632. d40c->phy_chan = &phys[i];
  1633. d40c->log_num = D40_PHY_CHAN;
  1634. goto out;
  1635. }
  1636. if (dev_type == -1)
  1637. return -EINVAL;
  1638. /* Find logical channel */
  1639. for (j = 0; j < d40c->base->num_phy_chans; j += 8) {
  1640. int phy_num = j + event_group * 2;
  1641. if (d40c->dma_cfg.use_fixed_channel) {
  1642. i = d40c->dma_cfg.phy_channel;
  1643. if ((i != phy_num) && (i != phy_num + 1)) {
  1644. dev_err(chan2dev(d40c),
  1645. "invalid fixed phy channel %d\n", i);
  1646. return -EINVAL;
  1647. }
  1648. if (d40_alloc_mask_set(&phys[i], is_src, event_line,
  1649. is_log, first_phy_user))
  1650. goto found_log;
  1651. dev_err(chan2dev(d40c),
  1652. "could not allocate fixed phy channel %d\n", i);
  1653. return -EINVAL;
  1654. }
  1655. /*
  1656. * Spread logical channels across all available physical rather
  1657. * than pack every logical channel at the first available phy
  1658. * channels.
  1659. */
  1660. if (is_src) {
  1661. for (i = phy_num; i < phy_num + 2; i++) {
  1662. if (d40_alloc_mask_set(&phys[i], is_src,
  1663. event_line, is_log,
  1664. first_phy_user))
  1665. goto found_log;
  1666. }
  1667. } else {
  1668. for (i = phy_num + 1; i >= phy_num; i--) {
  1669. if (d40_alloc_mask_set(&phys[i], is_src,
  1670. event_line, is_log,
  1671. first_phy_user))
  1672. goto found_log;
  1673. }
  1674. }
  1675. }
  1676. return -EINVAL;
  1677. found_log:
  1678. d40c->phy_chan = &phys[i];
  1679. d40c->log_num = log_num;
  1680. out:
  1681. if (is_log)
  1682. d40c->base->lookup_log_chans[d40c->log_num] = d40c;
  1683. else
  1684. d40c->base->lookup_phy_chans[d40c->phy_chan->num] = d40c;
  1685. return 0;
  1686. }
  1687. static int d40_config_memcpy(struct d40_chan *d40c)
  1688. {
  1689. dma_cap_mask_t cap = d40c->chan.device->cap_mask;
  1690. if (dma_has_cap(DMA_MEMCPY, cap) && !dma_has_cap(DMA_SLAVE, cap)) {
  1691. d40c->dma_cfg = *d40c->base->plat_data->memcpy_conf_log;
  1692. d40c->dma_cfg.src_dev_type = STEDMA40_DEV_SRC_MEMORY;
  1693. d40c->dma_cfg.dst_dev_type = d40c->base->plat_data->
  1694. memcpy[d40c->chan.chan_id];
  1695. } else if (dma_has_cap(DMA_MEMCPY, cap) &&
  1696. dma_has_cap(DMA_SLAVE, cap)) {
  1697. d40c->dma_cfg = *d40c->base->plat_data->memcpy_conf_phy;
  1698. } else {
  1699. chan_err(d40c, "No memcpy\n");
  1700. return -EINVAL;
  1701. }
  1702. return 0;
  1703. }
  1704. static int d40_free_dma(struct d40_chan *d40c)
  1705. {
  1706. int res = 0;
  1707. u32 event;
  1708. struct d40_phy_res *phy = d40c->phy_chan;
  1709. bool is_src;
  1710. /* Terminate all queued and active transfers */
  1711. d40_term_all(d40c);
  1712. if (phy == NULL) {
  1713. chan_err(d40c, "phy == null\n");
  1714. return -EINVAL;
  1715. }
  1716. if (phy->allocated_src == D40_ALLOC_FREE &&
  1717. phy->allocated_dst == D40_ALLOC_FREE) {
  1718. chan_err(d40c, "channel already free\n");
  1719. return -EINVAL;
  1720. }
  1721. if (d40c->dma_cfg.dir == STEDMA40_MEM_TO_PERIPH ||
  1722. d40c->dma_cfg.dir == STEDMA40_MEM_TO_MEM) {
  1723. event = D40_TYPE_TO_EVENT(d40c->dma_cfg.dst_dev_type);
  1724. is_src = false;
  1725. } else if (d40c->dma_cfg.dir == STEDMA40_PERIPH_TO_MEM) {
  1726. event = D40_TYPE_TO_EVENT(d40c->dma_cfg.src_dev_type);
  1727. is_src = true;
  1728. } else {
  1729. chan_err(d40c, "Unknown direction\n");
  1730. return -EINVAL;
  1731. }
  1732. pm_runtime_get_sync(d40c->base->dev);
  1733. res = d40_channel_execute_command(d40c, D40_DMA_STOP);
  1734. if (res) {
  1735. chan_err(d40c, "stop failed\n");
  1736. goto out;
  1737. }
  1738. d40_alloc_mask_free(phy, is_src, chan_is_logical(d40c) ? event : 0);
  1739. if (chan_is_logical(d40c))
  1740. d40c->base->lookup_log_chans[d40c->log_num] = NULL;
  1741. else
  1742. d40c->base->lookup_phy_chans[phy->num] = NULL;
  1743. if (d40c->busy) {
  1744. pm_runtime_mark_last_busy(d40c->base->dev);
  1745. pm_runtime_put_autosuspend(d40c->base->dev);
  1746. }
  1747. d40c->busy = false;
  1748. d40c->phy_chan = NULL;
  1749. d40c->configured = false;
  1750. out:
  1751. pm_runtime_mark_last_busy(d40c->base->dev);
  1752. pm_runtime_put_autosuspend(d40c->base->dev);
  1753. return res;
  1754. }
  1755. static bool d40_is_paused(struct d40_chan *d40c)
  1756. {
  1757. void __iomem *chanbase = chan_base(d40c);
  1758. bool is_paused = false;
  1759. unsigned long flags;
  1760. void __iomem *active_reg;
  1761. u32 status;
  1762. u32 event;
  1763. spin_lock_irqsave(&d40c->lock, flags);
  1764. if (chan_is_physical(d40c)) {
  1765. if (d40c->phy_chan->num % 2 == 0)
  1766. active_reg = d40c->base->virtbase + D40_DREG_ACTIVE;
  1767. else
  1768. active_reg = d40c->base->virtbase + D40_DREG_ACTIVO;
  1769. status = (readl(active_reg) &
  1770. D40_CHAN_POS_MASK(d40c->phy_chan->num)) >>
  1771. D40_CHAN_POS(d40c->phy_chan->num);
  1772. if (status == D40_DMA_SUSPENDED || status == D40_DMA_STOP)
  1773. is_paused = true;
  1774. goto _exit;
  1775. }
  1776. if (d40c->dma_cfg.dir == STEDMA40_MEM_TO_PERIPH ||
  1777. d40c->dma_cfg.dir == STEDMA40_MEM_TO_MEM) {
  1778. event = D40_TYPE_TO_EVENT(d40c->dma_cfg.dst_dev_type);
  1779. status = readl(chanbase + D40_CHAN_REG_SDLNK);
  1780. } else if (d40c->dma_cfg.dir == STEDMA40_PERIPH_TO_MEM) {
  1781. event = D40_TYPE_TO_EVENT(d40c->dma_cfg.src_dev_type);
  1782. status = readl(chanbase + D40_CHAN_REG_SSLNK);
  1783. } else {
  1784. chan_err(d40c, "Unknown direction\n");
  1785. goto _exit;
  1786. }
  1787. status = (status & D40_EVENTLINE_MASK(event)) >>
  1788. D40_EVENTLINE_POS(event);
  1789. if (status != D40_DMA_RUN)
  1790. is_paused = true;
  1791. _exit:
  1792. spin_unlock_irqrestore(&d40c->lock, flags);
  1793. return is_paused;
  1794. }
  1795. static u32 stedma40_residue(struct dma_chan *chan)
  1796. {
  1797. struct d40_chan *d40c =
  1798. container_of(chan, struct d40_chan, chan);
  1799. u32 bytes_left;
  1800. unsigned long flags;
  1801. spin_lock_irqsave(&d40c->lock, flags);
  1802. bytes_left = d40_residue(d40c);
  1803. spin_unlock_irqrestore(&d40c->lock, flags);
  1804. return bytes_left;
  1805. }
  1806. static int
  1807. d40_prep_sg_log(struct d40_chan *chan, struct d40_desc *desc,
  1808. struct scatterlist *sg_src, struct scatterlist *sg_dst,
  1809. unsigned int sg_len, dma_addr_t src_dev_addr,
  1810. dma_addr_t dst_dev_addr)
  1811. {
  1812. struct stedma40_chan_cfg *cfg = &chan->dma_cfg;
  1813. struct stedma40_half_channel_info *src_info = &cfg->src_info;
  1814. struct stedma40_half_channel_info *dst_info = &cfg->dst_info;
  1815. int ret;
  1816. ret = d40_log_sg_to_lli(sg_src, sg_len,
  1817. src_dev_addr,
  1818. desc->lli_log.src,
  1819. chan->log_def.lcsp1,
  1820. src_info->data_width,
  1821. dst_info->data_width);
  1822. ret = d40_log_sg_to_lli(sg_dst, sg_len,
  1823. dst_dev_addr,
  1824. desc->lli_log.dst,
  1825. chan->log_def.lcsp3,
  1826. dst_info->data_width,
  1827. src_info->data_width);
  1828. return ret < 0 ? ret : 0;
  1829. }
  1830. static int
  1831. d40_prep_sg_phy(struct d40_chan *chan, struct d40_desc *desc,
  1832. struct scatterlist *sg_src, struct scatterlist *sg_dst,
  1833. unsigned int sg_len, dma_addr_t src_dev_addr,
  1834. dma_addr_t dst_dev_addr)
  1835. {
  1836. struct stedma40_chan_cfg *cfg = &chan->dma_cfg;
  1837. struct stedma40_half_channel_info *src_info = &cfg->src_info;
  1838. struct stedma40_half_channel_info *dst_info = &cfg->dst_info;
  1839. unsigned long flags = 0;
  1840. int ret;
  1841. if (desc->cyclic)
  1842. flags |= LLI_CYCLIC | LLI_TERM_INT;
  1843. ret = d40_phy_sg_to_lli(sg_src, sg_len, src_dev_addr,
  1844. desc->lli_phy.src,
  1845. virt_to_phys(desc->lli_phy.src),
  1846. chan->src_def_cfg,
  1847. src_info, dst_info, flags);
  1848. ret = d40_phy_sg_to_lli(sg_dst, sg_len, dst_dev_addr,
  1849. desc->lli_phy.dst,
  1850. virt_to_phys(desc->lli_phy.dst),
  1851. chan->dst_def_cfg,
  1852. dst_info, src_info, flags);
  1853. dma_sync_single_for_device(chan->base->dev, desc->lli_pool.dma_addr,
  1854. desc->lli_pool.size, DMA_TO_DEVICE);
  1855. return ret < 0 ? ret : 0;
  1856. }
  1857. static struct d40_desc *
  1858. d40_prep_desc(struct d40_chan *chan, struct scatterlist *sg,
  1859. unsigned int sg_len, unsigned long dma_flags)
  1860. {
  1861. struct stedma40_chan_cfg *cfg = &chan->dma_cfg;
  1862. struct d40_desc *desc;
  1863. int ret;
  1864. desc = d40_desc_get(chan);
  1865. if (!desc)
  1866. return NULL;
  1867. desc->lli_len = d40_sg_2_dmalen(sg, sg_len, cfg->src_info.data_width,
  1868. cfg->dst_info.data_width);
  1869. if (desc->lli_len < 0) {
  1870. chan_err(chan, "Unaligned size\n");
  1871. goto err;
  1872. }
  1873. ret = d40_pool_lli_alloc(chan, desc, desc->lli_len);
  1874. if (ret < 0) {
  1875. chan_err(chan, "Could not allocate lli\n");
  1876. goto err;
  1877. }
  1878. desc->lli_current = 0;
  1879. desc->txd.flags = dma_flags;
  1880. desc->txd.tx_submit = d40_tx_submit;
  1881. dma_async_tx_descriptor_init(&desc->txd, &chan->chan);
  1882. return desc;
  1883. err:
  1884. d40_desc_free(chan, desc);
  1885. return NULL;
  1886. }
  1887. static dma_addr_t
  1888. d40_get_dev_addr(struct d40_chan *chan, enum dma_transfer_direction direction)
  1889. {
  1890. struct stedma40_platform_data *plat = chan->base->plat_data;
  1891. struct stedma40_chan_cfg *cfg = &chan->dma_cfg;
  1892. dma_addr_t addr = 0;
  1893. if (chan->runtime_addr)
  1894. return chan->runtime_addr;
  1895. if (direction == DMA_DEV_TO_MEM)
  1896. addr = plat->dev_rx[cfg->src_dev_type];
  1897. else if (direction == DMA_MEM_TO_DEV)
  1898. addr = plat->dev_tx[cfg->dst_dev_type];
  1899. return addr;
  1900. }
  1901. static struct dma_async_tx_descriptor *
  1902. d40_prep_sg(struct dma_chan *dchan, struct scatterlist *sg_src,
  1903. struct scatterlist *sg_dst, unsigned int sg_len,
  1904. enum dma_transfer_direction direction, unsigned long dma_flags)
  1905. {
  1906. struct d40_chan *chan = container_of(dchan, struct d40_chan, chan);
  1907. dma_addr_t src_dev_addr = 0;
  1908. dma_addr_t dst_dev_addr = 0;
  1909. struct d40_desc *desc;
  1910. unsigned long flags;
  1911. int ret;
  1912. if (!chan->phy_chan) {
  1913. chan_err(chan, "Cannot prepare unallocated channel\n");
  1914. return NULL;
  1915. }
  1916. spin_lock_irqsave(&chan->lock, flags);
  1917. desc = d40_prep_desc(chan, sg_src, sg_len, dma_flags);
  1918. if (desc == NULL)
  1919. goto err;
  1920. if (sg_next(&sg_src[sg_len - 1]) == sg_src)
  1921. desc->cyclic = true;
  1922. if (direction != DMA_TRANS_NONE) {
  1923. dma_addr_t dev_addr = d40_get_dev_addr(chan, direction);
  1924. if (direction == DMA_DEV_TO_MEM)
  1925. src_dev_addr = dev_addr;
  1926. else if (direction == DMA_MEM_TO_DEV)
  1927. dst_dev_addr = dev_addr;
  1928. }
  1929. if (chan_is_logical(chan))
  1930. ret = d40_prep_sg_log(chan, desc, sg_src, sg_dst,
  1931. sg_len, src_dev_addr, dst_dev_addr);
  1932. else
  1933. ret = d40_prep_sg_phy(chan, desc, sg_src, sg_dst,
  1934. sg_len, src_dev_addr, dst_dev_addr);
  1935. if (ret) {
  1936. chan_err(chan, "Failed to prepare %s sg job: %d\n",
  1937. chan_is_logical(chan) ? "log" : "phy", ret);
  1938. goto err;
  1939. }
  1940. /*
  1941. * add descriptor to the prepare queue in order to be able
  1942. * to free them later in terminate_all
  1943. */
  1944. list_add_tail(&desc->node, &chan->prepare_queue);
  1945. spin_unlock_irqrestore(&chan->lock, flags);
  1946. return &desc->txd;
  1947. err:
  1948. if (desc)
  1949. d40_desc_free(chan, desc);
  1950. spin_unlock_irqrestore(&chan->lock, flags);
  1951. return NULL;
  1952. }
  1953. bool stedma40_filter(struct dma_chan *chan, void *data)
  1954. {
  1955. struct stedma40_chan_cfg *info = data;
  1956. struct d40_chan *d40c =
  1957. container_of(chan, struct d40_chan, chan);
  1958. int err;
  1959. if (data) {
  1960. err = d40_validate_conf(d40c, info);
  1961. if (!err)
  1962. d40c->dma_cfg = *info;
  1963. } else
  1964. err = d40_config_memcpy(d40c);
  1965. if (!err)
  1966. d40c->configured = true;
  1967. return err == 0;
  1968. }
  1969. EXPORT_SYMBOL(stedma40_filter);
  1970. static void __d40_set_prio_rt(struct d40_chan *d40c, int dev_type, bool src)
  1971. {
  1972. bool realtime = d40c->dma_cfg.realtime;
  1973. bool highprio = d40c->dma_cfg.high_priority;
  1974. u32 rtreg;
  1975. u32 event = D40_TYPE_TO_EVENT(dev_type);
  1976. u32 group = D40_TYPE_TO_GROUP(dev_type);
  1977. u32 bit = 1 << event;
  1978. u32 prioreg;
  1979. struct d40_gen_dmac *dmac = &d40c->base->gen_dmac;
  1980. rtreg = realtime ? dmac->realtime_en : dmac->realtime_clear;
  1981. /*
  1982. * Due to a hardware bug, in some cases a logical channel triggered by
  1983. * a high priority destination event line can generate extra packet
  1984. * transactions.
  1985. *
  1986. * The workaround is to not set the high priority level for the
  1987. * destination event lines that trigger logical channels.
  1988. */
  1989. if (!src && chan_is_logical(d40c))
  1990. highprio = false;
  1991. prioreg = highprio ? dmac->high_prio_en : dmac->high_prio_clear;
  1992. /* Destination event lines are stored in the upper halfword */
  1993. if (!src)
  1994. bit <<= 16;
  1995. writel(bit, d40c->base->virtbase + prioreg + group * 4);
  1996. writel(bit, d40c->base->virtbase + rtreg + group * 4);
  1997. }
  1998. static void d40_set_prio_realtime(struct d40_chan *d40c)
  1999. {
  2000. if (d40c->base->rev < 3)
  2001. return;
  2002. if ((d40c->dma_cfg.dir == STEDMA40_PERIPH_TO_MEM) ||
  2003. (d40c->dma_cfg.dir == STEDMA40_PERIPH_TO_PERIPH))
  2004. __d40_set_prio_rt(d40c, d40c->dma_cfg.src_dev_type, true);
  2005. if ((d40c->dma_cfg.dir == STEDMA40_MEM_TO_PERIPH) ||
  2006. (d40c->dma_cfg.dir == STEDMA40_PERIPH_TO_PERIPH))
  2007. __d40_set_prio_rt(d40c, d40c->dma_cfg.dst_dev_type, false);
  2008. }
  2009. /* DMA ENGINE functions */
  2010. static int d40_alloc_chan_resources(struct dma_chan *chan)
  2011. {
  2012. int err;
  2013. unsigned long flags;
  2014. struct d40_chan *d40c =
  2015. container_of(chan, struct d40_chan, chan);
  2016. bool is_free_phy;
  2017. spin_lock_irqsave(&d40c->lock, flags);
  2018. dma_cookie_init(chan);
  2019. /* If no dma configuration is set use default configuration (memcpy) */
  2020. if (!d40c->configured) {
  2021. err = d40_config_memcpy(d40c);
  2022. if (err) {
  2023. chan_err(d40c, "Failed to configure memcpy channel\n");
  2024. goto fail;
  2025. }
  2026. }
  2027. err = d40_allocate_channel(d40c, &is_free_phy);
  2028. if (err) {
  2029. chan_err(d40c, "Failed to allocate channel\n");
  2030. d40c->configured = false;
  2031. goto fail;
  2032. }
  2033. pm_runtime_get_sync(d40c->base->dev);
  2034. /* Fill in basic CFG register values */
  2035. d40_phy_cfg(&d40c->dma_cfg, &d40c->src_def_cfg,
  2036. &d40c->dst_def_cfg, chan_is_logical(d40c));
  2037. d40_set_prio_realtime(d40c);
  2038. if (chan_is_logical(d40c)) {
  2039. d40_log_cfg(&d40c->dma_cfg,
  2040. &d40c->log_def.lcsp1, &d40c->log_def.lcsp3);
  2041. if (d40c->dma_cfg.dir == STEDMA40_PERIPH_TO_MEM)
  2042. d40c->lcpa = d40c->base->lcpa_base +
  2043. d40c->dma_cfg.src_dev_type * D40_LCPA_CHAN_SIZE;
  2044. else
  2045. d40c->lcpa = d40c->base->lcpa_base +
  2046. d40c->dma_cfg.dst_dev_type *
  2047. D40_LCPA_CHAN_SIZE + D40_LCPA_CHAN_DST_DELTA;
  2048. }
  2049. dev_dbg(chan2dev(d40c), "allocated %s channel (phy %d%s)\n",
  2050. chan_is_logical(d40c) ? "logical" : "physical",
  2051. d40c->phy_chan->num,
  2052. d40c->dma_cfg.use_fixed_channel ? ", fixed" : "");
  2053. /*
  2054. * Only write channel configuration to the DMA if the physical
  2055. * resource is free. In case of multiple logical channels
  2056. * on the same physical resource, only the first write is necessary.
  2057. */
  2058. if (is_free_phy)
  2059. d40_config_write(d40c);
  2060. fail:
  2061. pm_runtime_mark_last_busy(d40c->base->dev);
  2062. pm_runtime_put_autosuspend(d40c->base->dev);
  2063. spin_unlock_irqrestore(&d40c->lock, flags);
  2064. return err;
  2065. }
  2066. static void d40_free_chan_resources(struct dma_chan *chan)
  2067. {
  2068. struct d40_chan *d40c =
  2069. container_of(chan, struct d40_chan, chan);
  2070. int err;
  2071. unsigned long flags;
  2072. if (d40c->phy_chan == NULL) {
  2073. chan_err(d40c, "Cannot free unallocated channel\n");
  2074. return;
  2075. }
  2076. spin_lock_irqsave(&d40c->lock, flags);
  2077. err = d40_free_dma(d40c);
  2078. if (err)
  2079. chan_err(d40c, "Failed to free channel\n");
  2080. spin_unlock_irqrestore(&d40c->lock, flags);
  2081. }
  2082. static struct dma_async_tx_descriptor *d40_prep_memcpy(struct dma_chan *chan,
  2083. dma_addr_t dst,
  2084. dma_addr_t src,
  2085. size_t size,
  2086. unsigned long dma_flags)
  2087. {
  2088. struct scatterlist dst_sg;
  2089. struct scatterlist src_sg;
  2090. sg_init_table(&dst_sg, 1);
  2091. sg_init_table(&src_sg, 1);
  2092. sg_dma_address(&dst_sg) = dst;
  2093. sg_dma_address(&src_sg) = src;
  2094. sg_dma_len(&dst_sg) = size;
  2095. sg_dma_len(&src_sg) = size;
  2096. return d40_prep_sg(chan, &src_sg, &dst_sg, 1, DMA_NONE, dma_flags);
  2097. }
  2098. static struct dma_async_tx_descriptor *
  2099. d40_prep_memcpy_sg(struct dma_chan *chan,
  2100. struct scatterlist *dst_sg, unsigned int dst_nents,
  2101. struct scatterlist *src_sg, unsigned int src_nents,
  2102. unsigned long dma_flags)
  2103. {
  2104. if (dst_nents != src_nents)
  2105. return NULL;
  2106. return d40_prep_sg(chan, src_sg, dst_sg, src_nents, DMA_NONE, dma_flags);
  2107. }
  2108. static struct dma_async_tx_descriptor *
  2109. d40_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
  2110. unsigned int sg_len, enum dma_transfer_direction direction,
  2111. unsigned long dma_flags, void *context)
  2112. {
  2113. if (direction != DMA_DEV_TO_MEM && direction != DMA_MEM_TO_DEV)
  2114. return NULL;
  2115. return d40_prep_sg(chan, sgl, sgl, sg_len, direction, dma_flags);
  2116. }
  2117. static struct dma_async_tx_descriptor *
  2118. dma40_prep_dma_cyclic(struct dma_chan *chan, dma_addr_t dma_addr,
  2119. size_t buf_len, size_t period_len,
  2120. enum dma_transfer_direction direction, unsigned long flags,
  2121. void *context)
  2122. {
  2123. unsigned int periods = buf_len / period_len;
  2124. struct dma_async_tx_descriptor *txd;
  2125. struct scatterlist *sg;
  2126. int i;
  2127. sg = kcalloc(periods + 1, sizeof(struct scatterlist), GFP_NOWAIT);
  2128. for (i = 0; i < periods; i++) {
  2129. sg_dma_address(&sg[i]) = dma_addr;
  2130. sg_dma_len(&sg[i]) = period_len;
  2131. dma_addr += period_len;
  2132. }
  2133. sg[periods].offset = 0;
  2134. sg_dma_len(&sg[periods]) = 0;
  2135. sg[periods].page_link =
  2136. ((unsigned long)sg | 0x01) & ~0x02;
  2137. txd = d40_prep_sg(chan, sg, sg, periods, direction,
  2138. DMA_PREP_INTERRUPT);
  2139. kfree(sg);
  2140. return txd;
  2141. }
  2142. static enum dma_status d40_tx_status(struct dma_chan *chan,
  2143. dma_cookie_t cookie,
  2144. struct dma_tx_state *txstate)
  2145. {
  2146. struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
  2147. enum dma_status ret;
  2148. if (d40c->phy_chan == NULL) {
  2149. chan_err(d40c, "Cannot read status of unallocated channel\n");
  2150. return -EINVAL;
  2151. }
  2152. ret = dma_cookie_status(chan, cookie, txstate);
  2153. if (ret != DMA_SUCCESS)
  2154. dma_set_residue(txstate, stedma40_residue(chan));
  2155. if (d40_is_paused(d40c))
  2156. ret = DMA_PAUSED;
  2157. return ret;
  2158. }
  2159. static void d40_issue_pending(struct dma_chan *chan)
  2160. {
  2161. struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
  2162. unsigned long flags;
  2163. if (d40c->phy_chan == NULL) {
  2164. chan_err(d40c, "Channel is not allocated!\n");
  2165. return;
  2166. }
  2167. spin_lock_irqsave(&d40c->lock, flags);
  2168. list_splice_tail_init(&d40c->pending_queue, &d40c->queue);
  2169. /* Busy means that queued jobs are already being processed */
  2170. if (!d40c->busy)
  2171. (void) d40_queue_start(d40c);
  2172. spin_unlock_irqrestore(&d40c->lock, flags);
  2173. }
  2174. static void d40_terminate_all(struct dma_chan *chan)
  2175. {
  2176. unsigned long flags;
  2177. struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
  2178. int ret;
  2179. spin_lock_irqsave(&d40c->lock, flags);
  2180. pm_runtime_get_sync(d40c->base->dev);
  2181. ret = d40_channel_execute_command(d40c, D40_DMA_STOP);
  2182. if (ret)
  2183. chan_err(d40c, "Failed to stop channel\n");
  2184. d40_term_all(d40c);
  2185. pm_runtime_mark_last_busy(d40c->base->dev);
  2186. pm_runtime_put_autosuspend(d40c->base->dev);
  2187. if (d40c->busy) {
  2188. pm_runtime_mark_last_busy(d40c->base->dev);
  2189. pm_runtime_put_autosuspend(d40c->base->dev);
  2190. }
  2191. d40c->busy = false;
  2192. spin_unlock_irqrestore(&d40c->lock, flags);
  2193. }
  2194. static int
  2195. dma40_config_to_halfchannel(struct d40_chan *d40c,
  2196. struct stedma40_half_channel_info *info,
  2197. enum dma_slave_buswidth width,
  2198. u32 maxburst)
  2199. {
  2200. enum stedma40_periph_data_width addr_width;
  2201. int psize;
  2202. switch (width) {
  2203. case DMA_SLAVE_BUSWIDTH_1_BYTE:
  2204. addr_width = STEDMA40_BYTE_WIDTH;
  2205. break;
  2206. case DMA_SLAVE_BUSWIDTH_2_BYTES:
  2207. addr_width = STEDMA40_HALFWORD_WIDTH;
  2208. break;
  2209. case DMA_SLAVE_BUSWIDTH_4_BYTES:
  2210. addr_width = STEDMA40_WORD_WIDTH;
  2211. break;
  2212. case DMA_SLAVE_BUSWIDTH_8_BYTES:
  2213. addr_width = STEDMA40_DOUBLEWORD_WIDTH;
  2214. break;
  2215. default:
  2216. dev_err(d40c->base->dev,
  2217. "illegal peripheral address width "
  2218. "requested (%d)\n",
  2219. width);
  2220. return -EINVAL;
  2221. }
  2222. if (chan_is_logical(d40c)) {
  2223. if (maxburst >= 16)
  2224. psize = STEDMA40_PSIZE_LOG_16;
  2225. else if (maxburst >= 8)
  2226. psize = STEDMA40_PSIZE_LOG_8;
  2227. else if (maxburst >= 4)
  2228. psize = STEDMA40_PSIZE_LOG_4;
  2229. else
  2230. psize = STEDMA40_PSIZE_LOG_1;
  2231. } else {
  2232. if (maxburst >= 16)
  2233. psize = STEDMA40_PSIZE_PHY_16;
  2234. else if (maxburst >= 8)
  2235. psize = STEDMA40_PSIZE_PHY_8;
  2236. else if (maxburst >= 4)
  2237. psize = STEDMA40_PSIZE_PHY_4;
  2238. else
  2239. psize = STEDMA40_PSIZE_PHY_1;
  2240. }
  2241. info->data_width = addr_width;
  2242. info->psize = psize;
  2243. info->flow_ctrl = STEDMA40_NO_FLOW_CTRL;
  2244. return 0;
  2245. }
  2246. /* Runtime reconfiguration extension */
  2247. static int d40_set_runtime_config(struct dma_chan *chan,
  2248. struct dma_slave_config *config)
  2249. {
  2250. struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
  2251. struct stedma40_chan_cfg *cfg = &d40c->dma_cfg;
  2252. enum dma_slave_buswidth src_addr_width, dst_addr_width;
  2253. dma_addr_t config_addr;
  2254. u32 src_maxburst, dst_maxburst;
  2255. int ret;
  2256. src_addr_width = config->src_addr_width;
  2257. src_maxburst = config->src_maxburst;
  2258. dst_addr_width = config->dst_addr_width;
  2259. dst_maxburst = config->dst_maxburst;
  2260. if (config->direction == DMA_DEV_TO_MEM) {
  2261. dma_addr_t dev_addr_rx =
  2262. d40c->base->plat_data->dev_rx[cfg->src_dev_type];
  2263. config_addr = config->src_addr;
  2264. if (dev_addr_rx)
  2265. dev_dbg(d40c->base->dev,
  2266. "channel has a pre-wired RX address %08x "
  2267. "overriding with %08x\n",
  2268. dev_addr_rx, config_addr);
  2269. if (cfg->dir != STEDMA40_PERIPH_TO_MEM)
  2270. dev_dbg(d40c->base->dev,
  2271. "channel was not configured for peripheral "
  2272. "to memory transfer (%d) overriding\n",
  2273. cfg->dir);
  2274. cfg->dir = STEDMA40_PERIPH_TO_MEM;
  2275. /* Configure the memory side */
  2276. if (dst_addr_width == DMA_SLAVE_BUSWIDTH_UNDEFINED)
  2277. dst_addr_width = src_addr_width;
  2278. if (dst_maxburst == 0)
  2279. dst_maxburst = src_maxburst;
  2280. } else if (config->direction == DMA_MEM_TO_DEV) {
  2281. dma_addr_t dev_addr_tx =
  2282. d40c->base->plat_data->dev_tx[cfg->dst_dev_type];
  2283. config_addr = config->dst_addr;
  2284. if (dev_addr_tx)
  2285. dev_dbg(d40c->base->dev,
  2286. "channel has a pre-wired TX address %08x "
  2287. "overriding with %08x\n",
  2288. dev_addr_tx, config_addr);
  2289. if (cfg->dir != STEDMA40_MEM_TO_PERIPH)
  2290. dev_dbg(d40c->base->dev,
  2291. "channel was not configured for memory "
  2292. "to peripheral transfer (%d) overriding\n",
  2293. cfg->dir);
  2294. cfg->dir = STEDMA40_MEM_TO_PERIPH;
  2295. /* Configure the memory side */
  2296. if (src_addr_width == DMA_SLAVE_BUSWIDTH_UNDEFINED)
  2297. src_addr_width = dst_addr_width;
  2298. if (src_maxburst == 0)
  2299. src_maxburst = dst_maxburst;
  2300. } else {
  2301. dev_err(d40c->base->dev,
  2302. "unrecognized channel direction %d\n",
  2303. config->direction);
  2304. return -EINVAL;
  2305. }
  2306. if (src_maxburst * src_addr_width != dst_maxburst * dst_addr_width) {
  2307. dev_err(d40c->base->dev,
  2308. "src/dst width/maxburst mismatch: %d*%d != %d*%d\n",
  2309. src_maxburst,
  2310. src_addr_width,
  2311. dst_maxburst,
  2312. dst_addr_width);
  2313. return -EINVAL;
  2314. }
  2315. if (src_maxburst > 16) {
  2316. src_maxburst = 16;
  2317. dst_maxburst = src_maxburst * src_addr_width / dst_addr_width;
  2318. } else if (dst_maxburst > 16) {
  2319. dst_maxburst = 16;
  2320. src_maxburst = dst_maxburst * dst_addr_width / src_addr_width;
  2321. }
  2322. ret = dma40_config_to_halfchannel(d40c, &cfg->src_info,
  2323. src_addr_width,
  2324. src_maxburst);
  2325. if (ret)
  2326. return ret;
  2327. ret = dma40_config_to_halfchannel(d40c, &cfg->dst_info,
  2328. dst_addr_width,
  2329. dst_maxburst);
  2330. if (ret)
  2331. return ret;
  2332. /* Fill in register values */
  2333. if (chan_is_logical(d40c))
  2334. d40_log_cfg(cfg, &d40c->log_def.lcsp1, &d40c->log_def.lcsp3);
  2335. else
  2336. d40_phy_cfg(cfg, &d40c->src_def_cfg,
  2337. &d40c->dst_def_cfg, false);
  2338. /* These settings will take precedence later */
  2339. d40c->runtime_addr = config_addr;
  2340. d40c->runtime_direction = config->direction;
  2341. dev_dbg(d40c->base->dev,
  2342. "configured channel %s for %s, data width %d/%d, "
  2343. "maxburst %d/%d elements, LE, no flow control\n",
  2344. dma_chan_name(chan),
  2345. (config->direction == DMA_DEV_TO_MEM) ? "RX" : "TX",
  2346. src_addr_width, dst_addr_width,
  2347. src_maxburst, dst_maxburst);
  2348. return 0;
  2349. }
  2350. static int d40_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
  2351. unsigned long arg)
  2352. {
  2353. struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
  2354. if (d40c->phy_chan == NULL) {
  2355. chan_err(d40c, "Channel is not allocated!\n");
  2356. return -EINVAL;
  2357. }
  2358. switch (cmd) {
  2359. case DMA_TERMINATE_ALL:
  2360. d40_terminate_all(chan);
  2361. return 0;
  2362. case DMA_PAUSE:
  2363. return d40_pause(d40c);
  2364. case DMA_RESUME:
  2365. return d40_resume(d40c);
  2366. case DMA_SLAVE_CONFIG:
  2367. return d40_set_runtime_config(chan,
  2368. (struct dma_slave_config *) arg);
  2369. default:
  2370. break;
  2371. }
  2372. /* Other commands are unimplemented */
  2373. return -ENXIO;
  2374. }
  2375. /* Initialization functions */
  2376. static void __init d40_chan_init(struct d40_base *base, struct dma_device *dma,
  2377. struct d40_chan *chans, int offset,
  2378. int num_chans)
  2379. {
  2380. int i = 0;
  2381. struct d40_chan *d40c;
  2382. INIT_LIST_HEAD(&dma->channels);
  2383. for (i = offset; i < offset + num_chans; i++) {
  2384. d40c = &chans[i];
  2385. d40c->base = base;
  2386. d40c->chan.device = dma;
  2387. spin_lock_init(&d40c->lock);
  2388. d40c->log_num = D40_PHY_CHAN;
  2389. INIT_LIST_HEAD(&d40c->done);
  2390. INIT_LIST_HEAD(&d40c->active);
  2391. INIT_LIST_HEAD(&d40c->queue);
  2392. INIT_LIST_HEAD(&d40c->pending_queue);
  2393. INIT_LIST_HEAD(&d40c->client);
  2394. INIT_LIST_HEAD(&d40c->prepare_queue);
  2395. tasklet_init(&d40c->tasklet, dma_tasklet,
  2396. (unsigned long) d40c);
  2397. list_add_tail(&d40c->chan.device_node,
  2398. &dma->channels);
  2399. }
  2400. }
  2401. static void d40_ops_init(struct d40_base *base, struct dma_device *dev)
  2402. {
  2403. if (dma_has_cap(DMA_SLAVE, dev->cap_mask))
  2404. dev->device_prep_slave_sg = d40_prep_slave_sg;
  2405. if (dma_has_cap(DMA_MEMCPY, dev->cap_mask)) {
  2406. dev->device_prep_dma_memcpy = d40_prep_memcpy;
  2407. /*
  2408. * This controller can only access address at even
  2409. * 32bit boundaries, i.e. 2^2
  2410. */
  2411. dev->copy_align = 2;
  2412. }
  2413. if (dma_has_cap(DMA_SG, dev->cap_mask))
  2414. dev->device_prep_dma_sg = d40_prep_memcpy_sg;
  2415. if (dma_has_cap(DMA_CYCLIC, dev->cap_mask))
  2416. dev->device_prep_dma_cyclic = dma40_prep_dma_cyclic;
  2417. dev->device_alloc_chan_resources = d40_alloc_chan_resources;
  2418. dev->device_free_chan_resources = d40_free_chan_resources;
  2419. dev->device_issue_pending = d40_issue_pending;
  2420. dev->device_tx_status = d40_tx_status;
  2421. dev->device_control = d40_control;
  2422. dev->dev = base->dev;
  2423. }
  2424. static int __init d40_dmaengine_init(struct d40_base *base,
  2425. int num_reserved_chans)
  2426. {
  2427. int err ;
  2428. d40_chan_init(base, &base->dma_slave, base->log_chans,
  2429. 0, base->num_log_chans);
  2430. dma_cap_zero(base->dma_slave.cap_mask);
  2431. dma_cap_set(DMA_SLAVE, base->dma_slave.cap_mask);
  2432. dma_cap_set(DMA_CYCLIC, base->dma_slave.cap_mask);
  2433. d40_ops_init(base, &base->dma_slave);
  2434. err = dma_async_device_register(&base->dma_slave);
  2435. if (err) {
  2436. d40_err(base->dev, "Failed to register slave channels\n");
  2437. goto failure1;
  2438. }
  2439. d40_chan_init(base, &base->dma_memcpy, base->log_chans,
  2440. base->num_log_chans, base->plat_data->memcpy_len);
  2441. dma_cap_zero(base->dma_memcpy.cap_mask);
  2442. dma_cap_set(DMA_MEMCPY, base->dma_memcpy.cap_mask);
  2443. dma_cap_set(DMA_SG, base->dma_memcpy.cap_mask);
  2444. d40_ops_init(base, &base->dma_memcpy);
  2445. err = dma_async_device_register(&base->dma_memcpy);
  2446. if (err) {
  2447. d40_err(base->dev,
  2448. "Failed to regsiter memcpy only channels\n");
  2449. goto failure2;
  2450. }
  2451. d40_chan_init(base, &base->dma_both, base->phy_chans,
  2452. 0, num_reserved_chans);
  2453. dma_cap_zero(base->dma_both.cap_mask);
  2454. dma_cap_set(DMA_SLAVE, base->dma_both.cap_mask);
  2455. dma_cap_set(DMA_MEMCPY, base->dma_both.cap_mask);
  2456. dma_cap_set(DMA_SG, base->dma_both.cap_mask);
  2457. dma_cap_set(DMA_CYCLIC, base->dma_slave.cap_mask);
  2458. d40_ops_init(base, &base->dma_both);
  2459. err = dma_async_device_register(&base->dma_both);
  2460. if (err) {
  2461. d40_err(base->dev,
  2462. "Failed to register logical and physical capable channels\n");
  2463. goto failure3;
  2464. }
  2465. return 0;
  2466. failure3:
  2467. dma_async_device_unregister(&base->dma_memcpy);
  2468. failure2:
  2469. dma_async_device_unregister(&base->dma_slave);
  2470. failure1:
  2471. return err;
  2472. }
  2473. /* Suspend resume functionality */
  2474. #ifdef CONFIG_PM
  2475. static int dma40_pm_suspend(struct device *dev)
  2476. {
  2477. struct platform_device *pdev = to_platform_device(dev);
  2478. struct d40_base *base = platform_get_drvdata(pdev);
  2479. int ret = 0;
  2480. if (base->lcpa_regulator)
  2481. ret = regulator_disable(base->lcpa_regulator);
  2482. return ret;
  2483. }
  2484. static int dma40_runtime_suspend(struct device *dev)
  2485. {
  2486. struct platform_device *pdev = to_platform_device(dev);
  2487. struct d40_base *base = platform_get_drvdata(pdev);
  2488. d40_save_restore_registers(base, true);
  2489. /* Don't disable/enable clocks for v1 due to HW bugs */
  2490. if (base->rev != 1)
  2491. writel_relaxed(base->gcc_pwr_off_mask,
  2492. base->virtbase + D40_DREG_GCC);
  2493. return 0;
  2494. }
  2495. static int dma40_runtime_resume(struct device *dev)
  2496. {
  2497. struct platform_device *pdev = to_platform_device(dev);
  2498. struct d40_base *base = platform_get_drvdata(pdev);
  2499. if (base->initialized)
  2500. d40_save_restore_registers(base, false);
  2501. writel_relaxed(D40_DREG_GCC_ENABLE_ALL,
  2502. base->virtbase + D40_DREG_GCC);
  2503. return 0;
  2504. }
  2505. static int dma40_resume(struct device *dev)
  2506. {
  2507. struct platform_device *pdev = to_platform_device(dev);
  2508. struct d40_base *base = platform_get_drvdata(pdev);
  2509. int ret = 0;
  2510. if (base->lcpa_regulator)
  2511. ret = regulator_enable(base->lcpa_regulator);
  2512. return ret;
  2513. }
  2514. static const struct dev_pm_ops dma40_pm_ops = {
  2515. .suspend = dma40_pm_suspend,
  2516. .runtime_suspend = dma40_runtime_suspend,
  2517. .runtime_resume = dma40_runtime_resume,
  2518. .resume = dma40_resume,
  2519. };
  2520. #define DMA40_PM_OPS (&dma40_pm_ops)
  2521. #else
  2522. #define DMA40_PM_OPS NULL
  2523. #endif
  2524. /* Initialization functions. */
  2525. static int __init d40_phy_res_init(struct d40_base *base)
  2526. {
  2527. int i;
  2528. int num_phy_chans_avail = 0;
  2529. u32 val[2];
  2530. int odd_even_bit = -2;
  2531. int gcc = D40_DREG_GCC_ENA;
  2532. val[0] = readl(base->virtbase + D40_DREG_PRSME);
  2533. val[1] = readl(base->virtbase + D40_DREG_PRSMO);
  2534. for (i = 0; i < base->num_phy_chans; i++) {
  2535. base->phy_res[i].num = i;
  2536. odd_even_bit += 2 * ((i % 2) == 0);
  2537. if (((val[i % 2] >> odd_even_bit) & 3) == 1) {
  2538. /* Mark security only channels as occupied */
  2539. base->phy_res[i].allocated_src = D40_ALLOC_PHY;
  2540. base->phy_res[i].allocated_dst = D40_ALLOC_PHY;
  2541. base->phy_res[i].reserved = true;
  2542. gcc |= D40_DREG_GCC_EVTGRP_ENA(D40_PHYS_TO_GROUP(i),
  2543. D40_DREG_GCC_SRC);
  2544. gcc |= D40_DREG_GCC_EVTGRP_ENA(D40_PHYS_TO_GROUP(i),
  2545. D40_DREG_GCC_DST);
  2546. } else {
  2547. base->phy_res[i].allocated_src = D40_ALLOC_FREE;
  2548. base->phy_res[i].allocated_dst = D40_ALLOC_FREE;
  2549. base->phy_res[i].reserved = false;
  2550. num_phy_chans_avail++;
  2551. }
  2552. spin_lock_init(&base->phy_res[i].lock);
  2553. }
  2554. /* Mark disabled channels as occupied */
  2555. for (i = 0; base->plat_data->disabled_channels[i] != -1; i++) {
  2556. int chan = base->plat_data->disabled_channels[i];
  2557. base->phy_res[chan].allocated_src = D40_ALLOC_PHY;
  2558. base->phy_res[chan].allocated_dst = D40_ALLOC_PHY;
  2559. base->phy_res[chan].reserved = true;
  2560. gcc |= D40_DREG_GCC_EVTGRP_ENA(D40_PHYS_TO_GROUP(chan),
  2561. D40_DREG_GCC_SRC);
  2562. gcc |= D40_DREG_GCC_EVTGRP_ENA(D40_PHYS_TO_GROUP(chan),
  2563. D40_DREG_GCC_DST);
  2564. num_phy_chans_avail--;
  2565. }
  2566. /* Mark soft_lli channels */
  2567. for (i = 0; i < base->plat_data->num_of_soft_lli_chans; i++) {
  2568. int chan = base->plat_data->soft_lli_chans[i];
  2569. base->phy_res[chan].use_soft_lli = true;
  2570. }
  2571. dev_info(base->dev, "%d of %d physical DMA channels available\n",
  2572. num_phy_chans_avail, base->num_phy_chans);
  2573. /* Verify settings extended vs standard */
  2574. val[0] = readl(base->virtbase + D40_DREG_PRTYP);
  2575. for (i = 0; i < base->num_phy_chans; i++) {
  2576. if (base->phy_res[i].allocated_src == D40_ALLOC_FREE &&
  2577. (val[0] & 0x3) != 1)
  2578. dev_info(base->dev,
  2579. "[%s] INFO: channel %d is misconfigured (%d)\n",
  2580. __func__, i, val[0] & 0x3);
  2581. val[0] = val[0] >> 2;
  2582. }
  2583. /*
  2584. * To keep things simple, Enable all clocks initially.
  2585. * The clocks will get managed later post channel allocation.
  2586. * The clocks for the event lines on which reserved channels exists
  2587. * are not managed here.
  2588. */
  2589. writel(D40_DREG_GCC_ENABLE_ALL, base->virtbase + D40_DREG_GCC);
  2590. base->gcc_pwr_off_mask = gcc;
  2591. return num_phy_chans_avail;
  2592. }
  2593. static struct d40_base * __init d40_hw_detect_init(struct platform_device *pdev)
  2594. {
  2595. struct stedma40_platform_data *plat_data;
  2596. struct clk *clk = NULL;
  2597. void __iomem *virtbase = NULL;
  2598. struct resource *res = NULL;
  2599. struct d40_base *base = NULL;
  2600. int num_log_chans = 0;
  2601. int num_phy_chans;
  2602. int clk_ret = -EINVAL;
  2603. int i;
  2604. u32 pid;
  2605. u32 cid;
  2606. u8 rev;
  2607. clk = clk_get(&pdev->dev, NULL);
  2608. if (IS_ERR(clk)) {
  2609. d40_err(&pdev->dev, "No matching clock found\n");
  2610. goto failure;
  2611. }
  2612. clk_ret = clk_prepare_enable(clk);
  2613. if (clk_ret) {
  2614. d40_err(&pdev->dev, "Failed to prepare/enable clock\n");
  2615. goto failure;
  2616. }
  2617. /* Get IO for DMAC base address */
  2618. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "base");
  2619. if (!res)
  2620. goto failure;
  2621. if (request_mem_region(res->start, resource_size(res),
  2622. D40_NAME " I/O base") == NULL)
  2623. goto failure;
  2624. virtbase = ioremap(res->start, resource_size(res));
  2625. if (!virtbase)
  2626. goto failure;
  2627. /* This is just a regular AMBA PrimeCell ID actually */
  2628. for (pid = 0, i = 0; i < 4; i++)
  2629. pid |= (readl(virtbase + resource_size(res) - 0x20 + 4 * i)
  2630. & 255) << (i * 8);
  2631. for (cid = 0, i = 0; i < 4; i++)
  2632. cid |= (readl(virtbase + resource_size(res) - 0x10 + 4 * i)
  2633. & 255) << (i * 8);
  2634. if (cid != AMBA_CID) {
  2635. d40_err(&pdev->dev, "Unknown hardware! No PrimeCell ID\n");
  2636. goto failure;
  2637. }
  2638. if (AMBA_MANF_BITS(pid) != AMBA_VENDOR_ST) {
  2639. d40_err(&pdev->dev, "Unknown designer! Got %x wanted %x\n",
  2640. AMBA_MANF_BITS(pid),
  2641. AMBA_VENDOR_ST);
  2642. goto failure;
  2643. }
  2644. /*
  2645. * HW revision:
  2646. * DB8500ed has revision 0
  2647. * ? has revision 1
  2648. * DB8500v1 has revision 2
  2649. * DB8500v2 has revision 3
  2650. * AP9540v1 has revision 4
  2651. * DB8540v1 has revision 4
  2652. */
  2653. rev = AMBA_REV_BITS(pid);
  2654. plat_data = pdev->dev.platform_data;
  2655. /* The number of physical channels on this HW */
  2656. if (plat_data->num_of_phy_chans)
  2657. num_phy_chans = plat_data->num_of_phy_chans;
  2658. else
  2659. num_phy_chans = 4 * (readl(virtbase + D40_DREG_ICFG) & 0x7) + 4;
  2660. dev_info(&pdev->dev, "hardware revision: %d @ 0x%x with %d physical channels\n",
  2661. rev, res->start, num_phy_chans);
  2662. if (rev < 2) {
  2663. d40_err(&pdev->dev, "hardware revision: %d is not supported",
  2664. rev);
  2665. goto failure;
  2666. }
  2667. /* Count the number of logical channels in use */
  2668. for (i = 0; i < plat_data->dev_len; i++)
  2669. if (plat_data->dev_rx[i] != 0)
  2670. num_log_chans++;
  2671. for (i = 0; i < plat_data->dev_len; i++)
  2672. if (plat_data->dev_tx[i] != 0)
  2673. num_log_chans++;
  2674. base = kzalloc(ALIGN(sizeof(struct d40_base), 4) +
  2675. (num_phy_chans + num_log_chans + plat_data->memcpy_len) *
  2676. sizeof(struct d40_chan), GFP_KERNEL);
  2677. if (base == NULL) {
  2678. d40_err(&pdev->dev, "Out of memory\n");
  2679. goto failure;
  2680. }
  2681. base->rev = rev;
  2682. base->clk = clk;
  2683. base->num_phy_chans = num_phy_chans;
  2684. base->num_log_chans = num_log_chans;
  2685. base->phy_start = res->start;
  2686. base->phy_size = resource_size(res);
  2687. base->virtbase = virtbase;
  2688. base->plat_data = plat_data;
  2689. base->dev = &pdev->dev;
  2690. base->phy_chans = ((void *)base) + ALIGN(sizeof(struct d40_base), 4);
  2691. base->log_chans = &base->phy_chans[num_phy_chans];
  2692. if (base->plat_data->num_of_phy_chans == 14) {
  2693. base->gen_dmac.backup = d40_backup_regs_v4b;
  2694. base->gen_dmac.backup_size = BACKUP_REGS_SZ_V4B;
  2695. base->gen_dmac.interrupt_en = D40_DREG_CPCMIS;
  2696. base->gen_dmac.interrupt_clear = D40_DREG_CPCICR;
  2697. base->gen_dmac.realtime_en = D40_DREG_CRSEG1;
  2698. base->gen_dmac.realtime_clear = D40_DREG_CRCEG1;
  2699. base->gen_dmac.high_prio_en = D40_DREG_CPSEG1;
  2700. base->gen_dmac.high_prio_clear = D40_DREG_CPCEG1;
  2701. base->gen_dmac.il = il_v4b;
  2702. base->gen_dmac.il_size = ARRAY_SIZE(il_v4b);
  2703. base->gen_dmac.init_reg = dma_init_reg_v4b;
  2704. base->gen_dmac.init_reg_size = ARRAY_SIZE(dma_init_reg_v4b);
  2705. } else {
  2706. if (base->rev >= 3) {
  2707. base->gen_dmac.backup = d40_backup_regs_v4a;
  2708. base->gen_dmac.backup_size = BACKUP_REGS_SZ_V4A;
  2709. }
  2710. base->gen_dmac.interrupt_en = D40_DREG_PCMIS;
  2711. base->gen_dmac.interrupt_clear = D40_DREG_PCICR;
  2712. base->gen_dmac.realtime_en = D40_DREG_RSEG1;
  2713. base->gen_dmac.realtime_clear = D40_DREG_RCEG1;
  2714. base->gen_dmac.high_prio_en = D40_DREG_PSEG1;
  2715. base->gen_dmac.high_prio_clear = D40_DREG_PCEG1;
  2716. base->gen_dmac.il = il_v4a;
  2717. base->gen_dmac.il_size = ARRAY_SIZE(il_v4a);
  2718. base->gen_dmac.init_reg = dma_init_reg_v4a;
  2719. base->gen_dmac.init_reg_size = ARRAY_SIZE(dma_init_reg_v4a);
  2720. }
  2721. base->phy_res = kzalloc(num_phy_chans * sizeof(struct d40_phy_res),
  2722. GFP_KERNEL);
  2723. if (!base->phy_res)
  2724. goto failure;
  2725. base->lookup_phy_chans = kzalloc(num_phy_chans *
  2726. sizeof(struct d40_chan *),
  2727. GFP_KERNEL);
  2728. if (!base->lookup_phy_chans)
  2729. goto failure;
  2730. if (num_log_chans + plat_data->memcpy_len) {
  2731. /*
  2732. * The max number of logical channels are event lines for all
  2733. * src devices and dst devices
  2734. */
  2735. base->lookup_log_chans = kzalloc(plat_data->dev_len * 2 *
  2736. sizeof(struct d40_chan *),
  2737. GFP_KERNEL);
  2738. if (!base->lookup_log_chans)
  2739. goto failure;
  2740. }
  2741. base->reg_val_backup_chan = kmalloc(base->num_phy_chans *
  2742. sizeof(d40_backup_regs_chan),
  2743. GFP_KERNEL);
  2744. if (!base->reg_val_backup_chan)
  2745. goto failure;
  2746. base->lcla_pool.alloc_map =
  2747. kzalloc(num_phy_chans * sizeof(struct d40_desc *)
  2748. * D40_LCLA_LINK_PER_EVENT_GRP, GFP_KERNEL);
  2749. if (!base->lcla_pool.alloc_map)
  2750. goto failure;
  2751. base->desc_slab = kmem_cache_create(D40_NAME, sizeof(struct d40_desc),
  2752. 0, SLAB_HWCACHE_ALIGN,
  2753. NULL);
  2754. if (base->desc_slab == NULL)
  2755. goto failure;
  2756. return base;
  2757. failure:
  2758. if (!clk_ret)
  2759. clk_disable_unprepare(clk);
  2760. if (!IS_ERR(clk))
  2761. clk_put(clk);
  2762. if (virtbase)
  2763. iounmap(virtbase);
  2764. if (res)
  2765. release_mem_region(res->start,
  2766. resource_size(res));
  2767. if (virtbase)
  2768. iounmap(virtbase);
  2769. if (base) {
  2770. kfree(base->lcla_pool.alloc_map);
  2771. kfree(base->reg_val_backup_chan);
  2772. kfree(base->lookup_log_chans);
  2773. kfree(base->lookup_phy_chans);
  2774. kfree(base->phy_res);
  2775. kfree(base);
  2776. }
  2777. return NULL;
  2778. }
  2779. static void __init d40_hw_init(struct d40_base *base)
  2780. {
  2781. int i;
  2782. u32 prmseo[2] = {0, 0};
  2783. u32 activeo[2] = {0xFFFFFFFF, 0xFFFFFFFF};
  2784. u32 pcmis = 0;
  2785. u32 pcicr = 0;
  2786. struct d40_reg_val *dma_init_reg = base->gen_dmac.init_reg;
  2787. u32 reg_size = base->gen_dmac.init_reg_size;
  2788. for (i = 0; i < reg_size; i++)
  2789. writel(dma_init_reg[i].val,
  2790. base->virtbase + dma_init_reg[i].reg);
  2791. /* Configure all our dma channels to default settings */
  2792. for (i = 0; i < base->num_phy_chans; i++) {
  2793. activeo[i % 2] = activeo[i % 2] << 2;
  2794. if (base->phy_res[base->num_phy_chans - i - 1].allocated_src
  2795. == D40_ALLOC_PHY) {
  2796. activeo[i % 2] |= 3;
  2797. continue;
  2798. }
  2799. /* Enable interrupt # */
  2800. pcmis = (pcmis << 1) | 1;
  2801. /* Clear interrupt # */
  2802. pcicr = (pcicr << 1) | 1;
  2803. /* Set channel to physical mode */
  2804. prmseo[i % 2] = prmseo[i % 2] << 2;
  2805. prmseo[i % 2] |= 1;
  2806. }
  2807. writel(prmseo[1], base->virtbase + D40_DREG_PRMSE);
  2808. writel(prmseo[0], base->virtbase + D40_DREG_PRMSO);
  2809. writel(activeo[1], base->virtbase + D40_DREG_ACTIVE);
  2810. writel(activeo[0], base->virtbase + D40_DREG_ACTIVO);
  2811. /* Write which interrupt to enable */
  2812. writel(pcmis, base->virtbase + base->gen_dmac.interrupt_en);
  2813. /* Write which interrupt to clear */
  2814. writel(pcicr, base->virtbase + base->gen_dmac.interrupt_clear);
  2815. /* These are __initdata and cannot be accessed after init */
  2816. base->gen_dmac.init_reg = NULL;
  2817. base->gen_dmac.init_reg_size = 0;
  2818. }
  2819. static int __init d40_lcla_allocate(struct d40_base *base)
  2820. {
  2821. struct d40_lcla_pool *pool = &base->lcla_pool;
  2822. unsigned long *page_list;
  2823. int i, j;
  2824. int ret = 0;
  2825. /*
  2826. * This is somewhat ugly. We need 8192 bytes that are 18 bit aligned,
  2827. * To full fill this hardware requirement without wasting 256 kb
  2828. * we allocate pages until we get an aligned one.
  2829. */
  2830. page_list = kmalloc(sizeof(unsigned long) * MAX_LCLA_ALLOC_ATTEMPTS,
  2831. GFP_KERNEL);
  2832. if (!page_list) {
  2833. ret = -ENOMEM;
  2834. goto failure;
  2835. }
  2836. /* Calculating how many pages that are required */
  2837. base->lcla_pool.pages = SZ_1K * base->num_phy_chans / PAGE_SIZE;
  2838. for (i = 0; i < MAX_LCLA_ALLOC_ATTEMPTS; i++) {
  2839. page_list[i] = __get_free_pages(GFP_KERNEL,
  2840. base->lcla_pool.pages);
  2841. if (!page_list[i]) {
  2842. d40_err(base->dev, "Failed to allocate %d pages.\n",
  2843. base->lcla_pool.pages);
  2844. for (j = 0; j < i; j++)
  2845. free_pages(page_list[j], base->lcla_pool.pages);
  2846. goto failure;
  2847. }
  2848. if ((virt_to_phys((void *)page_list[i]) &
  2849. (LCLA_ALIGNMENT - 1)) == 0)
  2850. break;
  2851. }
  2852. for (j = 0; j < i; j++)
  2853. free_pages(page_list[j], base->lcla_pool.pages);
  2854. if (i < MAX_LCLA_ALLOC_ATTEMPTS) {
  2855. base->lcla_pool.base = (void *)page_list[i];
  2856. } else {
  2857. /*
  2858. * After many attempts and no succees with finding the correct
  2859. * alignment, try with allocating a big buffer.
  2860. */
  2861. dev_warn(base->dev,
  2862. "[%s] Failed to get %d pages @ 18 bit align.\n",
  2863. __func__, base->lcla_pool.pages);
  2864. base->lcla_pool.base_unaligned = kmalloc(SZ_1K *
  2865. base->num_phy_chans +
  2866. LCLA_ALIGNMENT,
  2867. GFP_KERNEL);
  2868. if (!base->lcla_pool.base_unaligned) {
  2869. ret = -ENOMEM;
  2870. goto failure;
  2871. }
  2872. base->lcla_pool.base = PTR_ALIGN(base->lcla_pool.base_unaligned,
  2873. LCLA_ALIGNMENT);
  2874. }
  2875. pool->dma_addr = dma_map_single(base->dev, pool->base,
  2876. SZ_1K * base->num_phy_chans,
  2877. DMA_TO_DEVICE);
  2878. if (dma_mapping_error(base->dev, pool->dma_addr)) {
  2879. pool->dma_addr = 0;
  2880. ret = -ENOMEM;
  2881. goto failure;
  2882. }
  2883. writel(virt_to_phys(base->lcla_pool.base),
  2884. base->virtbase + D40_DREG_LCLA);
  2885. failure:
  2886. kfree(page_list);
  2887. return ret;
  2888. }
  2889. static int __init d40_probe(struct platform_device *pdev)
  2890. {
  2891. int err;
  2892. int ret = -ENOENT;
  2893. struct d40_base *base;
  2894. struct resource *res = NULL;
  2895. int num_reserved_chans;
  2896. u32 val;
  2897. base = d40_hw_detect_init(pdev);
  2898. if (!base)
  2899. goto failure;
  2900. num_reserved_chans = d40_phy_res_init(base);
  2901. platform_set_drvdata(pdev, base);
  2902. spin_lock_init(&base->interrupt_lock);
  2903. spin_lock_init(&base->execmd_lock);
  2904. /* Get IO for logical channel parameter address */
  2905. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "lcpa");
  2906. if (!res) {
  2907. ret = -ENOENT;
  2908. d40_err(&pdev->dev, "No \"lcpa\" memory resource\n");
  2909. goto failure;
  2910. }
  2911. base->lcpa_size = resource_size(res);
  2912. base->phy_lcpa = res->start;
  2913. if (request_mem_region(res->start, resource_size(res),
  2914. D40_NAME " I/O lcpa") == NULL) {
  2915. ret = -EBUSY;
  2916. d40_err(&pdev->dev,
  2917. "Failed to request LCPA region 0x%x-0x%x\n",
  2918. res->start, res->end);
  2919. goto failure;
  2920. }
  2921. /* We make use of ESRAM memory for this. */
  2922. val = readl(base->virtbase + D40_DREG_LCPA);
  2923. if (res->start != val && val != 0) {
  2924. dev_warn(&pdev->dev,
  2925. "[%s] Mismatch LCPA dma 0x%x, def 0x%x\n",
  2926. __func__, val, res->start);
  2927. } else
  2928. writel(res->start, base->virtbase + D40_DREG_LCPA);
  2929. base->lcpa_base = ioremap(res->start, resource_size(res));
  2930. if (!base->lcpa_base) {
  2931. ret = -ENOMEM;
  2932. d40_err(&pdev->dev, "Failed to ioremap LCPA region\n");
  2933. goto failure;
  2934. }
  2935. /* If lcla has to be located in ESRAM we don't need to allocate */
  2936. if (base->plat_data->use_esram_lcla) {
  2937. res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
  2938. "lcla_esram");
  2939. if (!res) {
  2940. ret = -ENOENT;
  2941. d40_err(&pdev->dev,
  2942. "No \"lcla_esram\" memory resource\n");
  2943. goto failure;
  2944. }
  2945. base->lcla_pool.base = ioremap(res->start,
  2946. resource_size(res));
  2947. if (!base->lcla_pool.base) {
  2948. ret = -ENOMEM;
  2949. d40_err(&pdev->dev, "Failed to ioremap LCLA region\n");
  2950. goto failure;
  2951. }
  2952. writel(res->start, base->virtbase + D40_DREG_LCLA);
  2953. } else {
  2954. ret = d40_lcla_allocate(base);
  2955. if (ret) {
  2956. d40_err(&pdev->dev, "Failed to allocate LCLA area\n");
  2957. goto failure;
  2958. }
  2959. }
  2960. spin_lock_init(&base->lcla_pool.lock);
  2961. base->irq = platform_get_irq(pdev, 0);
  2962. ret = request_irq(base->irq, d40_handle_interrupt, 0, D40_NAME, base);
  2963. if (ret) {
  2964. d40_err(&pdev->dev, "No IRQ defined\n");
  2965. goto failure;
  2966. }
  2967. pm_runtime_irq_safe(base->dev);
  2968. pm_runtime_set_autosuspend_delay(base->dev, DMA40_AUTOSUSPEND_DELAY);
  2969. pm_runtime_use_autosuspend(base->dev);
  2970. pm_runtime_enable(base->dev);
  2971. pm_runtime_resume(base->dev);
  2972. if (base->plat_data->use_esram_lcla) {
  2973. base->lcpa_regulator = regulator_get(base->dev, "lcla_esram");
  2974. if (IS_ERR(base->lcpa_regulator)) {
  2975. d40_err(&pdev->dev, "Failed to get lcpa_regulator\n");
  2976. base->lcpa_regulator = NULL;
  2977. goto failure;
  2978. }
  2979. ret = regulator_enable(base->lcpa_regulator);
  2980. if (ret) {
  2981. d40_err(&pdev->dev,
  2982. "Failed to enable lcpa_regulator\n");
  2983. regulator_put(base->lcpa_regulator);
  2984. base->lcpa_regulator = NULL;
  2985. goto failure;
  2986. }
  2987. }
  2988. base->initialized = true;
  2989. err = d40_dmaengine_init(base, num_reserved_chans);
  2990. if (err)
  2991. goto failure;
  2992. base->dev->dma_parms = &base->dma_parms;
  2993. err = dma_set_max_seg_size(base->dev, STEDMA40_MAX_SEG_SIZE);
  2994. if (err) {
  2995. d40_err(&pdev->dev, "Failed to set dma max seg size\n");
  2996. goto failure;
  2997. }
  2998. d40_hw_init(base);
  2999. dev_info(base->dev, "initialized\n");
  3000. return 0;
  3001. failure:
  3002. if (base) {
  3003. if (base->desc_slab)
  3004. kmem_cache_destroy(base->desc_slab);
  3005. if (base->virtbase)
  3006. iounmap(base->virtbase);
  3007. if (base->lcla_pool.base && base->plat_data->use_esram_lcla) {
  3008. iounmap(base->lcla_pool.base);
  3009. base->lcla_pool.base = NULL;
  3010. }
  3011. if (base->lcla_pool.dma_addr)
  3012. dma_unmap_single(base->dev, base->lcla_pool.dma_addr,
  3013. SZ_1K * base->num_phy_chans,
  3014. DMA_TO_DEVICE);
  3015. if (!base->lcla_pool.base_unaligned && base->lcla_pool.base)
  3016. free_pages((unsigned long)base->lcla_pool.base,
  3017. base->lcla_pool.pages);
  3018. kfree(base->lcla_pool.base_unaligned);
  3019. if (base->phy_lcpa)
  3020. release_mem_region(base->phy_lcpa,
  3021. base->lcpa_size);
  3022. if (base->phy_start)
  3023. release_mem_region(base->phy_start,
  3024. base->phy_size);
  3025. if (base->clk) {
  3026. clk_disable(base->clk);
  3027. clk_put(base->clk);
  3028. }
  3029. if (base->lcpa_regulator) {
  3030. regulator_disable(base->lcpa_regulator);
  3031. regulator_put(base->lcpa_regulator);
  3032. }
  3033. kfree(base->lcla_pool.alloc_map);
  3034. kfree(base->lookup_log_chans);
  3035. kfree(base->lookup_phy_chans);
  3036. kfree(base->phy_res);
  3037. kfree(base);
  3038. }
  3039. d40_err(&pdev->dev, "probe failed\n");
  3040. return ret;
  3041. }
  3042. static struct platform_driver d40_driver = {
  3043. .driver = {
  3044. .owner = THIS_MODULE,
  3045. .name = D40_NAME,
  3046. .pm = DMA40_PM_OPS,
  3047. },
  3048. };
  3049. static int __init stedma40_init(void)
  3050. {
  3051. return platform_driver_probe(&d40_driver, d40_probe);
  3052. }
  3053. subsys_initcall(stedma40_init);