emulate.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License, version 2, as
  4. * published by the Free Software Foundation.
  5. *
  6. * This program is distributed in the hope that it will be useful,
  7. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. * GNU General Public License for more details.
  10. *
  11. * You should have received a copy of the GNU General Public License
  12. * along with this program; if not, write to the Free Software
  13. * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  14. *
  15. * Copyright IBM Corp. 2007
  16. *
  17. * Authors: Hollis Blanchard <hollisb@us.ibm.com>
  18. */
  19. #include <linux/jiffies.h>
  20. #include <linux/hrtimer.h>
  21. #include <linux/types.h>
  22. #include <linux/string.h>
  23. #include <linux/kvm_host.h>
  24. #include <asm/reg.h>
  25. #include <asm/time.h>
  26. #include <asm/byteorder.h>
  27. #include <asm/kvm_ppc.h>
  28. #include <asm/disassemble.h>
  29. #include "timing.h"
  30. #include "trace.h"
  31. #define OP_TRAP 3
  32. #define OP_TRAP_64 2
  33. #define OP_31_XOP_LWZX 23
  34. #define OP_31_XOP_LBZX 87
  35. #define OP_31_XOP_STWX 151
  36. #define OP_31_XOP_STBX 215
  37. #define OP_31_XOP_LBZUX 119
  38. #define OP_31_XOP_STBUX 247
  39. #define OP_31_XOP_LHZX 279
  40. #define OP_31_XOP_LHZUX 311
  41. #define OP_31_XOP_MFSPR 339
  42. #define OP_31_XOP_LHAX 343
  43. #define OP_31_XOP_STHX 407
  44. #define OP_31_XOP_STHUX 439
  45. #define OP_31_XOP_MTSPR 467
  46. #define OP_31_XOP_DCBI 470
  47. #define OP_31_XOP_LWBRX 534
  48. #define OP_31_XOP_TLBSYNC 566
  49. #define OP_31_XOP_STWBRX 662
  50. #define OP_31_XOP_LHBRX 790
  51. #define OP_31_XOP_STHBRX 918
  52. #define OP_LWZ 32
  53. #define OP_LWZU 33
  54. #define OP_LBZ 34
  55. #define OP_LBZU 35
  56. #define OP_STW 36
  57. #define OP_STWU 37
  58. #define OP_STB 38
  59. #define OP_STBU 39
  60. #define OP_LHZ 40
  61. #define OP_LHZU 41
  62. #define OP_LHA 42
  63. #define OP_LHAU 43
  64. #define OP_STH 44
  65. #define OP_STHU 45
  66. #ifdef CONFIG_PPC_BOOK3S
  67. static int kvmppc_dec_enabled(struct kvm_vcpu *vcpu)
  68. {
  69. return 1;
  70. }
  71. #else
  72. static int kvmppc_dec_enabled(struct kvm_vcpu *vcpu)
  73. {
  74. /* On BOOKE, DEC = 0 is as good as decrementer not enabled */
  75. return (vcpu->arch.tcr & TCR_DIE) && vcpu->arch.dec;
  76. }
  77. #endif
  78. void kvmppc_emulate_dec(struct kvm_vcpu *vcpu)
  79. {
  80. unsigned long dec_nsec;
  81. unsigned long long dec_time;
  82. pr_debug("mtDEC: %x\n", vcpu->arch.dec);
  83. #ifdef CONFIG_PPC_BOOK3S
  84. /* mtdec lowers the interrupt line when positive. */
  85. kvmppc_core_dequeue_dec(vcpu);
  86. /* POWER4+ triggers a dec interrupt if the value is < 0 */
  87. if (vcpu->arch.dec & 0x80000000) {
  88. hrtimer_try_to_cancel(&vcpu->arch.dec_timer);
  89. kvmppc_core_queue_dec(vcpu);
  90. return;
  91. }
  92. #endif
  93. if (kvmppc_dec_enabled(vcpu)) {
  94. /* The decrementer ticks at the same rate as the timebase, so
  95. * that's how we convert the guest DEC value to the number of
  96. * host ticks. */
  97. hrtimer_try_to_cancel(&vcpu->arch.dec_timer);
  98. dec_time = vcpu->arch.dec;
  99. dec_time *= 1000;
  100. do_div(dec_time, tb_ticks_per_usec);
  101. dec_nsec = do_div(dec_time, NSEC_PER_SEC);
  102. hrtimer_start(&vcpu->arch.dec_timer,
  103. ktime_set(dec_time, dec_nsec), HRTIMER_MODE_REL);
  104. vcpu->arch.dec_jiffies = get_tb();
  105. } else {
  106. hrtimer_try_to_cancel(&vcpu->arch.dec_timer);
  107. }
  108. }
  109. u32 kvmppc_get_dec(struct kvm_vcpu *vcpu, u64 tb)
  110. {
  111. u64 jd = tb - vcpu->arch.dec_jiffies;
  112. return vcpu->arch.dec - jd;
  113. }
  114. /* XXX to do:
  115. * lhax
  116. * lhaux
  117. * lswx
  118. * lswi
  119. * stswx
  120. * stswi
  121. * lha
  122. * lhau
  123. * lmw
  124. * stmw
  125. *
  126. * XXX is_bigendian should depend on MMU mapping or MSR[LE]
  127. */
  128. /* XXX Should probably auto-generate instruction decoding for a particular core
  129. * from opcode tables in the future. */
  130. int kvmppc_emulate_instruction(struct kvm_run *run, struct kvm_vcpu *vcpu)
  131. {
  132. u32 inst = kvmppc_get_last_inst(vcpu);
  133. u32 ea;
  134. int ra;
  135. int rb;
  136. int rs;
  137. int rt;
  138. int sprn;
  139. enum emulation_result emulated = EMULATE_DONE;
  140. int advance = 1;
  141. /* this default type might be overwritten by subcategories */
  142. kvmppc_set_exit_type(vcpu, EMULATED_INST_EXITS);
  143. pr_debug("Emulating opcode %d / %d\n", get_op(inst), get_xop(inst));
  144. switch (get_op(inst)) {
  145. case OP_TRAP:
  146. #ifdef CONFIG_PPC_BOOK3S
  147. case OP_TRAP_64:
  148. kvmppc_core_queue_program(vcpu, SRR1_PROGTRAP);
  149. #else
  150. kvmppc_core_queue_program(vcpu, vcpu->arch.esr | ESR_PTR);
  151. #endif
  152. advance = 0;
  153. break;
  154. case 31:
  155. switch (get_xop(inst)) {
  156. case OP_31_XOP_LWZX:
  157. rt = get_rt(inst);
  158. emulated = kvmppc_handle_load(run, vcpu, rt, 4, 1);
  159. break;
  160. case OP_31_XOP_LBZX:
  161. rt = get_rt(inst);
  162. emulated = kvmppc_handle_load(run, vcpu, rt, 1, 1);
  163. break;
  164. case OP_31_XOP_LBZUX:
  165. rt = get_rt(inst);
  166. ra = get_ra(inst);
  167. rb = get_rb(inst);
  168. ea = kvmppc_get_gpr(vcpu, rb);
  169. if (ra)
  170. ea += kvmppc_get_gpr(vcpu, ra);
  171. emulated = kvmppc_handle_load(run, vcpu, rt, 1, 1);
  172. kvmppc_set_gpr(vcpu, ra, ea);
  173. break;
  174. case OP_31_XOP_STWX:
  175. rs = get_rs(inst);
  176. emulated = kvmppc_handle_store(run, vcpu,
  177. kvmppc_get_gpr(vcpu, rs),
  178. 4, 1);
  179. break;
  180. case OP_31_XOP_STBX:
  181. rs = get_rs(inst);
  182. emulated = kvmppc_handle_store(run, vcpu,
  183. kvmppc_get_gpr(vcpu, rs),
  184. 1, 1);
  185. break;
  186. case OP_31_XOP_STBUX:
  187. rs = get_rs(inst);
  188. ra = get_ra(inst);
  189. rb = get_rb(inst);
  190. ea = kvmppc_get_gpr(vcpu, rb);
  191. if (ra)
  192. ea += kvmppc_get_gpr(vcpu, ra);
  193. emulated = kvmppc_handle_store(run, vcpu,
  194. kvmppc_get_gpr(vcpu, rs),
  195. 1, 1);
  196. kvmppc_set_gpr(vcpu, rs, ea);
  197. break;
  198. case OP_31_XOP_LHAX:
  199. rt = get_rt(inst);
  200. emulated = kvmppc_handle_loads(run, vcpu, rt, 2, 1);
  201. break;
  202. case OP_31_XOP_LHZX:
  203. rt = get_rt(inst);
  204. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 1);
  205. break;
  206. case OP_31_XOP_LHZUX:
  207. rt = get_rt(inst);
  208. ra = get_ra(inst);
  209. rb = get_rb(inst);
  210. ea = kvmppc_get_gpr(vcpu, rb);
  211. if (ra)
  212. ea += kvmppc_get_gpr(vcpu, ra);
  213. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 1);
  214. kvmppc_set_gpr(vcpu, ra, ea);
  215. break;
  216. case OP_31_XOP_MFSPR:
  217. sprn = get_sprn(inst);
  218. rt = get_rt(inst);
  219. switch (sprn) {
  220. case SPRN_SRR0:
  221. kvmppc_set_gpr(vcpu, rt, vcpu->arch.shared->srr0);
  222. break;
  223. case SPRN_SRR1:
  224. kvmppc_set_gpr(vcpu, rt, vcpu->arch.shared->srr1);
  225. break;
  226. case SPRN_PVR:
  227. kvmppc_set_gpr(vcpu, rt, vcpu->arch.pvr); break;
  228. case SPRN_PIR:
  229. kvmppc_set_gpr(vcpu, rt, vcpu->vcpu_id); break;
  230. case SPRN_MSSSR0:
  231. kvmppc_set_gpr(vcpu, rt, 0); break;
  232. /* Note: mftb and TBRL/TBWL are user-accessible, so
  233. * the guest can always access the real TB anyways.
  234. * In fact, we probably will never see these traps. */
  235. case SPRN_TBWL:
  236. kvmppc_set_gpr(vcpu, rt, get_tb() >> 32); break;
  237. case SPRN_TBWU:
  238. kvmppc_set_gpr(vcpu, rt, get_tb()); break;
  239. case SPRN_SPRG0:
  240. kvmppc_set_gpr(vcpu, rt, vcpu->arch.shared->sprg0);
  241. break;
  242. case SPRN_SPRG1:
  243. kvmppc_set_gpr(vcpu, rt, vcpu->arch.shared->sprg1);
  244. break;
  245. case SPRN_SPRG2:
  246. kvmppc_set_gpr(vcpu, rt, vcpu->arch.shared->sprg2);
  247. break;
  248. case SPRN_SPRG3:
  249. kvmppc_set_gpr(vcpu, rt, vcpu->arch.shared->sprg3);
  250. break;
  251. /* Note: SPRG4-7 are user-readable, so we don't get
  252. * a trap. */
  253. case SPRN_DEC:
  254. {
  255. kvmppc_set_gpr(vcpu, rt,
  256. kvmppc_get_dec(vcpu, get_tb()));
  257. break;
  258. }
  259. default:
  260. emulated = kvmppc_core_emulate_mfspr(vcpu, sprn, rt);
  261. if (emulated == EMULATE_FAIL) {
  262. printk("mfspr: unknown spr %x\n", sprn);
  263. kvmppc_set_gpr(vcpu, rt, 0);
  264. }
  265. break;
  266. }
  267. kvmppc_set_exit_type(vcpu, EMULATED_MFSPR_EXITS);
  268. break;
  269. case OP_31_XOP_STHX:
  270. rs = get_rs(inst);
  271. ra = get_ra(inst);
  272. rb = get_rb(inst);
  273. emulated = kvmppc_handle_store(run, vcpu,
  274. kvmppc_get_gpr(vcpu, rs),
  275. 2, 1);
  276. break;
  277. case OP_31_XOP_STHUX:
  278. rs = get_rs(inst);
  279. ra = get_ra(inst);
  280. rb = get_rb(inst);
  281. ea = kvmppc_get_gpr(vcpu, rb);
  282. if (ra)
  283. ea += kvmppc_get_gpr(vcpu, ra);
  284. emulated = kvmppc_handle_store(run, vcpu,
  285. kvmppc_get_gpr(vcpu, rs),
  286. 2, 1);
  287. kvmppc_set_gpr(vcpu, ra, ea);
  288. break;
  289. case OP_31_XOP_MTSPR:
  290. sprn = get_sprn(inst);
  291. rs = get_rs(inst);
  292. switch (sprn) {
  293. case SPRN_SRR0:
  294. vcpu->arch.shared->srr0 = kvmppc_get_gpr(vcpu, rs);
  295. break;
  296. case SPRN_SRR1:
  297. vcpu->arch.shared->srr1 = kvmppc_get_gpr(vcpu, rs);
  298. break;
  299. /* XXX We need to context-switch the timebase for
  300. * watchdog and FIT. */
  301. case SPRN_TBWL: break;
  302. case SPRN_TBWU: break;
  303. case SPRN_MSSSR0: break;
  304. case SPRN_DEC:
  305. vcpu->arch.dec = kvmppc_get_gpr(vcpu, rs);
  306. kvmppc_emulate_dec(vcpu);
  307. break;
  308. case SPRN_SPRG0:
  309. vcpu->arch.shared->sprg0 = kvmppc_get_gpr(vcpu, rs);
  310. break;
  311. case SPRN_SPRG1:
  312. vcpu->arch.shared->sprg1 = kvmppc_get_gpr(vcpu, rs);
  313. break;
  314. case SPRN_SPRG2:
  315. vcpu->arch.shared->sprg2 = kvmppc_get_gpr(vcpu, rs);
  316. break;
  317. case SPRN_SPRG3:
  318. vcpu->arch.shared->sprg3 = kvmppc_get_gpr(vcpu, rs);
  319. break;
  320. default:
  321. emulated = kvmppc_core_emulate_mtspr(vcpu, sprn, rs);
  322. if (emulated == EMULATE_FAIL)
  323. printk("mtspr: unknown spr %x\n", sprn);
  324. break;
  325. }
  326. kvmppc_set_exit_type(vcpu, EMULATED_MTSPR_EXITS);
  327. break;
  328. case OP_31_XOP_DCBI:
  329. /* Do nothing. The guest is performing dcbi because
  330. * hardware DMA is not snooped by the dcache, but
  331. * emulated DMA either goes through the dcache as
  332. * normal writes, or the host kernel has handled dcache
  333. * coherence. */
  334. break;
  335. case OP_31_XOP_LWBRX:
  336. rt = get_rt(inst);
  337. emulated = kvmppc_handle_load(run, vcpu, rt, 4, 0);
  338. break;
  339. case OP_31_XOP_TLBSYNC:
  340. break;
  341. case OP_31_XOP_STWBRX:
  342. rs = get_rs(inst);
  343. ra = get_ra(inst);
  344. rb = get_rb(inst);
  345. emulated = kvmppc_handle_store(run, vcpu,
  346. kvmppc_get_gpr(vcpu, rs),
  347. 4, 0);
  348. break;
  349. case OP_31_XOP_LHBRX:
  350. rt = get_rt(inst);
  351. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 0);
  352. break;
  353. case OP_31_XOP_STHBRX:
  354. rs = get_rs(inst);
  355. ra = get_ra(inst);
  356. rb = get_rb(inst);
  357. emulated = kvmppc_handle_store(run, vcpu,
  358. kvmppc_get_gpr(vcpu, rs),
  359. 2, 0);
  360. break;
  361. default:
  362. /* Attempt core-specific emulation below. */
  363. emulated = EMULATE_FAIL;
  364. }
  365. break;
  366. case OP_LWZ:
  367. rt = get_rt(inst);
  368. emulated = kvmppc_handle_load(run, vcpu, rt, 4, 1);
  369. break;
  370. case OP_LWZU:
  371. ra = get_ra(inst);
  372. rt = get_rt(inst);
  373. emulated = kvmppc_handle_load(run, vcpu, rt, 4, 1);
  374. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  375. break;
  376. case OP_LBZ:
  377. rt = get_rt(inst);
  378. emulated = kvmppc_handle_load(run, vcpu, rt, 1, 1);
  379. break;
  380. case OP_LBZU:
  381. ra = get_ra(inst);
  382. rt = get_rt(inst);
  383. emulated = kvmppc_handle_load(run, vcpu, rt, 1, 1);
  384. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  385. break;
  386. case OP_STW:
  387. rs = get_rs(inst);
  388. emulated = kvmppc_handle_store(run, vcpu,
  389. kvmppc_get_gpr(vcpu, rs),
  390. 4, 1);
  391. break;
  392. case OP_STWU:
  393. ra = get_ra(inst);
  394. rs = get_rs(inst);
  395. emulated = kvmppc_handle_store(run, vcpu,
  396. kvmppc_get_gpr(vcpu, rs),
  397. 4, 1);
  398. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  399. break;
  400. case OP_STB:
  401. rs = get_rs(inst);
  402. emulated = kvmppc_handle_store(run, vcpu,
  403. kvmppc_get_gpr(vcpu, rs),
  404. 1, 1);
  405. break;
  406. case OP_STBU:
  407. ra = get_ra(inst);
  408. rs = get_rs(inst);
  409. emulated = kvmppc_handle_store(run, vcpu,
  410. kvmppc_get_gpr(vcpu, rs),
  411. 1, 1);
  412. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  413. break;
  414. case OP_LHZ:
  415. rt = get_rt(inst);
  416. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 1);
  417. break;
  418. case OP_LHZU:
  419. ra = get_ra(inst);
  420. rt = get_rt(inst);
  421. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 1);
  422. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  423. break;
  424. case OP_LHA:
  425. rt = get_rt(inst);
  426. emulated = kvmppc_handle_loads(run, vcpu, rt, 2, 1);
  427. break;
  428. case OP_LHAU:
  429. ra = get_ra(inst);
  430. rt = get_rt(inst);
  431. emulated = kvmppc_handle_loads(run, vcpu, rt, 2, 1);
  432. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  433. break;
  434. case OP_STH:
  435. rs = get_rs(inst);
  436. emulated = kvmppc_handle_store(run, vcpu,
  437. kvmppc_get_gpr(vcpu, rs),
  438. 2, 1);
  439. break;
  440. case OP_STHU:
  441. ra = get_ra(inst);
  442. rs = get_rs(inst);
  443. emulated = kvmppc_handle_store(run, vcpu,
  444. kvmppc_get_gpr(vcpu, rs),
  445. 2, 1);
  446. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  447. break;
  448. default:
  449. emulated = EMULATE_FAIL;
  450. }
  451. if (emulated == EMULATE_FAIL) {
  452. emulated = kvmppc_core_emulate_op(run, vcpu, inst, &advance);
  453. if (emulated == EMULATE_AGAIN) {
  454. advance = 0;
  455. } else if (emulated == EMULATE_FAIL) {
  456. advance = 0;
  457. printk(KERN_ERR "Couldn't emulate instruction 0x%08x "
  458. "(op %d xop %d)\n", inst, get_op(inst), get_xop(inst));
  459. kvmppc_core_queue_program(vcpu, 0);
  460. }
  461. }
  462. trace_kvm_ppc_instr(inst, kvmppc_get_pc(vcpu), emulated);
  463. /* Advance past emulated instruction. */
  464. if (advance)
  465. kvmppc_set_pc(vcpu, kvmppc_get_pc(vcpu) + 4);
  466. return emulated;
  467. }