irq.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237
  1. /*
  2. * Low-Level PCI Support for PC -- Routing of Interrupts
  3. *
  4. * (c) 1999--2000 Martin Mares <mj@ucw.cz>
  5. */
  6. #include <linux/types.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pci.h>
  9. #include <linux/init.h>
  10. #include <linux/slab.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/dmi.h>
  13. #include <asm/io.h>
  14. #include <asm/smp.h>
  15. #include <asm/io_apic.h>
  16. #include <linux/irq.h>
  17. #include <linux/acpi.h>
  18. #include "pci.h"
  19. #define PIRQ_SIGNATURE (('$' << 0) + ('P' << 8) + ('I' << 16) + ('R' << 24))
  20. #define PIRQ_VERSION 0x0100
  21. static int broken_hp_bios_irq9;
  22. static int acer_tm360_irqrouting;
  23. static struct irq_routing_table *pirq_table;
  24. static int pirq_enable_irq(struct pci_dev *dev);
  25. /*
  26. * Never use: 0, 1, 2 (timer, keyboard, and cascade)
  27. * Avoid using: 13, 14 and 15 (FP error and IDE).
  28. * Penalize: 3, 4, 6, 7, 12 (known ISA uses: serial, floppy, parallel and mouse)
  29. */
  30. unsigned int pcibios_irq_mask = 0xfff8;
  31. static int pirq_penalty[16] = {
  32. 1000000, 1000000, 1000000, 1000, 1000, 0, 1000, 1000,
  33. 0, 0, 0, 0, 1000, 100000, 100000, 100000
  34. };
  35. struct irq_router {
  36. char *name;
  37. u16 vendor, device;
  38. int (*get)(struct pci_dev *router, struct pci_dev *dev, int pirq);
  39. int (*set)(struct pci_dev *router, struct pci_dev *dev, int pirq, int new);
  40. };
  41. struct irq_router_handler {
  42. u16 vendor;
  43. int (*probe)(struct irq_router *r, struct pci_dev *router, u16 device);
  44. };
  45. int (*pcibios_enable_irq)(struct pci_dev *dev) = NULL;
  46. void (*pcibios_disable_irq)(struct pci_dev *dev) = NULL;
  47. /*
  48. * Check passed address for the PCI IRQ Routing Table signature
  49. * and perform checksum verification.
  50. */
  51. static inline struct irq_routing_table * pirq_check_routing_table(u8 *addr)
  52. {
  53. struct irq_routing_table *rt;
  54. int i;
  55. u8 sum;
  56. rt = (struct irq_routing_table *) addr;
  57. if (rt->signature != PIRQ_SIGNATURE ||
  58. rt->version != PIRQ_VERSION ||
  59. rt->size % 16 ||
  60. rt->size < sizeof(struct irq_routing_table))
  61. return NULL;
  62. sum = 0;
  63. for (i=0; i < rt->size; i++)
  64. sum += addr[i];
  65. if (!sum) {
  66. DBG(KERN_DEBUG "PCI: Interrupt Routing Table found at 0x%p\n", rt);
  67. return rt;
  68. }
  69. return NULL;
  70. }
  71. /*
  72. * Search 0xf0000 -- 0xfffff for the PCI IRQ Routing Table.
  73. */
  74. static struct irq_routing_table * __init pirq_find_routing_table(void)
  75. {
  76. u8 *addr;
  77. struct irq_routing_table *rt;
  78. if (pirq_table_addr) {
  79. rt = pirq_check_routing_table((u8 *) __va(pirq_table_addr));
  80. if (rt)
  81. return rt;
  82. printk(KERN_WARNING "PCI: PIRQ table NOT found at pirqaddr\n");
  83. }
  84. for(addr = (u8 *) __va(0xf0000); addr < (u8 *) __va(0x100000); addr += 16) {
  85. rt = pirq_check_routing_table(addr);
  86. if (rt)
  87. return rt;
  88. }
  89. return NULL;
  90. }
  91. /*
  92. * If we have a IRQ routing table, use it to search for peer host
  93. * bridges. It's a gross hack, but since there are no other known
  94. * ways how to get a list of buses, we have to go this way.
  95. */
  96. static void __init pirq_peer_trick(void)
  97. {
  98. struct irq_routing_table *rt = pirq_table;
  99. u8 busmap[256];
  100. int i;
  101. struct irq_info *e;
  102. memset(busmap, 0, sizeof(busmap));
  103. for(i=0; i < (rt->size - sizeof(struct irq_routing_table)) / sizeof(struct irq_info); i++) {
  104. e = &rt->slots[i];
  105. #ifdef DEBUG
  106. {
  107. int j;
  108. DBG(KERN_DEBUG "%02x:%02x slot=%02x", e->bus, e->devfn/8, e->slot);
  109. for(j=0; j<4; j++)
  110. DBG(" %d:%02x/%04x", j, e->irq[j].link, e->irq[j].bitmap);
  111. DBG("\n");
  112. }
  113. #endif
  114. busmap[e->bus] = 1;
  115. }
  116. for(i = 1; i < 256; i++) {
  117. int node;
  118. if (!busmap[i] || pci_find_bus(0, i))
  119. continue;
  120. node = get_mp_bus_to_node(i);
  121. if (pci_scan_bus_on_node(i, &pci_root_ops, node))
  122. printk(KERN_INFO "PCI: Discovered primary peer "
  123. "bus %02x [IRQ]\n", i);
  124. }
  125. pcibios_last_bus = -1;
  126. }
  127. /*
  128. * Code for querying and setting of IRQ routes on various interrupt routers.
  129. */
  130. void eisa_set_level_irq(unsigned int irq)
  131. {
  132. unsigned char mask = 1 << (irq & 7);
  133. unsigned int port = 0x4d0 + (irq >> 3);
  134. unsigned char val;
  135. static u16 eisa_irq_mask;
  136. if (irq >= 16 || (1 << irq) & eisa_irq_mask)
  137. return;
  138. eisa_irq_mask |= (1 << irq);
  139. printk(KERN_DEBUG "PCI: setting IRQ %u as level-triggered\n", irq);
  140. val = inb(port);
  141. if (!(val & mask)) {
  142. DBG(KERN_DEBUG " -> edge");
  143. outb(val | mask, port);
  144. }
  145. }
  146. /*
  147. * Common IRQ routing practice: nibbles in config space,
  148. * offset by some magic constant.
  149. */
  150. static unsigned int read_config_nybble(struct pci_dev *router, unsigned offset, unsigned nr)
  151. {
  152. u8 x;
  153. unsigned reg = offset + (nr >> 1);
  154. pci_read_config_byte(router, reg, &x);
  155. return (nr & 1) ? (x >> 4) : (x & 0xf);
  156. }
  157. static void write_config_nybble(struct pci_dev *router, unsigned offset, unsigned nr, unsigned int val)
  158. {
  159. u8 x;
  160. unsigned reg = offset + (nr >> 1);
  161. pci_read_config_byte(router, reg, &x);
  162. x = (nr & 1) ? ((x & 0x0f) | (val << 4)) : ((x & 0xf0) | val);
  163. pci_write_config_byte(router, reg, x);
  164. }
  165. /*
  166. * ALI pirq entries are damn ugly, and completely undocumented.
  167. * This has been figured out from pirq tables, and it's not a pretty
  168. * picture.
  169. */
  170. static int pirq_ali_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  171. {
  172. static const unsigned char irqmap[16] = { 0, 9, 3, 10, 4, 5, 7, 6, 1, 11, 0, 12, 0, 14, 0, 15 };
  173. WARN_ON_ONCE(pirq > 16);
  174. return irqmap[read_config_nybble(router, 0x48, pirq-1)];
  175. }
  176. static int pirq_ali_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  177. {
  178. static const unsigned char irqmap[16] = { 0, 8, 0, 2, 4, 5, 7, 6, 0, 1, 3, 9, 11, 0, 13, 15 };
  179. unsigned int val = irqmap[irq];
  180. WARN_ON_ONCE(pirq > 16);
  181. if (val) {
  182. write_config_nybble(router, 0x48, pirq-1, val);
  183. return 1;
  184. }
  185. return 0;
  186. }
  187. /*
  188. * The Intel PIIX4 pirq rules are fairly simple: "pirq" is
  189. * just a pointer to the config space.
  190. */
  191. static int pirq_piix_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  192. {
  193. u8 x;
  194. pci_read_config_byte(router, pirq, &x);
  195. return (x < 16) ? x : 0;
  196. }
  197. static int pirq_piix_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  198. {
  199. pci_write_config_byte(router, pirq, irq);
  200. return 1;
  201. }
  202. /*
  203. * The VIA pirq rules are nibble-based, like ALI,
  204. * but without the ugly irq number munging.
  205. * However, PIRQD is in the upper instead of lower 4 bits.
  206. */
  207. static int pirq_via_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  208. {
  209. return read_config_nybble(router, 0x55, pirq == 4 ? 5 : pirq);
  210. }
  211. static int pirq_via_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  212. {
  213. write_config_nybble(router, 0x55, pirq == 4 ? 5 : pirq, irq);
  214. return 1;
  215. }
  216. /*
  217. * The VIA pirq rules are nibble-based, like ALI,
  218. * but without the ugly irq number munging.
  219. * However, for 82C586, nibble map is different .
  220. */
  221. static int pirq_via586_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  222. {
  223. static const unsigned int pirqmap[5] = { 3, 2, 5, 1, 1 };
  224. WARN_ON_ONCE(pirq > 5);
  225. return read_config_nybble(router, 0x55, pirqmap[pirq-1]);
  226. }
  227. static int pirq_via586_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  228. {
  229. static const unsigned int pirqmap[5] = { 3, 2, 5, 1, 1 };
  230. WARN_ON_ONCE(pirq > 5);
  231. write_config_nybble(router, 0x55, pirqmap[pirq-1], irq);
  232. return 1;
  233. }
  234. /*
  235. * ITE 8330G pirq rules are nibble-based
  236. * FIXME: pirqmap may be { 1, 0, 3, 2 },
  237. * 2+3 are both mapped to irq 9 on my system
  238. */
  239. static int pirq_ite_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  240. {
  241. static const unsigned char pirqmap[4] = { 1, 0, 2, 3 };
  242. WARN_ON_ONCE(pirq > 4);
  243. return read_config_nybble(router,0x43, pirqmap[pirq-1]);
  244. }
  245. static int pirq_ite_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  246. {
  247. static const unsigned char pirqmap[4] = { 1, 0, 2, 3 };
  248. WARN_ON_ONCE(pirq > 4);
  249. write_config_nybble(router, 0x43, pirqmap[pirq-1], irq);
  250. return 1;
  251. }
  252. /*
  253. * OPTI: high four bits are nibble pointer..
  254. * I wonder what the low bits do?
  255. */
  256. static int pirq_opti_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  257. {
  258. return read_config_nybble(router, 0xb8, pirq >> 4);
  259. }
  260. static int pirq_opti_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  261. {
  262. write_config_nybble(router, 0xb8, pirq >> 4, irq);
  263. return 1;
  264. }
  265. /*
  266. * Cyrix: nibble offset 0x5C
  267. * 0x5C bits 7:4 is INTB bits 3:0 is INTA
  268. * 0x5D bits 7:4 is INTD bits 3:0 is INTC
  269. */
  270. static int pirq_cyrix_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  271. {
  272. return read_config_nybble(router, 0x5C, (pirq-1)^1);
  273. }
  274. static int pirq_cyrix_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  275. {
  276. write_config_nybble(router, 0x5C, (pirq-1)^1, irq);
  277. return 1;
  278. }
  279. /*
  280. * PIRQ routing for SiS 85C503 router used in several SiS chipsets.
  281. * We have to deal with the following issues here:
  282. * - vendors have different ideas about the meaning of link values
  283. * - some onboard devices (integrated in the chipset) have special
  284. * links and are thus routed differently (i.e. not via PCI INTA-INTD)
  285. * - different revision of the router have a different layout for
  286. * the routing registers, particularly for the onchip devices
  287. *
  288. * For all routing registers the common thing is we have one byte
  289. * per routeable link which is defined as:
  290. * bit 7 IRQ mapping enabled (0) or disabled (1)
  291. * bits [6:4] reserved (sometimes used for onchip devices)
  292. * bits [3:0] IRQ to map to
  293. * allowed: 3-7, 9-12, 14-15
  294. * reserved: 0, 1, 2, 8, 13
  295. *
  296. * The config-space registers located at 0x41/0x42/0x43/0x44 are
  297. * always used to route the normal PCI INT A/B/C/D respectively.
  298. * Apparently there are systems implementing PCI routing table using
  299. * link values 0x01-0x04 and others using 0x41-0x44 for PCI INTA..D.
  300. * We try our best to handle both link mappings.
  301. *
  302. * Currently (2003-05-21) it appears most SiS chipsets follow the
  303. * definition of routing registers from the SiS-5595 southbridge.
  304. * According to the SiS 5595 datasheets the revision id's of the
  305. * router (ISA-bridge) should be 0x01 or 0xb0.
  306. *
  307. * Furthermore we've also seen lspci dumps with revision 0x00 and 0xb1.
  308. * Looks like these are used in a number of SiS 5xx/6xx/7xx chipsets.
  309. * They seem to work with the current routing code. However there is
  310. * some concern because of the two USB-OHCI HCs (original SiS 5595
  311. * had only one). YMMV.
  312. *
  313. * Onchip routing for router rev-id 0x01/0xb0 and probably 0x00/0xb1:
  314. *
  315. * 0x61: IDEIRQ:
  316. * bits [6:5] must be written 01
  317. * bit 4 channel-select primary (0), secondary (1)
  318. *
  319. * 0x62: USBIRQ:
  320. * bit 6 OHCI function disabled (0), enabled (1)
  321. *
  322. * 0x6a: ACPI/SCI IRQ: bits 4-6 reserved
  323. *
  324. * 0x7e: Data Acq. Module IRQ - bits 4-6 reserved
  325. *
  326. * We support USBIRQ (in addition to INTA-INTD) and keep the
  327. * IDE, ACPI and DAQ routing untouched as set by the BIOS.
  328. *
  329. * Currently the only reported exception is the new SiS 65x chipset
  330. * which includes the SiS 69x southbridge. Here we have the 85C503
  331. * router revision 0x04 and there are changes in the register layout
  332. * mostly related to the different USB HCs with USB 2.0 support.
  333. *
  334. * Onchip routing for router rev-id 0x04 (try-and-error observation)
  335. *
  336. * 0x60/0x61/0x62/0x63: 1xEHCI and 3xOHCI (companion) USB-HCs
  337. * bit 6-4 are probably unused, not like 5595
  338. */
  339. #define PIRQ_SIS_IRQ_MASK 0x0f
  340. #define PIRQ_SIS_IRQ_DISABLE 0x80
  341. #define PIRQ_SIS_USB_ENABLE 0x40
  342. static int pirq_sis_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  343. {
  344. u8 x;
  345. int reg;
  346. reg = pirq;
  347. if (reg >= 0x01 && reg <= 0x04)
  348. reg += 0x40;
  349. pci_read_config_byte(router, reg, &x);
  350. return (x & PIRQ_SIS_IRQ_DISABLE) ? 0 : (x & PIRQ_SIS_IRQ_MASK);
  351. }
  352. static int pirq_sis_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  353. {
  354. u8 x;
  355. int reg;
  356. reg = pirq;
  357. if (reg >= 0x01 && reg <= 0x04)
  358. reg += 0x40;
  359. pci_read_config_byte(router, reg, &x);
  360. x &= ~(PIRQ_SIS_IRQ_MASK | PIRQ_SIS_IRQ_DISABLE);
  361. x |= irq ? irq: PIRQ_SIS_IRQ_DISABLE;
  362. pci_write_config_byte(router, reg, x);
  363. return 1;
  364. }
  365. /*
  366. * VLSI: nibble offset 0x74 - educated guess due to routing table and
  367. * config space of VLSI 82C534 PCI-bridge/router (1004:0102)
  368. * Tested on HP OmniBook 800 covering PIRQ 1, 2, 4, 8 for onboard
  369. * devices, PIRQ 3 for non-pci(!) soundchip and (untested) PIRQ 6
  370. * for the busbridge to the docking station.
  371. */
  372. static int pirq_vlsi_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  373. {
  374. WARN_ON_ONCE(pirq >= 9);
  375. if (pirq > 8) {
  376. printk(KERN_INFO "VLSI router pirq escape (%d)\n", pirq);
  377. return 0;
  378. }
  379. return read_config_nybble(router, 0x74, pirq-1);
  380. }
  381. static int pirq_vlsi_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  382. {
  383. WARN_ON_ONCE(pirq >= 9);
  384. if (pirq > 8) {
  385. printk(KERN_INFO "VLSI router pirq escape (%d)\n", pirq);
  386. return 0;
  387. }
  388. write_config_nybble(router, 0x74, pirq-1, irq);
  389. return 1;
  390. }
  391. /*
  392. * ServerWorks: PCI interrupts mapped to system IRQ lines through Index
  393. * and Redirect I/O registers (0x0c00 and 0x0c01). The Index register
  394. * format is (PCIIRQ## | 0x10), e.g.: PCIIRQ10=0x1a. The Redirect
  395. * register is a straight binary coding of desired PIC IRQ (low nibble).
  396. *
  397. * The 'link' value in the PIRQ table is already in the correct format
  398. * for the Index register. There are some special index values:
  399. * 0x00 for ACPI (SCI), 0x01 for USB, 0x02 for IDE0, 0x04 for IDE1,
  400. * and 0x03 for SMBus.
  401. */
  402. static int pirq_serverworks_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  403. {
  404. outb(pirq, 0xc00);
  405. return inb(0xc01) & 0xf;
  406. }
  407. static int pirq_serverworks_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  408. {
  409. outb(pirq, 0xc00);
  410. outb(irq, 0xc01);
  411. return 1;
  412. }
  413. /* Support for AMD756 PCI IRQ Routing
  414. * Jhon H. Caicedo <jhcaiced@osso.org.co>
  415. * Jun/21/2001 0.2.0 Release, fixed to use "nybble" functions... (jhcaiced)
  416. * Jun/19/2001 Alpha Release 0.1.0 (jhcaiced)
  417. * The AMD756 pirq rules are nibble-based
  418. * offset 0x56 0-3 PIRQA 4-7 PIRQB
  419. * offset 0x57 0-3 PIRQC 4-7 PIRQD
  420. */
  421. static int pirq_amd756_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  422. {
  423. u8 irq;
  424. irq = 0;
  425. if (pirq <= 4)
  426. {
  427. irq = read_config_nybble(router, 0x56, pirq - 1);
  428. }
  429. printk(KERN_INFO "AMD756: dev %04x:%04x, router pirq : %d get irq : %2d\n",
  430. dev->vendor, dev->device, pirq, irq);
  431. return irq;
  432. }
  433. static int pirq_amd756_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  434. {
  435. printk(KERN_INFO "AMD756: dev %04x:%04x, router pirq : %d SET irq : %2d\n",
  436. dev->vendor, dev->device, pirq, irq);
  437. if (pirq <= 4)
  438. {
  439. write_config_nybble(router, 0x56, pirq - 1, irq);
  440. }
  441. return 1;
  442. }
  443. /*
  444. * PicoPower PT86C523
  445. */
  446. static int pirq_pico_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  447. {
  448. outb(0x10 + ((pirq - 1) >> 1), 0x24);
  449. return ((pirq - 1) & 1) ? (inb(0x26) >> 4) : (inb(0x26) & 0xf);
  450. }
  451. static int pirq_pico_set(struct pci_dev *router, struct pci_dev *dev, int pirq,
  452. int irq)
  453. {
  454. unsigned int x;
  455. outb(0x10 + ((pirq - 1) >> 1), 0x24);
  456. x = inb(0x26);
  457. x = ((pirq - 1) & 1) ? ((x & 0x0f) | (irq << 4)) : ((x & 0xf0) | (irq));
  458. outb(x, 0x26);
  459. return 1;
  460. }
  461. #ifdef CONFIG_PCI_BIOS
  462. static int pirq_bios_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  463. {
  464. struct pci_dev *bridge;
  465. int pin = pci_get_interrupt_pin(dev, &bridge);
  466. return pcibios_set_irq_routing(bridge, pin, irq);
  467. }
  468. #endif
  469. static __init int intel_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  470. {
  471. static struct pci_device_id __initdata pirq_440gx[] = {
  472. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_0) },
  473. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_2) },
  474. { },
  475. };
  476. /* 440GX has a proprietary PIRQ router -- don't use it */
  477. if (pci_dev_present(pirq_440gx))
  478. return 0;
  479. switch(device)
  480. {
  481. case PCI_DEVICE_ID_INTEL_82371FB_0:
  482. case PCI_DEVICE_ID_INTEL_82371SB_0:
  483. case PCI_DEVICE_ID_INTEL_82371AB_0:
  484. case PCI_DEVICE_ID_INTEL_82371MX:
  485. case PCI_DEVICE_ID_INTEL_82443MX_0:
  486. case PCI_DEVICE_ID_INTEL_82801AA_0:
  487. case PCI_DEVICE_ID_INTEL_82801AB_0:
  488. case PCI_DEVICE_ID_INTEL_82801BA_0:
  489. case PCI_DEVICE_ID_INTEL_82801BA_10:
  490. case PCI_DEVICE_ID_INTEL_82801CA_0:
  491. case PCI_DEVICE_ID_INTEL_82801CA_12:
  492. case PCI_DEVICE_ID_INTEL_82801DB_0:
  493. case PCI_DEVICE_ID_INTEL_82801E_0:
  494. case PCI_DEVICE_ID_INTEL_82801EB_0:
  495. case PCI_DEVICE_ID_INTEL_ESB_1:
  496. case PCI_DEVICE_ID_INTEL_ICH6_0:
  497. case PCI_DEVICE_ID_INTEL_ICH6_1:
  498. case PCI_DEVICE_ID_INTEL_ICH7_0:
  499. case PCI_DEVICE_ID_INTEL_ICH7_1:
  500. case PCI_DEVICE_ID_INTEL_ICH7_30:
  501. case PCI_DEVICE_ID_INTEL_ICH7_31:
  502. case PCI_DEVICE_ID_INTEL_ESB2_0:
  503. case PCI_DEVICE_ID_INTEL_ICH8_0:
  504. case PCI_DEVICE_ID_INTEL_ICH8_1:
  505. case PCI_DEVICE_ID_INTEL_ICH8_2:
  506. case PCI_DEVICE_ID_INTEL_ICH8_3:
  507. case PCI_DEVICE_ID_INTEL_ICH8_4:
  508. case PCI_DEVICE_ID_INTEL_ICH9_0:
  509. case PCI_DEVICE_ID_INTEL_ICH9_1:
  510. case PCI_DEVICE_ID_INTEL_ICH9_2:
  511. case PCI_DEVICE_ID_INTEL_ICH9_3:
  512. case PCI_DEVICE_ID_INTEL_ICH9_4:
  513. case PCI_DEVICE_ID_INTEL_ICH9_5:
  514. case PCI_DEVICE_ID_INTEL_TOLAPAI_0:
  515. case PCI_DEVICE_ID_INTEL_ICH10_0:
  516. case PCI_DEVICE_ID_INTEL_ICH10_1:
  517. case PCI_DEVICE_ID_INTEL_ICH10_2:
  518. case PCI_DEVICE_ID_INTEL_ICH10_3:
  519. r->name = "PIIX/ICH";
  520. r->get = pirq_piix_get;
  521. r->set = pirq_piix_set;
  522. return 1;
  523. }
  524. return 0;
  525. }
  526. static __init int via_router_probe(struct irq_router *r,
  527. struct pci_dev *router, u16 device)
  528. {
  529. /* FIXME: We should move some of the quirk fixup stuff here */
  530. /*
  531. * workarounds for some buggy BIOSes
  532. */
  533. if (device == PCI_DEVICE_ID_VIA_82C586_0) {
  534. switch(router->device) {
  535. case PCI_DEVICE_ID_VIA_82C686:
  536. /*
  537. * Asus k7m bios wrongly reports 82C686A
  538. * as 586-compatible
  539. */
  540. device = PCI_DEVICE_ID_VIA_82C686;
  541. break;
  542. case PCI_DEVICE_ID_VIA_8235:
  543. /**
  544. * Asus a7v-x bios wrongly reports 8235
  545. * as 586-compatible
  546. */
  547. device = PCI_DEVICE_ID_VIA_8235;
  548. break;
  549. case PCI_DEVICE_ID_VIA_8237:
  550. /**
  551. * Asus a7v600 bios wrongly reports 8237
  552. * as 586-compatible
  553. */
  554. device = PCI_DEVICE_ID_VIA_8237;
  555. break;
  556. }
  557. }
  558. switch(device) {
  559. case PCI_DEVICE_ID_VIA_82C586_0:
  560. r->name = "VIA";
  561. r->get = pirq_via586_get;
  562. r->set = pirq_via586_set;
  563. return 1;
  564. case PCI_DEVICE_ID_VIA_82C596:
  565. case PCI_DEVICE_ID_VIA_82C686:
  566. case PCI_DEVICE_ID_VIA_8231:
  567. case PCI_DEVICE_ID_VIA_8233A:
  568. case PCI_DEVICE_ID_VIA_8235:
  569. case PCI_DEVICE_ID_VIA_8237:
  570. /* FIXME: add new ones for 8233/5 */
  571. r->name = "VIA";
  572. r->get = pirq_via_get;
  573. r->set = pirq_via_set;
  574. return 1;
  575. }
  576. return 0;
  577. }
  578. static __init int vlsi_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  579. {
  580. switch(device)
  581. {
  582. case PCI_DEVICE_ID_VLSI_82C534:
  583. r->name = "VLSI 82C534";
  584. r->get = pirq_vlsi_get;
  585. r->set = pirq_vlsi_set;
  586. return 1;
  587. }
  588. return 0;
  589. }
  590. static __init int serverworks_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  591. {
  592. switch(device)
  593. {
  594. case PCI_DEVICE_ID_SERVERWORKS_OSB4:
  595. case PCI_DEVICE_ID_SERVERWORKS_CSB5:
  596. r->name = "ServerWorks";
  597. r->get = pirq_serverworks_get;
  598. r->set = pirq_serverworks_set;
  599. return 1;
  600. }
  601. return 0;
  602. }
  603. static __init int sis_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  604. {
  605. if (device != PCI_DEVICE_ID_SI_503)
  606. return 0;
  607. r->name = "SIS";
  608. r->get = pirq_sis_get;
  609. r->set = pirq_sis_set;
  610. return 1;
  611. }
  612. static __init int cyrix_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  613. {
  614. switch(device)
  615. {
  616. case PCI_DEVICE_ID_CYRIX_5520:
  617. r->name = "NatSemi";
  618. r->get = pirq_cyrix_get;
  619. r->set = pirq_cyrix_set;
  620. return 1;
  621. }
  622. return 0;
  623. }
  624. static __init int opti_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  625. {
  626. switch(device)
  627. {
  628. case PCI_DEVICE_ID_OPTI_82C700:
  629. r->name = "OPTI";
  630. r->get = pirq_opti_get;
  631. r->set = pirq_opti_set;
  632. return 1;
  633. }
  634. return 0;
  635. }
  636. static __init int ite_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  637. {
  638. switch(device)
  639. {
  640. case PCI_DEVICE_ID_ITE_IT8330G_0:
  641. r->name = "ITE";
  642. r->get = pirq_ite_get;
  643. r->set = pirq_ite_set;
  644. return 1;
  645. }
  646. return 0;
  647. }
  648. static __init int ali_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  649. {
  650. switch(device)
  651. {
  652. case PCI_DEVICE_ID_AL_M1533:
  653. case PCI_DEVICE_ID_AL_M1563:
  654. printk(KERN_DEBUG "PCI: Using ALI IRQ Router\n");
  655. r->name = "ALI";
  656. r->get = pirq_ali_get;
  657. r->set = pirq_ali_set;
  658. return 1;
  659. }
  660. return 0;
  661. }
  662. static __init int amd_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  663. {
  664. switch(device)
  665. {
  666. case PCI_DEVICE_ID_AMD_VIPER_740B:
  667. r->name = "AMD756";
  668. break;
  669. case PCI_DEVICE_ID_AMD_VIPER_7413:
  670. r->name = "AMD766";
  671. break;
  672. case PCI_DEVICE_ID_AMD_VIPER_7443:
  673. r->name = "AMD768";
  674. break;
  675. default:
  676. return 0;
  677. }
  678. r->get = pirq_amd756_get;
  679. r->set = pirq_amd756_set;
  680. return 1;
  681. }
  682. static __init int pico_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  683. {
  684. switch (device) {
  685. case PCI_DEVICE_ID_PICOPOWER_PT86C523:
  686. r->name = "PicoPower PT86C523";
  687. r->get = pirq_pico_get;
  688. r->set = pirq_pico_set;
  689. return 1;
  690. case PCI_DEVICE_ID_PICOPOWER_PT86C523BBP:
  691. r->name = "PicoPower PT86C523 rev. BB+";
  692. r->get = pirq_pico_get;
  693. r->set = pirq_pico_set;
  694. return 1;
  695. }
  696. return 0;
  697. }
  698. static __initdata struct irq_router_handler pirq_routers[] = {
  699. { PCI_VENDOR_ID_INTEL, intel_router_probe },
  700. { PCI_VENDOR_ID_AL, ali_router_probe },
  701. { PCI_VENDOR_ID_ITE, ite_router_probe },
  702. { PCI_VENDOR_ID_VIA, via_router_probe },
  703. { PCI_VENDOR_ID_OPTI, opti_router_probe },
  704. { PCI_VENDOR_ID_SI, sis_router_probe },
  705. { PCI_VENDOR_ID_CYRIX, cyrix_router_probe },
  706. { PCI_VENDOR_ID_VLSI, vlsi_router_probe },
  707. { PCI_VENDOR_ID_SERVERWORKS, serverworks_router_probe },
  708. { PCI_VENDOR_ID_AMD, amd_router_probe },
  709. { PCI_VENDOR_ID_PICOPOWER, pico_router_probe },
  710. /* Someone with docs needs to add the ATI Radeon IGP */
  711. { 0, NULL }
  712. };
  713. static struct irq_router pirq_router;
  714. static struct pci_dev *pirq_router_dev;
  715. /*
  716. * FIXME: should we have an option to say "generic for
  717. * chipset" ?
  718. */
  719. static void __init pirq_find_router(struct irq_router *r)
  720. {
  721. struct irq_routing_table *rt = pirq_table;
  722. struct irq_router_handler *h;
  723. #ifdef CONFIG_PCI_BIOS
  724. if (!rt->signature) {
  725. printk(KERN_INFO "PCI: Using BIOS for IRQ routing\n");
  726. r->set = pirq_bios_set;
  727. r->name = "BIOS";
  728. return;
  729. }
  730. #endif
  731. /* Default unless a driver reloads it */
  732. r->name = "default";
  733. r->get = NULL;
  734. r->set = NULL;
  735. DBG(KERN_DEBUG "PCI: Attempting to find IRQ router for %04x:%04x\n",
  736. rt->rtr_vendor, rt->rtr_device);
  737. pirq_router_dev = pci_get_bus_and_slot(rt->rtr_bus, rt->rtr_devfn);
  738. if (!pirq_router_dev) {
  739. DBG(KERN_DEBUG "PCI: Interrupt router not found at "
  740. "%02x:%02x\n", rt->rtr_bus, rt->rtr_devfn);
  741. return;
  742. }
  743. for( h = pirq_routers; h->vendor; h++) {
  744. /* First look for a router match */
  745. if (rt->rtr_vendor == h->vendor && h->probe(r, pirq_router_dev, rt->rtr_device))
  746. break;
  747. /* Fall back to a device match */
  748. if (pirq_router_dev->vendor == h->vendor && h->probe(r, pirq_router_dev, pirq_router_dev->device))
  749. break;
  750. }
  751. printk(KERN_INFO "PCI: Using IRQ router %s [%04x/%04x] at %s\n",
  752. pirq_router.name,
  753. pirq_router_dev->vendor,
  754. pirq_router_dev->device,
  755. pci_name(pirq_router_dev));
  756. /* The device remains referenced for the kernel lifetime */
  757. }
  758. static struct irq_info *pirq_get_info(struct pci_dev *dev)
  759. {
  760. struct irq_routing_table *rt = pirq_table;
  761. int entries = (rt->size - sizeof(struct irq_routing_table)) / sizeof(struct irq_info);
  762. struct irq_info *info;
  763. for (info = rt->slots; entries--; info++)
  764. if (info->bus == dev->bus->number && PCI_SLOT(info->devfn) == PCI_SLOT(dev->devfn))
  765. return info;
  766. return NULL;
  767. }
  768. static int pcibios_lookup_irq(struct pci_dev *dev, int assign)
  769. {
  770. u8 pin;
  771. struct irq_info *info;
  772. int i, pirq, newirq;
  773. int irq = 0;
  774. u32 mask;
  775. struct irq_router *r = &pirq_router;
  776. struct pci_dev *dev2 = NULL;
  777. char *msg = NULL;
  778. /* Find IRQ pin */
  779. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  780. if (!pin) {
  781. DBG(KERN_DEBUG " -> no interrupt pin\n");
  782. return 0;
  783. }
  784. pin = pin - 1;
  785. /* Find IRQ routing entry */
  786. if (!pirq_table)
  787. return 0;
  788. DBG(KERN_DEBUG "IRQ for %s[%c]", pci_name(dev), 'A' + pin);
  789. info = pirq_get_info(dev);
  790. if (!info) {
  791. DBG(" -> not found in routing table\n" KERN_DEBUG);
  792. return 0;
  793. }
  794. pirq = info->irq[pin].link;
  795. mask = info->irq[pin].bitmap;
  796. if (!pirq) {
  797. DBG(" -> not routed\n" KERN_DEBUG);
  798. return 0;
  799. }
  800. DBG(" -> PIRQ %02x, mask %04x, excl %04x", pirq, mask, pirq_table->exclusive_irqs);
  801. mask &= pcibios_irq_mask;
  802. /* Work around broken HP Pavilion Notebooks which assign USB to
  803. IRQ 9 even though it is actually wired to IRQ 11 */
  804. if (broken_hp_bios_irq9 && pirq == 0x59 && dev->irq == 9) {
  805. dev->irq = 11;
  806. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, 11);
  807. r->set(pirq_router_dev, dev, pirq, 11);
  808. }
  809. /* same for Acer Travelmate 360, but with CB and irq 11 -> 10 */
  810. if (acer_tm360_irqrouting && dev->irq == 11 && dev->vendor == PCI_VENDOR_ID_O2) {
  811. pirq = 0x68;
  812. mask = 0x400;
  813. dev->irq = r->get(pirq_router_dev, dev, pirq);
  814. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, dev->irq);
  815. }
  816. /*
  817. * Find the best IRQ to assign: use the one
  818. * reported by the device if possible.
  819. */
  820. newirq = dev->irq;
  821. if (newirq && !((1 << newirq) & mask)) {
  822. if ( pci_probe & PCI_USE_PIRQ_MASK) newirq = 0;
  823. else printk("\n" KERN_WARNING
  824. "PCI: IRQ %i for device %s doesn't match PIRQ mask "
  825. "- try pci=usepirqmask\n" KERN_DEBUG, newirq,
  826. pci_name(dev));
  827. }
  828. if (!newirq && assign) {
  829. for (i = 0; i < 16; i++) {
  830. if (!(mask & (1 << i)))
  831. continue;
  832. if (pirq_penalty[i] < pirq_penalty[newirq] && can_request_irq(i, IRQF_SHARED))
  833. newirq = i;
  834. }
  835. }
  836. DBG(" -> newirq=%d", newirq);
  837. /* Check if it is hardcoded */
  838. if ((pirq & 0xf0) == 0xf0) {
  839. irq = pirq & 0xf;
  840. DBG(" -> hardcoded IRQ %d\n", irq);
  841. msg = "Hardcoded";
  842. } else if ( r->get && (irq = r->get(pirq_router_dev, dev, pirq)) && \
  843. ((!(pci_probe & PCI_USE_PIRQ_MASK)) || ((1 << irq) & mask)) ) {
  844. DBG(" -> got IRQ %d\n", irq);
  845. msg = "Found";
  846. eisa_set_level_irq(irq);
  847. } else if (newirq && r->set && (dev->class >> 8) != PCI_CLASS_DISPLAY_VGA) {
  848. DBG(" -> assigning IRQ %d", newirq);
  849. if (r->set(pirq_router_dev, dev, pirq, newirq)) {
  850. eisa_set_level_irq(newirq);
  851. DBG(" ... OK\n");
  852. msg = "Assigned";
  853. irq = newirq;
  854. }
  855. }
  856. if (!irq) {
  857. DBG(" ... failed\n");
  858. if (newirq && mask == (1 << newirq)) {
  859. msg = "Guessed";
  860. irq = newirq;
  861. } else
  862. return 0;
  863. }
  864. printk(KERN_INFO "PCI: %s IRQ %d for device %s\n", msg, irq, pci_name(dev));
  865. /* Update IRQ for all devices with the same pirq value */
  866. while ((dev2 = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev2)) != NULL) {
  867. pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin);
  868. if (!pin)
  869. continue;
  870. pin--;
  871. info = pirq_get_info(dev2);
  872. if (!info)
  873. continue;
  874. if (info->irq[pin].link == pirq) {
  875. /* We refuse to override the dev->irq information. Give a warning! */
  876. if ( dev2->irq && dev2->irq != irq && \
  877. (!(pci_probe & PCI_USE_PIRQ_MASK) || \
  878. ((1 << dev2->irq) & mask)) ) {
  879. #ifndef CONFIG_PCI_MSI
  880. printk(KERN_INFO "IRQ routing conflict for %s, have irq %d, want irq %d\n",
  881. pci_name(dev2), dev2->irq, irq);
  882. #endif
  883. continue;
  884. }
  885. dev2->irq = irq;
  886. pirq_penalty[irq]++;
  887. if (dev != dev2)
  888. printk(KERN_INFO "PCI: Sharing IRQ %d with %s\n", irq, pci_name(dev2));
  889. }
  890. }
  891. return 1;
  892. }
  893. static void __init pcibios_fixup_irqs(void)
  894. {
  895. struct pci_dev *dev = NULL;
  896. u8 pin;
  897. DBG(KERN_DEBUG "PCI: IRQ fixup\n");
  898. while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
  899. /*
  900. * If the BIOS has set an out of range IRQ number, just ignore it.
  901. * Also keep track of which IRQ's are already in use.
  902. */
  903. if (dev->irq >= 16) {
  904. DBG(KERN_DEBUG "%s: ignoring bogus IRQ %d\n", pci_name(dev), dev->irq);
  905. dev->irq = 0;
  906. }
  907. /* If the IRQ is already assigned to a PCI device, ignore its ISA use penalty */
  908. if (pirq_penalty[dev->irq] >= 100 && pirq_penalty[dev->irq] < 100000)
  909. pirq_penalty[dev->irq] = 0;
  910. pirq_penalty[dev->irq]++;
  911. }
  912. dev = NULL;
  913. while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
  914. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  915. #ifdef CONFIG_X86_IO_APIC
  916. /*
  917. * Recalculate IRQ numbers if we use the I/O APIC.
  918. */
  919. if (io_apic_assign_pci_irqs)
  920. {
  921. int irq;
  922. if (pin) {
  923. pin--; /* interrupt pins are numbered starting from 1 */
  924. irq = IO_APIC_get_PCI_irq_vector(dev->bus->number, PCI_SLOT(dev->devfn), pin);
  925. /*
  926. * Busses behind bridges are typically not listed in the MP-table.
  927. * In this case we have to look up the IRQ based on the parent bus,
  928. * parent slot, and pin number. The SMP code detects such bridged
  929. * busses itself so we should get into this branch reliably.
  930. */
  931. if (irq < 0 && dev->bus->parent) { /* go back to the bridge */
  932. struct pci_dev * bridge = dev->bus->self;
  933. pin = (pin + PCI_SLOT(dev->devfn)) % 4;
  934. irq = IO_APIC_get_PCI_irq_vector(bridge->bus->number,
  935. PCI_SLOT(bridge->devfn), pin);
  936. if (irq >= 0)
  937. printk(KERN_WARNING "PCI: using PPB %s[%c] to get irq %d\n",
  938. pci_name(bridge), 'A' + pin, irq);
  939. }
  940. if (irq >= 0) {
  941. printk(KERN_INFO "PCI->APIC IRQ transform: %s[%c] -> IRQ %d\n",
  942. pci_name(dev), 'A' + pin, irq);
  943. dev->irq = irq;
  944. }
  945. }
  946. }
  947. #endif
  948. /*
  949. * Still no IRQ? Try to lookup one...
  950. */
  951. if (pin && !dev->irq)
  952. pcibios_lookup_irq(dev, 0);
  953. }
  954. }
  955. /*
  956. * Work around broken HP Pavilion Notebooks which assign USB to
  957. * IRQ 9 even though it is actually wired to IRQ 11
  958. */
  959. static int __init fix_broken_hp_bios_irq9(const struct dmi_system_id *d)
  960. {
  961. if (!broken_hp_bios_irq9) {
  962. broken_hp_bios_irq9 = 1;
  963. printk(KERN_INFO "%s detected - fixing broken IRQ routing\n", d->ident);
  964. }
  965. return 0;
  966. }
  967. /*
  968. * Work around broken Acer TravelMate 360 Notebooks which assign
  969. * Cardbus to IRQ 11 even though it is actually wired to IRQ 10
  970. */
  971. static int __init fix_acer_tm360_irqrouting(const struct dmi_system_id *d)
  972. {
  973. if (!acer_tm360_irqrouting) {
  974. acer_tm360_irqrouting = 1;
  975. printk(KERN_INFO "%s detected - fixing broken IRQ routing\n", d->ident);
  976. }
  977. return 0;
  978. }
  979. static struct dmi_system_id __initdata pciirq_dmi_table[] = {
  980. {
  981. .callback = fix_broken_hp_bios_irq9,
  982. .ident = "HP Pavilion N5400 Series Laptop",
  983. .matches = {
  984. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  985. DMI_MATCH(DMI_BIOS_VERSION, "GE.M1.03"),
  986. DMI_MATCH(DMI_PRODUCT_VERSION, "HP Pavilion Notebook Model GE"),
  987. DMI_MATCH(DMI_BOARD_VERSION, "OmniBook N32N-736"),
  988. },
  989. },
  990. {
  991. .callback = fix_acer_tm360_irqrouting,
  992. .ident = "Acer TravelMate 36x Laptop",
  993. .matches = {
  994. DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
  995. DMI_MATCH(DMI_PRODUCT_NAME, "TravelMate 360"),
  996. },
  997. },
  998. { }
  999. };
  1000. static int __init pcibios_irq_init(void)
  1001. {
  1002. DBG(KERN_DEBUG "PCI: IRQ init\n");
  1003. if (pcibios_enable_irq || raw_pci_ops == NULL)
  1004. return 0;
  1005. dmi_check_system(pciirq_dmi_table);
  1006. pirq_table = pirq_find_routing_table();
  1007. #ifdef CONFIG_PCI_BIOS
  1008. if (!pirq_table && (pci_probe & PCI_BIOS_IRQ_SCAN))
  1009. pirq_table = pcibios_get_irq_routing_table();
  1010. #endif
  1011. if (pirq_table) {
  1012. pirq_peer_trick();
  1013. pirq_find_router(&pirq_router);
  1014. if (pirq_table->exclusive_irqs) {
  1015. int i;
  1016. for (i=0; i<16; i++)
  1017. if (!(pirq_table->exclusive_irqs & (1 << i)))
  1018. pirq_penalty[i] += 100;
  1019. }
  1020. /* If we're using the I/O APIC, avoid using the PCI IRQ routing table */
  1021. if (io_apic_assign_pci_irqs)
  1022. pirq_table = NULL;
  1023. }
  1024. pcibios_enable_irq = pirq_enable_irq;
  1025. pcibios_fixup_irqs();
  1026. return 0;
  1027. }
  1028. subsys_initcall(pcibios_irq_init);
  1029. static void pirq_penalize_isa_irq(int irq, int active)
  1030. {
  1031. /*
  1032. * If any ISAPnP device reports an IRQ in its list of possible
  1033. * IRQ's, we try to avoid assigning it to PCI devices.
  1034. */
  1035. if (irq < 16) {
  1036. if (active)
  1037. pirq_penalty[irq] += 1000;
  1038. else
  1039. pirq_penalty[irq] += 100;
  1040. }
  1041. }
  1042. void pcibios_penalize_isa_irq(int irq, int active)
  1043. {
  1044. #ifdef CONFIG_ACPI
  1045. if (!acpi_noirq)
  1046. acpi_penalize_isa_irq(irq, active);
  1047. else
  1048. #endif
  1049. pirq_penalize_isa_irq(irq, active);
  1050. }
  1051. static int pirq_enable_irq(struct pci_dev *dev)
  1052. {
  1053. u8 pin;
  1054. struct pci_dev *temp_dev;
  1055. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  1056. if (pin && !pcibios_lookup_irq(dev, 1) && !dev->irq) {
  1057. char *msg = "";
  1058. pin--; /* interrupt pins are numbered starting from 1 */
  1059. if (io_apic_assign_pci_irqs) {
  1060. int irq;
  1061. irq = IO_APIC_get_PCI_irq_vector(dev->bus->number, PCI_SLOT(dev->devfn), pin);
  1062. /*
  1063. * Busses behind bridges are typically not listed in the MP-table.
  1064. * In this case we have to look up the IRQ based on the parent bus,
  1065. * parent slot, and pin number. The SMP code detects such bridged
  1066. * busses itself so we should get into this branch reliably.
  1067. */
  1068. temp_dev = dev;
  1069. while (irq < 0 && dev->bus->parent) { /* go back to the bridge */
  1070. struct pci_dev * bridge = dev->bus->self;
  1071. pin = (pin + PCI_SLOT(dev->devfn)) % 4;
  1072. irq = IO_APIC_get_PCI_irq_vector(bridge->bus->number,
  1073. PCI_SLOT(bridge->devfn), pin);
  1074. if (irq >= 0)
  1075. printk(KERN_WARNING "PCI: using PPB %s[%c] to get irq %d\n",
  1076. pci_name(bridge), 'A' + pin, irq);
  1077. dev = bridge;
  1078. }
  1079. dev = temp_dev;
  1080. if (irq >= 0) {
  1081. printk(KERN_INFO "PCI->APIC IRQ transform: %s[%c] -> IRQ %d\n",
  1082. pci_name(dev), 'A' + pin, irq);
  1083. dev->irq = irq;
  1084. return 0;
  1085. } else
  1086. msg = " Probably buggy MP table.";
  1087. } else if (pci_probe & PCI_BIOS_IRQ_SCAN)
  1088. msg = "";
  1089. else
  1090. msg = " Please try using pci=biosirq.";
  1091. /* With IDE legacy devices the IRQ lookup failure is not a problem.. */
  1092. if (dev->class >> 8 == PCI_CLASS_STORAGE_IDE && !(dev->class & 0x5))
  1093. return 0;
  1094. printk(KERN_WARNING "PCI: No IRQ known for interrupt pin %c of device %s.%s\n",
  1095. 'A' + pin, pci_name(dev), msg);
  1096. }
  1097. return 0;
  1098. }