pci-gart_64.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844
  1. /*
  2. * Dynamic DMA mapping support for AMD Hammer.
  3. *
  4. * Use the integrated AGP GART in the Hammer northbridge as an IOMMU for PCI.
  5. * This allows to use PCI devices that only support 32bit addresses on systems
  6. * with more than 4GB.
  7. *
  8. * See Documentation/DMA-mapping.txt for the interface specification.
  9. *
  10. * Copyright 2002 Andi Kleen, SuSE Labs.
  11. * Subject to the GNU General Public License v2 only.
  12. */
  13. #include <linux/types.h>
  14. #include <linux/ctype.h>
  15. #include <linux/agp_backend.h>
  16. #include <linux/init.h>
  17. #include <linux/mm.h>
  18. #include <linux/string.h>
  19. #include <linux/spinlock.h>
  20. #include <linux/pci.h>
  21. #include <linux/module.h>
  22. #include <linux/topology.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/bitops.h>
  25. #include <linux/kdebug.h>
  26. #include <linux/scatterlist.h>
  27. #include <linux/iommu-helper.h>
  28. #include <linux/sysdev.h>
  29. #include <asm/atomic.h>
  30. #include <asm/io.h>
  31. #include <asm/mtrr.h>
  32. #include <asm/pgtable.h>
  33. #include <asm/proto.h>
  34. #include <asm/gart.h>
  35. #include <asm/cacheflush.h>
  36. #include <asm/swiotlb.h>
  37. #include <asm/dma.h>
  38. #include <asm/k8.h>
  39. static unsigned long iommu_bus_base; /* GART remapping area (physical) */
  40. static unsigned long iommu_size; /* size of remapping area bytes */
  41. static unsigned long iommu_pages; /* .. and in pages */
  42. static u32 *iommu_gatt_base; /* Remapping table */
  43. /*
  44. * If this is disabled the IOMMU will use an optimized flushing strategy
  45. * of only flushing when an mapping is reused. With it true the GART is
  46. * flushed for every mapping. Problem is that doing the lazy flush seems
  47. * to trigger bugs with some popular PCI cards, in particular 3ware (but
  48. * has been also also seen with Qlogic at least).
  49. */
  50. int iommu_fullflush = 1;
  51. /* Allocation bitmap for the remapping area: */
  52. static DEFINE_SPINLOCK(iommu_bitmap_lock);
  53. /* Guarded by iommu_bitmap_lock: */
  54. static unsigned long *iommu_gart_bitmap;
  55. static u32 gart_unmapped_entry;
  56. #define GPTE_VALID 1
  57. #define GPTE_COHERENT 2
  58. #define GPTE_ENCODE(x) \
  59. (((x) & 0xfffff000) | (((x) >> 32) << 4) | GPTE_VALID | GPTE_COHERENT)
  60. #define GPTE_DECODE(x) (((x) & 0xfffff000) | (((u64)(x) & 0xff0) << 28))
  61. #define to_pages(addr, size) \
  62. (round_up(((addr) & ~PAGE_MASK) + (size), PAGE_SIZE) >> PAGE_SHIFT)
  63. #define EMERGENCY_PAGES 32 /* = 128KB */
  64. #ifdef CONFIG_AGP
  65. #define AGPEXTERN extern
  66. #else
  67. #define AGPEXTERN
  68. #endif
  69. /* backdoor interface to AGP driver */
  70. AGPEXTERN int agp_memory_reserved;
  71. AGPEXTERN __u32 *agp_gatt_table;
  72. static unsigned long next_bit; /* protected by iommu_bitmap_lock */
  73. static int need_flush; /* global flush state. set for each gart wrap */
  74. static unsigned long alloc_iommu(struct device *dev, int size)
  75. {
  76. unsigned long offset, flags;
  77. unsigned long boundary_size;
  78. unsigned long base_index;
  79. base_index = ALIGN(iommu_bus_base & dma_get_seg_boundary(dev),
  80. PAGE_SIZE) >> PAGE_SHIFT;
  81. boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
  82. PAGE_SIZE) >> PAGE_SHIFT;
  83. spin_lock_irqsave(&iommu_bitmap_lock, flags);
  84. offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, next_bit,
  85. size, base_index, boundary_size, 0);
  86. if (offset == -1) {
  87. need_flush = 1;
  88. offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, 0,
  89. size, base_index, boundary_size, 0);
  90. }
  91. if (offset != -1) {
  92. set_bit_string(iommu_gart_bitmap, offset, size);
  93. next_bit = offset+size;
  94. if (next_bit >= iommu_pages) {
  95. next_bit = 0;
  96. need_flush = 1;
  97. }
  98. }
  99. if (iommu_fullflush)
  100. need_flush = 1;
  101. spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
  102. return offset;
  103. }
  104. static void free_iommu(unsigned long offset, int size)
  105. {
  106. unsigned long flags;
  107. spin_lock_irqsave(&iommu_bitmap_lock, flags);
  108. iommu_area_free(iommu_gart_bitmap, offset, size);
  109. spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
  110. }
  111. /*
  112. * Use global flush state to avoid races with multiple flushers.
  113. */
  114. static void flush_gart(void)
  115. {
  116. unsigned long flags;
  117. spin_lock_irqsave(&iommu_bitmap_lock, flags);
  118. if (need_flush) {
  119. k8_flush_garts();
  120. need_flush = 0;
  121. }
  122. spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
  123. }
  124. #ifdef CONFIG_IOMMU_LEAK
  125. #define SET_LEAK(x) \
  126. do { \
  127. if (iommu_leak_tab) \
  128. iommu_leak_tab[x] = __builtin_return_address(0);\
  129. } while (0)
  130. #define CLEAR_LEAK(x) \
  131. do { \
  132. if (iommu_leak_tab) \
  133. iommu_leak_tab[x] = NULL; \
  134. } while (0)
  135. /* Debugging aid for drivers that don't free their IOMMU tables */
  136. static void **iommu_leak_tab;
  137. static int leak_trace;
  138. static int iommu_leak_pages = 20;
  139. static void dump_leak(void)
  140. {
  141. int i;
  142. static int dump;
  143. if (dump || !iommu_leak_tab)
  144. return;
  145. dump = 1;
  146. show_stack(NULL, NULL);
  147. /* Very crude. dump some from the end of the table too */
  148. printk(KERN_DEBUG "Dumping %d pages from end of IOMMU:\n",
  149. iommu_leak_pages);
  150. for (i = 0; i < iommu_leak_pages; i += 2) {
  151. printk(KERN_DEBUG "%lu: ", iommu_pages-i);
  152. printk_address((unsigned long) iommu_leak_tab[iommu_pages-i], 0);
  153. printk(KERN_CONT "%c", (i+1)%2 == 0 ? '\n' : ' ');
  154. }
  155. printk(KERN_DEBUG "\n");
  156. }
  157. #else
  158. # define SET_LEAK(x)
  159. # define CLEAR_LEAK(x)
  160. #endif
  161. static void iommu_full(struct device *dev, size_t size, int dir)
  162. {
  163. /*
  164. * Ran out of IOMMU space for this operation. This is very bad.
  165. * Unfortunately the drivers cannot handle this operation properly.
  166. * Return some non mapped prereserved space in the aperture and
  167. * let the Northbridge deal with it. This will result in garbage
  168. * in the IO operation. When the size exceeds the prereserved space
  169. * memory corruption will occur or random memory will be DMAed
  170. * out. Hopefully no network devices use single mappings that big.
  171. */
  172. printk(KERN_ERR
  173. "PCI-DMA: Out of IOMMU space for %lu bytes at device %s\n",
  174. size, dev->bus_id);
  175. if (size > PAGE_SIZE*EMERGENCY_PAGES) {
  176. if (dir == PCI_DMA_FROMDEVICE || dir == PCI_DMA_BIDIRECTIONAL)
  177. panic("PCI-DMA: Memory would be corrupted\n");
  178. if (dir == PCI_DMA_TODEVICE || dir == PCI_DMA_BIDIRECTIONAL)
  179. panic(KERN_ERR
  180. "PCI-DMA: Random memory would be DMAed\n");
  181. }
  182. #ifdef CONFIG_IOMMU_LEAK
  183. dump_leak();
  184. #endif
  185. }
  186. static inline int
  187. need_iommu(struct device *dev, unsigned long addr, size_t size)
  188. {
  189. u64 mask = *dev->dma_mask;
  190. int high = addr + size > mask;
  191. int mmu = high;
  192. if (force_iommu)
  193. mmu = 1;
  194. return mmu;
  195. }
  196. static inline int
  197. nonforced_iommu(struct device *dev, unsigned long addr, size_t size)
  198. {
  199. u64 mask = *dev->dma_mask;
  200. int high = addr + size > mask;
  201. int mmu = high;
  202. return mmu;
  203. }
  204. /* Map a single continuous physical area into the IOMMU.
  205. * Caller needs to check if the iommu is needed and flush.
  206. */
  207. static dma_addr_t dma_map_area(struct device *dev, dma_addr_t phys_mem,
  208. size_t size, int dir)
  209. {
  210. unsigned long npages = to_pages(phys_mem, size);
  211. unsigned long iommu_page = alloc_iommu(dev, npages);
  212. int i;
  213. if (iommu_page == -1) {
  214. if (!nonforced_iommu(dev, phys_mem, size))
  215. return phys_mem;
  216. if (panic_on_overflow)
  217. panic("dma_map_area overflow %lu bytes\n", size);
  218. iommu_full(dev, size, dir);
  219. return bad_dma_address;
  220. }
  221. for (i = 0; i < npages; i++) {
  222. iommu_gatt_base[iommu_page + i] = GPTE_ENCODE(phys_mem);
  223. SET_LEAK(iommu_page + i);
  224. phys_mem += PAGE_SIZE;
  225. }
  226. return iommu_bus_base + iommu_page*PAGE_SIZE + (phys_mem & ~PAGE_MASK);
  227. }
  228. static dma_addr_t
  229. gart_map_simple(struct device *dev, phys_addr_t paddr, size_t size, int dir)
  230. {
  231. dma_addr_t map = dma_map_area(dev, paddr, size, dir);
  232. flush_gart();
  233. return map;
  234. }
  235. /* Map a single area into the IOMMU */
  236. static dma_addr_t
  237. gart_map_single(struct device *dev, phys_addr_t paddr, size_t size, int dir)
  238. {
  239. unsigned long bus;
  240. if (!dev)
  241. dev = &fallback_dev;
  242. if (!need_iommu(dev, paddr, size))
  243. return paddr;
  244. bus = gart_map_simple(dev, paddr, size, dir);
  245. return bus;
  246. }
  247. /*
  248. * Free a DMA mapping.
  249. */
  250. static void gart_unmap_single(struct device *dev, dma_addr_t dma_addr,
  251. size_t size, int direction)
  252. {
  253. unsigned long iommu_page;
  254. int npages;
  255. int i;
  256. if (dma_addr < iommu_bus_base + EMERGENCY_PAGES*PAGE_SIZE ||
  257. dma_addr >= iommu_bus_base + iommu_size)
  258. return;
  259. iommu_page = (dma_addr - iommu_bus_base)>>PAGE_SHIFT;
  260. npages = to_pages(dma_addr, size);
  261. for (i = 0; i < npages; i++) {
  262. iommu_gatt_base[iommu_page + i] = gart_unmapped_entry;
  263. CLEAR_LEAK(iommu_page + i);
  264. }
  265. free_iommu(iommu_page, npages);
  266. }
  267. /*
  268. * Wrapper for pci_unmap_single working with scatterlists.
  269. */
  270. static void
  271. gart_unmap_sg(struct device *dev, struct scatterlist *sg, int nents, int dir)
  272. {
  273. struct scatterlist *s;
  274. int i;
  275. for_each_sg(sg, s, nents, i) {
  276. if (!s->dma_length || !s->length)
  277. break;
  278. gart_unmap_single(dev, s->dma_address, s->dma_length, dir);
  279. }
  280. }
  281. /* Fallback for dma_map_sg in case of overflow */
  282. static int dma_map_sg_nonforce(struct device *dev, struct scatterlist *sg,
  283. int nents, int dir)
  284. {
  285. struct scatterlist *s;
  286. int i;
  287. #ifdef CONFIG_IOMMU_DEBUG
  288. printk(KERN_DEBUG "dma_map_sg overflow\n");
  289. #endif
  290. for_each_sg(sg, s, nents, i) {
  291. unsigned long addr = sg_phys(s);
  292. if (nonforced_iommu(dev, addr, s->length)) {
  293. addr = dma_map_area(dev, addr, s->length, dir);
  294. if (addr == bad_dma_address) {
  295. if (i > 0)
  296. gart_unmap_sg(dev, sg, i, dir);
  297. nents = 0;
  298. sg[0].dma_length = 0;
  299. break;
  300. }
  301. }
  302. s->dma_address = addr;
  303. s->dma_length = s->length;
  304. }
  305. flush_gart();
  306. return nents;
  307. }
  308. /* Map multiple scatterlist entries continuous into the first. */
  309. static int __dma_map_cont(struct device *dev, struct scatterlist *start,
  310. int nelems, struct scatterlist *sout,
  311. unsigned long pages)
  312. {
  313. unsigned long iommu_start = alloc_iommu(dev, pages);
  314. unsigned long iommu_page = iommu_start;
  315. struct scatterlist *s;
  316. int i;
  317. if (iommu_start == -1)
  318. return -1;
  319. for_each_sg(start, s, nelems, i) {
  320. unsigned long pages, addr;
  321. unsigned long phys_addr = s->dma_address;
  322. BUG_ON(s != start && s->offset);
  323. if (s == start) {
  324. sout->dma_address = iommu_bus_base;
  325. sout->dma_address += iommu_page*PAGE_SIZE + s->offset;
  326. sout->dma_length = s->length;
  327. } else {
  328. sout->dma_length += s->length;
  329. }
  330. addr = phys_addr;
  331. pages = to_pages(s->offset, s->length);
  332. while (pages--) {
  333. iommu_gatt_base[iommu_page] = GPTE_ENCODE(addr);
  334. SET_LEAK(iommu_page);
  335. addr += PAGE_SIZE;
  336. iommu_page++;
  337. }
  338. }
  339. BUG_ON(iommu_page - iommu_start != pages);
  340. return 0;
  341. }
  342. static inline int
  343. dma_map_cont(struct device *dev, struct scatterlist *start, int nelems,
  344. struct scatterlist *sout, unsigned long pages, int need)
  345. {
  346. if (!need) {
  347. BUG_ON(nelems != 1);
  348. sout->dma_address = start->dma_address;
  349. sout->dma_length = start->length;
  350. return 0;
  351. }
  352. return __dma_map_cont(dev, start, nelems, sout, pages);
  353. }
  354. /*
  355. * DMA map all entries in a scatterlist.
  356. * Merge chunks that have page aligned sizes into a continuous mapping.
  357. */
  358. static int
  359. gart_map_sg(struct device *dev, struct scatterlist *sg, int nents, int dir)
  360. {
  361. struct scatterlist *s, *ps, *start_sg, *sgmap;
  362. int need = 0, nextneed, i, out, start;
  363. unsigned long pages = 0;
  364. unsigned int seg_size;
  365. unsigned int max_seg_size;
  366. if (nents == 0)
  367. return 0;
  368. if (!dev)
  369. dev = &fallback_dev;
  370. out = 0;
  371. start = 0;
  372. start_sg = sgmap = sg;
  373. seg_size = 0;
  374. max_seg_size = dma_get_max_seg_size(dev);
  375. ps = NULL; /* shut up gcc */
  376. for_each_sg(sg, s, nents, i) {
  377. dma_addr_t addr = sg_phys(s);
  378. s->dma_address = addr;
  379. BUG_ON(s->length == 0);
  380. nextneed = need_iommu(dev, addr, s->length);
  381. /* Handle the previous not yet processed entries */
  382. if (i > start) {
  383. /*
  384. * Can only merge when the last chunk ends on a
  385. * page boundary and the new one doesn't have an
  386. * offset.
  387. */
  388. if (!iommu_merge || !nextneed || !need || s->offset ||
  389. (s->length + seg_size > max_seg_size) ||
  390. (ps->offset + ps->length) % PAGE_SIZE) {
  391. if (dma_map_cont(dev, start_sg, i - start,
  392. sgmap, pages, need) < 0)
  393. goto error;
  394. out++;
  395. seg_size = 0;
  396. sgmap = sg_next(sgmap);
  397. pages = 0;
  398. start = i;
  399. start_sg = s;
  400. }
  401. }
  402. seg_size += s->length;
  403. need = nextneed;
  404. pages += to_pages(s->offset, s->length);
  405. ps = s;
  406. }
  407. if (dma_map_cont(dev, start_sg, i - start, sgmap, pages, need) < 0)
  408. goto error;
  409. out++;
  410. flush_gart();
  411. if (out < nents) {
  412. sgmap = sg_next(sgmap);
  413. sgmap->dma_length = 0;
  414. }
  415. return out;
  416. error:
  417. flush_gart();
  418. gart_unmap_sg(dev, sg, out, dir);
  419. /* When it was forced or merged try again in a dumb way */
  420. if (force_iommu || iommu_merge) {
  421. out = dma_map_sg_nonforce(dev, sg, nents, dir);
  422. if (out > 0)
  423. return out;
  424. }
  425. if (panic_on_overflow)
  426. panic("dma_map_sg: overflow on %lu pages\n", pages);
  427. iommu_full(dev, pages << PAGE_SHIFT, dir);
  428. for_each_sg(sg, s, nents, i)
  429. s->dma_address = bad_dma_address;
  430. return 0;
  431. }
  432. static int no_agp;
  433. static __init unsigned long check_iommu_size(unsigned long aper, u64 aper_size)
  434. {
  435. unsigned long a;
  436. if (!iommu_size) {
  437. iommu_size = aper_size;
  438. if (!no_agp)
  439. iommu_size /= 2;
  440. }
  441. a = aper + iommu_size;
  442. iommu_size -= round_up(a, PMD_PAGE_SIZE) - a;
  443. if (iommu_size < 64*1024*1024) {
  444. printk(KERN_WARNING
  445. "PCI-DMA: Warning: Small IOMMU %luMB."
  446. " Consider increasing the AGP aperture in BIOS\n",
  447. iommu_size >> 20);
  448. }
  449. return iommu_size;
  450. }
  451. static __init unsigned read_aperture(struct pci_dev *dev, u32 *size)
  452. {
  453. unsigned aper_size = 0, aper_base_32, aper_order;
  454. u64 aper_base;
  455. pci_read_config_dword(dev, 0x94, &aper_base_32);
  456. pci_read_config_dword(dev, 0x90, &aper_order);
  457. aper_order = (aper_order >> 1) & 7;
  458. aper_base = aper_base_32 & 0x7fff;
  459. aper_base <<= 25;
  460. aper_size = (32 * 1024 * 1024) << aper_order;
  461. if (aper_base + aper_size > 0x100000000UL || !aper_size)
  462. aper_base = 0;
  463. *size = aper_size;
  464. return aper_base;
  465. }
  466. static int gart_resume(struct sys_device *dev)
  467. {
  468. return 0;
  469. }
  470. static int gart_suspend(struct sys_device *dev, pm_message_t state)
  471. {
  472. return -EINVAL;
  473. }
  474. static struct sysdev_class gart_sysdev_class = {
  475. .name = "gart",
  476. .suspend = gart_suspend,
  477. .resume = gart_resume,
  478. };
  479. static struct sys_device device_gart = {
  480. .id = 0,
  481. .cls = &gart_sysdev_class,
  482. };
  483. /*
  484. * Private Northbridge GATT initialization in case we cannot use the
  485. * AGP driver for some reason.
  486. */
  487. static __init int init_k8_gatt(struct agp_kern_info *info)
  488. {
  489. unsigned aper_size, gatt_size, new_aper_size;
  490. unsigned aper_base, new_aper_base;
  491. struct pci_dev *dev;
  492. void *gatt;
  493. int i, error;
  494. printk(KERN_INFO "PCI-DMA: Disabling AGP.\n");
  495. aper_size = aper_base = info->aper_size = 0;
  496. dev = NULL;
  497. for (i = 0; i < num_k8_northbridges; i++) {
  498. dev = k8_northbridges[i];
  499. new_aper_base = read_aperture(dev, &new_aper_size);
  500. if (!new_aper_base)
  501. goto nommu;
  502. if (!aper_base) {
  503. aper_size = new_aper_size;
  504. aper_base = new_aper_base;
  505. }
  506. if (aper_size != new_aper_size || aper_base != new_aper_base)
  507. goto nommu;
  508. }
  509. if (!aper_base)
  510. goto nommu;
  511. info->aper_base = aper_base;
  512. info->aper_size = aper_size >> 20;
  513. gatt_size = (aper_size >> PAGE_SHIFT) * sizeof(u32);
  514. gatt = (void *)__get_free_pages(GFP_KERNEL, get_order(gatt_size));
  515. if (!gatt)
  516. panic("Cannot allocate GATT table");
  517. if (set_memory_uc((unsigned long)gatt, gatt_size >> PAGE_SHIFT))
  518. panic("Could not set GART PTEs to uncacheable pages");
  519. memset(gatt, 0, gatt_size);
  520. agp_gatt_table = gatt;
  521. for (i = 0; i < num_k8_northbridges; i++) {
  522. u32 gatt_reg;
  523. u32 ctl;
  524. dev = k8_northbridges[i];
  525. gatt_reg = __pa(gatt) >> 12;
  526. gatt_reg <<= 4;
  527. pci_write_config_dword(dev, 0x98, gatt_reg);
  528. pci_read_config_dword(dev, 0x90, &ctl);
  529. ctl |= 1;
  530. ctl &= ~((1<<4) | (1<<5));
  531. pci_write_config_dword(dev, 0x90, ctl);
  532. }
  533. error = sysdev_class_register(&gart_sysdev_class);
  534. if (!error)
  535. error = sysdev_register(&device_gart);
  536. if (error)
  537. panic("Could not register gart_sysdev -- would corrupt data on next suspend");
  538. flush_gart();
  539. printk(KERN_INFO "PCI-DMA: aperture base @ %x size %u KB\n",
  540. aper_base, aper_size>>10);
  541. return 0;
  542. nommu:
  543. /* Should not happen anymore */
  544. printk(KERN_WARNING "PCI-DMA: More than 4GB of RAM and no IOMMU\n"
  545. KERN_WARNING "falling back to iommu=soft.\n");
  546. return -1;
  547. }
  548. extern int agp_amd64_init(void);
  549. static const struct dma_mapping_ops gart_dma_ops = {
  550. .mapping_error = NULL,
  551. .map_single = gart_map_single,
  552. .map_simple = gart_map_simple,
  553. .unmap_single = gart_unmap_single,
  554. .sync_single_for_cpu = NULL,
  555. .sync_single_for_device = NULL,
  556. .sync_single_range_for_cpu = NULL,
  557. .sync_single_range_for_device = NULL,
  558. .sync_sg_for_cpu = NULL,
  559. .sync_sg_for_device = NULL,
  560. .map_sg = gart_map_sg,
  561. .unmap_sg = gart_unmap_sg,
  562. };
  563. void gart_iommu_shutdown(void)
  564. {
  565. struct pci_dev *dev;
  566. int i;
  567. if (no_agp && (dma_ops != &gart_dma_ops))
  568. return;
  569. for (i = 0; i < num_k8_northbridges; i++) {
  570. u32 ctl;
  571. dev = k8_northbridges[i];
  572. pci_read_config_dword(dev, 0x90, &ctl);
  573. ctl &= ~1;
  574. pci_write_config_dword(dev, 0x90, ctl);
  575. }
  576. }
  577. void __init gart_iommu_init(void)
  578. {
  579. struct agp_kern_info info;
  580. unsigned long iommu_start;
  581. unsigned long aper_size;
  582. unsigned long scratch;
  583. long i;
  584. if (cache_k8_northbridges() < 0 || num_k8_northbridges == 0) {
  585. printk(KERN_INFO "PCI-GART: No AMD northbridge found.\n");
  586. return;
  587. }
  588. #ifndef CONFIG_AGP_AMD64
  589. no_agp = 1;
  590. #else
  591. /* Makefile puts PCI initialization via subsys_initcall first. */
  592. /* Add other K8 AGP bridge drivers here */
  593. no_agp = no_agp ||
  594. (agp_amd64_init() < 0) ||
  595. (agp_copy_info(agp_bridge, &info) < 0);
  596. #endif
  597. if (swiotlb)
  598. return;
  599. /* Did we detect a different HW IOMMU? */
  600. if (iommu_detected && !gart_iommu_aperture)
  601. return;
  602. if (no_iommu ||
  603. (!force_iommu && end_pfn <= MAX_DMA32_PFN) ||
  604. !gart_iommu_aperture ||
  605. (no_agp && init_k8_gatt(&info) < 0)) {
  606. if (end_pfn > MAX_DMA32_PFN) {
  607. printk(KERN_WARNING "More than 4GB of memory "
  608. "but GART IOMMU not available.\n"
  609. KERN_WARNING "falling back to iommu=soft.\n");
  610. }
  611. return;
  612. }
  613. printk(KERN_INFO "PCI-DMA: using GART IOMMU.\n");
  614. aper_size = info.aper_size * 1024 * 1024;
  615. iommu_size = check_iommu_size(info.aper_base, aper_size);
  616. iommu_pages = iommu_size >> PAGE_SHIFT;
  617. iommu_gart_bitmap = (void *) __get_free_pages(GFP_KERNEL,
  618. get_order(iommu_pages/8));
  619. if (!iommu_gart_bitmap)
  620. panic("Cannot allocate iommu bitmap\n");
  621. memset(iommu_gart_bitmap, 0, iommu_pages/8);
  622. #ifdef CONFIG_IOMMU_LEAK
  623. if (leak_trace) {
  624. iommu_leak_tab = (void *)__get_free_pages(GFP_KERNEL,
  625. get_order(iommu_pages*sizeof(void *)));
  626. if (iommu_leak_tab)
  627. memset(iommu_leak_tab, 0, iommu_pages * 8);
  628. else
  629. printk(KERN_DEBUG
  630. "PCI-DMA: Cannot allocate leak trace area\n");
  631. }
  632. #endif
  633. /*
  634. * Out of IOMMU space handling.
  635. * Reserve some invalid pages at the beginning of the GART.
  636. */
  637. set_bit_string(iommu_gart_bitmap, 0, EMERGENCY_PAGES);
  638. agp_memory_reserved = iommu_size;
  639. printk(KERN_INFO
  640. "PCI-DMA: Reserving %luMB of IOMMU area in the AGP aperture\n",
  641. iommu_size >> 20);
  642. iommu_start = aper_size - iommu_size;
  643. iommu_bus_base = info.aper_base + iommu_start;
  644. bad_dma_address = iommu_bus_base;
  645. iommu_gatt_base = agp_gatt_table + (iommu_start>>PAGE_SHIFT);
  646. /*
  647. * Unmap the IOMMU part of the GART. The alias of the page is
  648. * always mapped with cache enabled and there is no full cache
  649. * coherency across the GART remapping. The unmapping avoids
  650. * automatic prefetches from the CPU allocating cache lines in
  651. * there. All CPU accesses are done via the direct mapping to
  652. * the backing memory. The GART address is only used by PCI
  653. * devices.
  654. */
  655. set_memory_np((unsigned long)__va(iommu_bus_base),
  656. iommu_size >> PAGE_SHIFT);
  657. /*
  658. * Tricky. The GART table remaps the physical memory range,
  659. * so the CPU wont notice potential aliases and if the memory
  660. * is remapped to UC later on, we might surprise the PCI devices
  661. * with a stray writeout of a cacheline. So play it sure and
  662. * do an explicit, full-scale wbinvd() _after_ having marked all
  663. * the pages as Not-Present:
  664. */
  665. wbinvd();
  666. /*
  667. * Try to workaround a bug (thanks to BenH)
  668. * Set unmapped entries to a scratch page instead of 0.
  669. * Any prefetches that hit unmapped entries won't get an bus abort
  670. * then.
  671. */
  672. scratch = get_zeroed_page(GFP_KERNEL);
  673. if (!scratch)
  674. panic("Cannot allocate iommu scratch page");
  675. gart_unmapped_entry = GPTE_ENCODE(__pa(scratch));
  676. for (i = EMERGENCY_PAGES; i < iommu_pages; i++)
  677. iommu_gatt_base[i] = gart_unmapped_entry;
  678. flush_gart();
  679. dma_ops = &gart_dma_ops;
  680. }
  681. void __init gart_parse_options(char *p)
  682. {
  683. int arg;
  684. #ifdef CONFIG_IOMMU_LEAK
  685. if (!strncmp(p, "leak", 4)) {
  686. leak_trace = 1;
  687. p += 4;
  688. if (*p == '=') ++p;
  689. if (isdigit(*p) && get_option(&p, &arg))
  690. iommu_leak_pages = arg;
  691. }
  692. #endif
  693. if (isdigit(*p) && get_option(&p, &arg))
  694. iommu_size = arg;
  695. if (!strncmp(p, "fullflush", 8))
  696. iommu_fullflush = 1;
  697. if (!strncmp(p, "nofullflush", 11))
  698. iommu_fullflush = 0;
  699. if (!strncmp(p, "noagp", 5))
  700. no_agp = 1;
  701. if (!strncmp(p, "noaperture", 10))
  702. fix_aperture = 0;
  703. /* duplicated from pci-dma.c */
  704. if (!strncmp(p, "force", 5))
  705. gart_iommu_aperture_allowed = 1;
  706. if (!strncmp(p, "allowed", 7))
  707. gart_iommu_aperture_allowed = 1;
  708. if (!strncmp(p, "memaper", 7)) {
  709. fallback_aper_force = 1;
  710. p += 7;
  711. if (*p == '=') {
  712. ++p;
  713. if (get_option(&p, &arg))
  714. fallback_aper_order = arg;
  715. }
  716. }
  717. }