integrator_ap.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624
  1. /*
  2. * linux/arch/arm/mach-integrator/integrator_ap.c
  3. *
  4. * Copyright (C) 2000-2003 Deep Blue Solutions Ltd
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. */
  20. #include <linux/types.h>
  21. #include <linux/kernel.h>
  22. #include <linux/init.h>
  23. #include <linux/list.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/slab.h>
  26. #include <linux/string.h>
  27. #include <linux/syscore_ops.h>
  28. #include <linux/amba/bus.h>
  29. #include <linux/amba/kmi.h>
  30. #include <linux/clocksource.h>
  31. #include <linux/clockchips.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/io.h>
  34. #include <linux/mtd/physmap.h>
  35. #include <linux/clk.h>
  36. #include <linux/platform_data/clk-integrator.h>
  37. #include <linux/of_irq.h>
  38. #include <linux/of_address.h>
  39. #include <linux/of_platform.h>
  40. #include <video/vga.h>
  41. #include <mach/hardware.h>
  42. #include <mach/platform.h>
  43. #include <asm/hardware/arm_timer.h>
  44. #include <asm/setup.h>
  45. #include <asm/param.h> /* HZ */
  46. #include <asm/mach-types.h>
  47. #include <asm/sched_clock.h>
  48. #include <mach/lm.h>
  49. #include <mach/irqs.h>
  50. #include <asm/mach/arch.h>
  51. #include <asm/mach/irq.h>
  52. #include <asm/mach/map.h>
  53. #include <asm/mach/time.h>
  54. #include <plat/fpga-irq.h>
  55. #include "common.h"
  56. /*
  57. * All IO addresses are mapped onto VA 0xFFFx.xxxx, where x.xxxx
  58. * is the (PA >> 12).
  59. *
  60. * Setup a VA for the Integrator interrupt controller (for header #0,
  61. * just for now).
  62. */
  63. #define VA_IC_BASE __io_address(INTEGRATOR_IC_BASE)
  64. #define VA_SC_BASE __io_address(INTEGRATOR_SC_BASE)
  65. #define VA_EBI_BASE __io_address(INTEGRATOR_EBI_BASE)
  66. #define VA_CMIC_BASE __io_address(INTEGRATOR_HDR_IC)
  67. /*
  68. * Logical Physical
  69. * e8000000 40000000 PCI memory PHYS_PCI_MEM_BASE (max 512M)
  70. * ec000000 61000000 PCI config space PHYS_PCI_CONFIG_BASE (max 16M)
  71. * ed000000 62000000 PCI V3 regs PHYS_PCI_V3_BASE (max 64k)
  72. * ee000000 60000000 PCI IO PHYS_PCI_IO_BASE (max 16M)
  73. * ef000000 Cache flush
  74. * f1000000 10000000 Core module registers
  75. * f1100000 11000000 System controller registers
  76. * f1200000 12000000 EBI registers
  77. * f1300000 13000000 Counter/Timer
  78. * f1400000 14000000 Interrupt controller
  79. * f1600000 16000000 UART 0
  80. * f1700000 17000000 UART 1
  81. * f1a00000 1a000000 Debug LEDs
  82. * f1b00000 1b000000 GPIO
  83. */
  84. static struct map_desc ap_io_desc[] __initdata = {
  85. {
  86. .virtual = IO_ADDRESS(INTEGRATOR_HDR_BASE),
  87. .pfn = __phys_to_pfn(INTEGRATOR_HDR_BASE),
  88. .length = SZ_4K,
  89. .type = MT_DEVICE
  90. }, {
  91. .virtual = IO_ADDRESS(INTEGRATOR_SC_BASE),
  92. .pfn = __phys_to_pfn(INTEGRATOR_SC_BASE),
  93. .length = SZ_4K,
  94. .type = MT_DEVICE
  95. }, {
  96. .virtual = IO_ADDRESS(INTEGRATOR_EBI_BASE),
  97. .pfn = __phys_to_pfn(INTEGRATOR_EBI_BASE),
  98. .length = SZ_4K,
  99. .type = MT_DEVICE
  100. }, {
  101. .virtual = IO_ADDRESS(INTEGRATOR_CT_BASE),
  102. .pfn = __phys_to_pfn(INTEGRATOR_CT_BASE),
  103. .length = SZ_4K,
  104. .type = MT_DEVICE
  105. }, {
  106. .virtual = IO_ADDRESS(INTEGRATOR_IC_BASE),
  107. .pfn = __phys_to_pfn(INTEGRATOR_IC_BASE),
  108. .length = SZ_4K,
  109. .type = MT_DEVICE
  110. }, {
  111. .virtual = IO_ADDRESS(INTEGRATOR_UART0_BASE),
  112. .pfn = __phys_to_pfn(INTEGRATOR_UART0_BASE),
  113. .length = SZ_4K,
  114. .type = MT_DEVICE
  115. }, {
  116. .virtual = IO_ADDRESS(INTEGRATOR_UART1_BASE),
  117. .pfn = __phys_to_pfn(INTEGRATOR_UART1_BASE),
  118. .length = SZ_4K,
  119. .type = MT_DEVICE
  120. }, {
  121. .virtual = IO_ADDRESS(INTEGRATOR_DBG_BASE),
  122. .pfn = __phys_to_pfn(INTEGRATOR_DBG_BASE),
  123. .length = SZ_4K,
  124. .type = MT_DEVICE
  125. }, {
  126. .virtual = IO_ADDRESS(INTEGRATOR_AP_GPIO_BASE),
  127. .pfn = __phys_to_pfn(INTEGRATOR_AP_GPIO_BASE),
  128. .length = SZ_4K,
  129. .type = MT_DEVICE
  130. }, {
  131. .virtual = PCI_MEMORY_VADDR,
  132. .pfn = __phys_to_pfn(PHYS_PCI_MEM_BASE),
  133. .length = SZ_16M,
  134. .type = MT_DEVICE
  135. }, {
  136. .virtual = PCI_CONFIG_VADDR,
  137. .pfn = __phys_to_pfn(PHYS_PCI_CONFIG_BASE),
  138. .length = SZ_16M,
  139. .type = MT_DEVICE
  140. }, {
  141. .virtual = PCI_V3_VADDR,
  142. .pfn = __phys_to_pfn(PHYS_PCI_V3_BASE),
  143. .length = SZ_64K,
  144. .type = MT_DEVICE
  145. }, {
  146. .virtual = PCI_IO_VADDR,
  147. .pfn = __phys_to_pfn(PHYS_PCI_IO_BASE),
  148. .length = SZ_64K,
  149. .type = MT_DEVICE
  150. }
  151. };
  152. static void __init ap_map_io(void)
  153. {
  154. iotable_init(ap_io_desc, ARRAY_SIZE(ap_io_desc));
  155. vga_base = PCI_MEMORY_VADDR;
  156. }
  157. #ifdef CONFIG_PM
  158. static unsigned long ic_irq_enable;
  159. static int irq_suspend(void)
  160. {
  161. ic_irq_enable = readl(VA_IC_BASE + IRQ_ENABLE);
  162. return 0;
  163. }
  164. static void irq_resume(void)
  165. {
  166. /* disable all irq sources */
  167. writel(-1, VA_CMIC_BASE + IRQ_ENABLE_CLEAR);
  168. writel(-1, VA_IC_BASE + IRQ_ENABLE_CLEAR);
  169. writel(-1, VA_IC_BASE + FIQ_ENABLE_CLEAR);
  170. writel(ic_irq_enable, VA_IC_BASE + IRQ_ENABLE_SET);
  171. }
  172. #else
  173. #define irq_suspend NULL
  174. #define irq_resume NULL
  175. #endif
  176. static struct syscore_ops irq_syscore_ops = {
  177. .suspend = irq_suspend,
  178. .resume = irq_resume,
  179. };
  180. static int __init irq_syscore_init(void)
  181. {
  182. register_syscore_ops(&irq_syscore_ops);
  183. return 0;
  184. }
  185. device_initcall(irq_syscore_init);
  186. /*
  187. * Flash handling.
  188. */
  189. #define SC_CTRLC (VA_SC_BASE + INTEGRATOR_SC_CTRLC_OFFSET)
  190. #define SC_CTRLS (VA_SC_BASE + INTEGRATOR_SC_CTRLS_OFFSET)
  191. #define EBI_CSR1 (VA_EBI_BASE + INTEGRATOR_EBI_CSR1_OFFSET)
  192. #define EBI_LOCK (VA_EBI_BASE + INTEGRATOR_EBI_LOCK_OFFSET)
  193. static int ap_flash_init(struct platform_device *dev)
  194. {
  195. u32 tmp;
  196. writel(INTEGRATOR_SC_CTRL_nFLVPPEN | INTEGRATOR_SC_CTRL_nFLWP, SC_CTRLC);
  197. tmp = readl(EBI_CSR1) | INTEGRATOR_EBI_WRITE_ENABLE;
  198. writel(tmp, EBI_CSR1);
  199. if (!(readl(EBI_CSR1) & INTEGRATOR_EBI_WRITE_ENABLE)) {
  200. writel(0xa05f, EBI_LOCK);
  201. writel(tmp, EBI_CSR1);
  202. writel(0, EBI_LOCK);
  203. }
  204. return 0;
  205. }
  206. static void ap_flash_exit(struct platform_device *dev)
  207. {
  208. u32 tmp;
  209. writel(INTEGRATOR_SC_CTRL_nFLVPPEN | INTEGRATOR_SC_CTRL_nFLWP, SC_CTRLC);
  210. tmp = readl(EBI_CSR1) & ~INTEGRATOR_EBI_WRITE_ENABLE;
  211. writel(tmp, EBI_CSR1);
  212. if (readl(EBI_CSR1) & INTEGRATOR_EBI_WRITE_ENABLE) {
  213. writel(0xa05f, EBI_LOCK);
  214. writel(tmp, EBI_CSR1);
  215. writel(0, EBI_LOCK);
  216. }
  217. }
  218. static void ap_flash_set_vpp(struct platform_device *pdev, int on)
  219. {
  220. void __iomem *reg = on ? SC_CTRLS : SC_CTRLC;
  221. writel(INTEGRATOR_SC_CTRL_nFLVPPEN, reg);
  222. }
  223. static struct physmap_flash_data ap_flash_data = {
  224. .width = 4,
  225. .init = ap_flash_init,
  226. .exit = ap_flash_exit,
  227. .set_vpp = ap_flash_set_vpp,
  228. };
  229. /*
  230. * Where is the timer (VA)?
  231. */
  232. #define TIMER0_VA_BASE IO_ADDRESS(INTEGRATOR_TIMER0_BASE)
  233. #define TIMER1_VA_BASE IO_ADDRESS(INTEGRATOR_TIMER1_BASE)
  234. #define TIMER2_VA_BASE IO_ADDRESS(INTEGRATOR_TIMER2_BASE)
  235. static unsigned long timer_reload;
  236. static u32 notrace integrator_read_sched_clock(void)
  237. {
  238. return -readl((void __iomem *) TIMER2_VA_BASE + TIMER_VALUE);
  239. }
  240. static void integrator_clocksource_init(unsigned long inrate,
  241. void __iomem *base)
  242. {
  243. u32 ctrl = TIMER_CTRL_ENABLE | TIMER_CTRL_PERIODIC;
  244. unsigned long rate = inrate;
  245. if (rate >= 1500000) {
  246. rate /= 16;
  247. ctrl |= TIMER_CTRL_DIV16;
  248. }
  249. writel(0xffff, base + TIMER_LOAD);
  250. writel(ctrl, base + TIMER_CTRL);
  251. clocksource_mmio_init(base + TIMER_VALUE, "timer2",
  252. rate, 200, 16, clocksource_mmio_readl_down);
  253. setup_sched_clock(integrator_read_sched_clock, 16, rate);
  254. }
  255. static void __iomem * clkevt_base;
  256. /*
  257. * IRQ handler for the timer
  258. */
  259. static irqreturn_t integrator_timer_interrupt(int irq, void *dev_id)
  260. {
  261. struct clock_event_device *evt = dev_id;
  262. /* clear the interrupt */
  263. writel(1, clkevt_base + TIMER_INTCLR);
  264. evt->event_handler(evt);
  265. return IRQ_HANDLED;
  266. }
  267. static void clkevt_set_mode(enum clock_event_mode mode, struct clock_event_device *evt)
  268. {
  269. u32 ctrl = readl(clkevt_base + TIMER_CTRL) & ~TIMER_CTRL_ENABLE;
  270. /* Disable timer */
  271. writel(ctrl, clkevt_base + TIMER_CTRL);
  272. switch (mode) {
  273. case CLOCK_EVT_MODE_PERIODIC:
  274. /* Enable the timer and start the periodic tick */
  275. writel(timer_reload, clkevt_base + TIMER_LOAD);
  276. ctrl |= TIMER_CTRL_PERIODIC | TIMER_CTRL_ENABLE;
  277. writel(ctrl, clkevt_base + TIMER_CTRL);
  278. break;
  279. case CLOCK_EVT_MODE_ONESHOT:
  280. /* Leave the timer disabled, .set_next_event will enable it */
  281. ctrl &= ~TIMER_CTRL_PERIODIC;
  282. writel(ctrl, clkevt_base + TIMER_CTRL);
  283. break;
  284. case CLOCK_EVT_MODE_UNUSED:
  285. case CLOCK_EVT_MODE_SHUTDOWN:
  286. case CLOCK_EVT_MODE_RESUME:
  287. default:
  288. /* Just leave in disabled state */
  289. break;
  290. }
  291. }
  292. static int clkevt_set_next_event(unsigned long next, struct clock_event_device *evt)
  293. {
  294. unsigned long ctrl = readl(clkevt_base + TIMER_CTRL);
  295. writel(ctrl & ~TIMER_CTRL_ENABLE, clkevt_base + TIMER_CTRL);
  296. writel(next, clkevt_base + TIMER_LOAD);
  297. writel(ctrl | TIMER_CTRL_ENABLE, clkevt_base + TIMER_CTRL);
  298. return 0;
  299. }
  300. static struct clock_event_device integrator_clockevent = {
  301. .name = "timer1",
  302. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  303. .set_mode = clkevt_set_mode,
  304. .set_next_event = clkevt_set_next_event,
  305. .rating = 300,
  306. };
  307. static struct irqaction integrator_timer_irq = {
  308. .name = "timer",
  309. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  310. .handler = integrator_timer_interrupt,
  311. .dev_id = &integrator_clockevent,
  312. };
  313. static void integrator_clockevent_init(unsigned long inrate,
  314. void __iomem *base, int irq)
  315. {
  316. unsigned long rate = inrate;
  317. unsigned int ctrl = 0;
  318. clkevt_base = base;
  319. /* Calculate and program a divisor */
  320. if (rate > 0x100000 * HZ) {
  321. rate /= 256;
  322. ctrl |= TIMER_CTRL_DIV256;
  323. } else if (rate > 0x10000 * HZ) {
  324. rate /= 16;
  325. ctrl |= TIMER_CTRL_DIV16;
  326. }
  327. timer_reload = rate / HZ;
  328. writel(ctrl, clkevt_base + TIMER_CTRL);
  329. setup_irq(irq, &integrator_timer_irq);
  330. clockevents_config_and_register(&integrator_clockevent,
  331. rate,
  332. 1,
  333. 0xffffU);
  334. }
  335. void __init ap_init_early(void)
  336. {
  337. }
  338. #ifdef CONFIG_OF
  339. static void __init ap_init_timer_of(void)
  340. {
  341. struct device_node *node;
  342. const char *path;
  343. void __iomem *base;
  344. int err;
  345. int irq;
  346. struct clk *clk;
  347. unsigned long rate;
  348. clk = clk_get_sys("ap_timer", NULL);
  349. BUG_ON(IS_ERR(clk));
  350. clk_prepare_enable(clk);
  351. rate = clk_get_rate(clk);
  352. err = of_property_read_string(of_aliases,
  353. "arm,timer-primary", &path);
  354. if (WARN_ON(err))
  355. return;
  356. node = of_find_node_by_path(path);
  357. base = of_iomap(node, 0);
  358. if (WARN_ON(!base))
  359. return;
  360. writel(0, base + TIMER_CTRL);
  361. integrator_clocksource_init(rate, base);
  362. err = of_property_read_string(of_aliases,
  363. "arm,timer-secondary", &path);
  364. if (WARN_ON(err))
  365. return;
  366. node = of_find_node_by_path(path);
  367. base = of_iomap(node, 0);
  368. if (WARN_ON(!base))
  369. return;
  370. irq = irq_of_parse_and_map(node, 0);
  371. writel(0, base + TIMER_CTRL);
  372. integrator_clockevent_init(rate, base, irq);
  373. }
  374. static struct sys_timer ap_of_timer = {
  375. .init = ap_init_timer_of,
  376. };
  377. static const struct of_device_id fpga_irq_of_match[] __initconst = {
  378. { .compatible = "arm,versatile-fpga-irq", .data = fpga_irq_of_init, },
  379. { /* Sentinel */ }
  380. };
  381. static void __init ap_init_irq_of(void)
  382. {
  383. /* disable core module IRQs */
  384. writel(0xffffffffU, VA_CMIC_BASE + IRQ_ENABLE_CLEAR);
  385. of_irq_init(fpga_irq_of_match);
  386. integrator_clk_init(false);
  387. }
  388. /* For the Device Tree, add in the UART callbacks as AUXDATA */
  389. static struct of_dev_auxdata ap_auxdata_lookup[] __initdata = {
  390. OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_RTC_BASE,
  391. "rtc", NULL),
  392. OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_UART0_BASE,
  393. "uart0", &integrator_uart_data),
  394. OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_UART1_BASE,
  395. "uart1", &integrator_uart_data),
  396. OF_DEV_AUXDATA("arm,primecell", KMI0_BASE,
  397. "kmi0", NULL),
  398. OF_DEV_AUXDATA("arm,primecell", KMI1_BASE,
  399. "kmi1", NULL),
  400. OF_DEV_AUXDATA("cfi-flash", INTEGRATOR_FLASH_BASE,
  401. "physmap-flash", &ap_flash_data),
  402. { /* sentinel */ },
  403. };
  404. static void __init ap_init_of(void)
  405. {
  406. unsigned long sc_dec;
  407. int i;
  408. of_platform_populate(NULL, of_default_bus_match_table,
  409. ap_auxdata_lookup, NULL);
  410. sc_dec = readl(VA_SC_BASE + INTEGRATOR_SC_DEC_OFFSET);
  411. for (i = 0; i < 4; i++) {
  412. struct lm_device *lmdev;
  413. if ((sc_dec & (16 << i)) == 0)
  414. continue;
  415. lmdev = kzalloc(sizeof(struct lm_device), GFP_KERNEL);
  416. if (!lmdev)
  417. continue;
  418. lmdev->resource.start = 0xc0000000 + 0x10000000 * i;
  419. lmdev->resource.end = lmdev->resource.start + 0x0fffffff;
  420. lmdev->resource.flags = IORESOURCE_MEM;
  421. lmdev->irq = IRQ_AP_EXPINT0 + i;
  422. lmdev->id = i;
  423. lm_device_register(lmdev);
  424. }
  425. }
  426. static const char * ap_dt_board_compat[] = {
  427. "arm,integrator-ap",
  428. NULL,
  429. };
  430. DT_MACHINE_START(INTEGRATOR_AP_DT, "ARM Integrator/AP (Device Tree)")
  431. .reserve = integrator_reserve,
  432. .map_io = ap_map_io,
  433. .nr_irqs = NR_IRQS_INTEGRATOR_AP,
  434. .init_early = ap_init_early,
  435. .init_irq = ap_init_irq_of,
  436. .handle_irq = fpga_handle_irq,
  437. .timer = &ap_of_timer,
  438. .init_machine = ap_init_of,
  439. .restart = integrator_restart,
  440. .dt_compat = ap_dt_board_compat,
  441. MACHINE_END
  442. #endif
  443. #ifdef CONFIG_ATAGS
  444. /*
  445. * This is where non-devicetree initialization code is collected and stashed
  446. * for eventual deletion.
  447. */
  448. static struct resource cfi_flash_resource = {
  449. .start = INTEGRATOR_FLASH_BASE,
  450. .end = INTEGRATOR_FLASH_BASE + INTEGRATOR_FLASH_SIZE - 1,
  451. .flags = IORESOURCE_MEM,
  452. };
  453. static struct platform_device cfi_flash_device = {
  454. .name = "physmap-flash",
  455. .id = 0,
  456. .dev = {
  457. .platform_data = &ap_flash_data,
  458. },
  459. .num_resources = 1,
  460. .resource = &cfi_flash_resource,
  461. };
  462. static void __init ap_init_timer(void)
  463. {
  464. struct clk *clk;
  465. unsigned long rate;
  466. clk = clk_get_sys("ap_timer", NULL);
  467. BUG_ON(IS_ERR(clk));
  468. clk_prepare_enable(clk);
  469. rate = clk_get_rate(clk);
  470. writel(0, TIMER0_VA_BASE + TIMER_CTRL);
  471. writel(0, TIMER1_VA_BASE + TIMER_CTRL);
  472. writel(0, TIMER2_VA_BASE + TIMER_CTRL);
  473. integrator_clocksource_init(rate, (void __iomem *)TIMER2_VA_BASE);
  474. integrator_clockevent_init(rate, (void __iomem *)TIMER1_VA_BASE,
  475. IRQ_TIMERINT1);
  476. }
  477. static struct sys_timer ap_timer = {
  478. .init = ap_init_timer,
  479. };
  480. #define INTEGRATOR_SC_VALID_INT 0x003fffff
  481. static void __init ap_init_irq(void)
  482. {
  483. /* Disable all interrupts initially. */
  484. /* Do the core module ones */
  485. writel(-1, VA_CMIC_BASE + IRQ_ENABLE_CLEAR);
  486. /* do the header card stuff next */
  487. writel(-1, VA_IC_BASE + IRQ_ENABLE_CLEAR);
  488. writel(-1, VA_IC_BASE + FIQ_ENABLE_CLEAR);
  489. fpga_irq_init(VA_IC_BASE, "SC", IRQ_PIC_START,
  490. -1, INTEGRATOR_SC_VALID_INT, NULL);
  491. integrator_clk_init(false);
  492. }
  493. static void __init ap_init(void)
  494. {
  495. unsigned long sc_dec;
  496. int i;
  497. platform_device_register(&cfi_flash_device);
  498. sc_dec = readl(VA_SC_BASE + INTEGRATOR_SC_DEC_OFFSET);
  499. for (i = 0; i < 4; i++) {
  500. struct lm_device *lmdev;
  501. if ((sc_dec & (16 << i)) == 0)
  502. continue;
  503. lmdev = kzalloc(sizeof(struct lm_device), GFP_KERNEL);
  504. if (!lmdev)
  505. continue;
  506. lmdev->resource.start = 0xc0000000 + 0x10000000 * i;
  507. lmdev->resource.end = lmdev->resource.start + 0x0fffffff;
  508. lmdev->resource.flags = IORESOURCE_MEM;
  509. lmdev->irq = IRQ_AP_EXPINT0 + i;
  510. lmdev->id = i;
  511. lm_device_register(lmdev);
  512. }
  513. integrator_init(false);
  514. }
  515. MACHINE_START(INTEGRATOR, "ARM-Integrator")
  516. /* Maintainer: ARM Ltd/Deep Blue Solutions Ltd */
  517. .atag_offset = 0x100,
  518. .reserve = integrator_reserve,
  519. .map_io = ap_map_io,
  520. .nr_irqs = NR_IRQS_INTEGRATOR_AP,
  521. .init_early = ap_init_early,
  522. .init_irq = ap_init_irq,
  523. .handle_irq = fpga_handle_irq,
  524. .timer = &ap_timer,
  525. .init_machine = ap_init,
  526. .restart = integrator_restart,
  527. MACHINE_END
  528. #endif