debug-mmrs.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860
  1. /*
  2. * debugfs interface to core/system MMRs
  3. *
  4. * Copyright 2007-2011 Analog Devices Inc.
  5. *
  6. * Licensed under the GPL-2 or later
  7. */
  8. #include <linux/debugfs.h>
  9. #include <linux/fs.h>
  10. #include <linux/kernel.h>
  11. #include <linux/module.h>
  12. #include <asm/blackfin.h>
  13. #include <asm/gpio.h>
  14. #include <asm/bfin_can.h>
  15. #include <asm/bfin_dma.h>
  16. #include <asm/bfin_ppi.h>
  17. #include <asm/bfin_serial.h>
  18. #include <asm/bfin5xx_spi.h>
  19. #include <asm/bfin_twi.h>
  20. /* Common code defines PORT_MUX on us, so redirect the MMR back locally */
  21. #ifdef BFIN_PORT_MUX
  22. #undef PORT_MUX
  23. #define PORT_MUX BFIN_PORT_MUX
  24. #endif
  25. #define _d(name, bits, addr, perms) debugfs_create_x##bits(name, perms, parent, (u##bits *)addr)
  26. #define d(name, bits, addr) _d(name, bits, addr, S_IRUSR|S_IWUSR)
  27. #define d_RO(name, bits, addr) _d(name, bits, addr, S_IRUSR)
  28. #define d_WO(name, bits, addr) _d(name, bits, addr, S_IWUSR)
  29. #define D_RO(name, bits) d_RO(#name, bits, name)
  30. #define D_WO(name, bits) d_WO(#name, bits, name)
  31. #define D32(name) d(#name, 32, name)
  32. #define D16(name) d(#name, 16, name)
  33. #define REGS_OFF(peri, mmr) offsetof(struct bfin_##peri##_regs, mmr)
  34. #define __REGS(peri, sname, rname) \
  35. do { \
  36. struct bfin_##peri##_regs r; \
  37. void *addr = (void *)(base + REGS_OFF(peri, rname)); \
  38. strcpy(_buf, sname); \
  39. if (sizeof(r.rname) == 2) \
  40. debugfs_create_x16(buf, S_IRUSR|S_IWUSR, parent, addr); \
  41. else \
  42. debugfs_create_x32(buf, S_IRUSR|S_IWUSR, parent, addr); \
  43. } while (0)
  44. #define REGS_STR_PFX(buf, pfx, num) \
  45. ({ \
  46. buf + (num >= 0 ? \
  47. sprintf(buf, #pfx "%i_", num) : \
  48. sprintf(buf, #pfx "_")); \
  49. })
  50. #define REGS_STR_PFX_C(buf, pfx, num) \
  51. ({ \
  52. buf + (num >= 0 ? \
  53. sprintf(buf, #pfx "%c_", 'A' + num) : \
  54. sprintf(buf, #pfx "_")); \
  55. })
  56. /*
  57. * Core registers (not memory mapped)
  58. */
  59. extern u32 last_seqstat;
  60. static int debug_cclk_get(void *data, u64 *val)
  61. {
  62. *val = get_cclk();
  63. return 0;
  64. }
  65. DEFINE_SIMPLE_ATTRIBUTE(fops_debug_cclk, debug_cclk_get, NULL, "0x%08llx\n");
  66. static int debug_sclk_get(void *data, u64 *val)
  67. {
  68. *val = get_sclk();
  69. return 0;
  70. }
  71. DEFINE_SIMPLE_ATTRIBUTE(fops_debug_sclk, debug_sclk_get, NULL, "0x%08llx\n");
  72. #define DEFINE_SYSREG(sr, pre, post) \
  73. static int sysreg_##sr##_get(void *data, u64 *val) \
  74. { \
  75. unsigned long tmp; \
  76. pre; \
  77. __asm__ __volatile__("%0 = " #sr ";" : "=d"(tmp)); \
  78. *val = tmp; \
  79. return 0; \
  80. } \
  81. static int sysreg_##sr##_set(void *data, u64 val) \
  82. { \
  83. unsigned long tmp = val; \
  84. __asm__ __volatile__(#sr " = %0;" : : "d"(tmp)); \
  85. post; \
  86. return 0; \
  87. } \
  88. DEFINE_SIMPLE_ATTRIBUTE(fops_sysreg_##sr, sysreg_##sr##_get, sysreg_##sr##_set, "0x%08llx\n")
  89. DEFINE_SYSREG(cycles, , );
  90. DEFINE_SYSREG(cycles2, __asm__ __volatile__("%0 = cycles;" : "=d"(tmp)), );
  91. DEFINE_SYSREG(emudat, , );
  92. DEFINE_SYSREG(seqstat, , );
  93. DEFINE_SYSREG(syscfg, , CSYNC());
  94. #define D_SYSREG(sr) debugfs_create_file(#sr, S_IRUSR|S_IWUSR, parent, NULL, &fops_sysreg_##sr)
  95. /*
  96. * CAN
  97. */
  98. #define CAN_OFF(mmr) REGS_OFF(can, mmr)
  99. #define __CAN(uname, lname) __REGS(can, #uname, lname)
  100. static void __init __maybe_unused
  101. bfin_debug_mmrs_can(struct dentry *parent, unsigned long base, int num)
  102. {
  103. static struct dentry *am, *mb;
  104. int i, j;
  105. char buf[32], *_buf = REGS_STR_PFX(buf, CAN, num);
  106. if (!am) {
  107. am = debugfs_create_dir("am", parent);
  108. mb = debugfs_create_dir("mb", parent);
  109. }
  110. __CAN(MC1, mc1);
  111. __CAN(MD1, md1);
  112. __CAN(TRS1, trs1);
  113. __CAN(TRR1, trr1);
  114. __CAN(TA1, ta1);
  115. __CAN(AA1, aa1);
  116. __CAN(RMP1, rmp1);
  117. __CAN(RML1, rml1);
  118. __CAN(MBTIF1, mbtif1);
  119. __CAN(MBRIF1, mbrif1);
  120. __CAN(MBIM1, mbim1);
  121. __CAN(RFH1, rfh1);
  122. __CAN(OPSS1, opss1);
  123. __CAN(MC2, mc2);
  124. __CAN(MD2, md2);
  125. __CAN(TRS2, trs2);
  126. __CAN(TRR2, trr2);
  127. __CAN(TA2, ta2);
  128. __CAN(AA2, aa2);
  129. __CAN(RMP2, rmp2);
  130. __CAN(RML2, rml2);
  131. __CAN(MBTIF2, mbtif2);
  132. __CAN(MBRIF2, mbrif2);
  133. __CAN(MBIM2, mbim2);
  134. __CAN(RFH2, rfh2);
  135. __CAN(OPSS2, opss2);
  136. __CAN(CLOCK, clock);
  137. __CAN(TIMING, timing);
  138. __CAN(DEBUG, debug);
  139. __CAN(STATUS, status);
  140. __CAN(CEC, cec);
  141. __CAN(GIS, gis);
  142. __CAN(GIM, gim);
  143. __CAN(GIF, gif);
  144. __CAN(CONTROL, control);
  145. __CAN(INTR, intr);
  146. __CAN(VERSION, version);
  147. __CAN(MBTD, mbtd);
  148. __CAN(EWR, ewr);
  149. __CAN(ESR, esr);
  150. /*__CAN(UCREG, ucreg); no longer exists */
  151. __CAN(UCCNT, uccnt);
  152. __CAN(UCRC, ucrc);
  153. __CAN(UCCNF, uccnf);
  154. __CAN(VERSION2, version2);
  155. for (i = 0; i < 32; ++i) {
  156. sprintf(_buf, "AM%02iL", i);
  157. debugfs_create_x16(buf, S_IRUSR|S_IWUSR, am,
  158. (u16 *)(base + CAN_OFF(msk[i].aml)));
  159. sprintf(_buf, "AM%02iH", i);
  160. debugfs_create_x16(buf, S_IRUSR|S_IWUSR, am,
  161. (u16 *)(base + CAN_OFF(msk[i].amh)));
  162. for (j = 0; j < 3; ++j) {
  163. sprintf(_buf, "MB%02i_DATA%i", i, j);
  164. debugfs_create_x16(buf, S_IRUSR|S_IWUSR, mb,
  165. (u16 *)(base + CAN_OFF(chl[i].data[j*2])));
  166. }
  167. sprintf(_buf, "MB%02i_LENGTH", i);
  168. debugfs_create_x16(buf, S_IRUSR|S_IWUSR, mb,
  169. (u16 *)(base + CAN_OFF(chl[i].dlc)));
  170. sprintf(_buf, "MB%02i_TIMESTAMP", i);
  171. debugfs_create_x16(buf, S_IRUSR|S_IWUSR, mb,
  172. (u16 *)(base + CAN_OFF(chl[i].tsv)));
  173. sprintf(_buf, "MB%02i_ID0", i);
  174. debugfs_create_x16(buf, S_IRUSR|S_IWUSR, mb,
  175. (u16 *)(base + CAN_OFF(chl[i].id0)));
  176. sprintf(_buf, "MB%02i_ID1", i);
  177. debugfs_create_x16(buf, S_IRUSR|S_IWUSR, mb,
  178. (u16 *)(base + CAN_OFF(chl[i].id1)));
  179. }
  180. }
  181. #define CAN(num) bfin_debug_mmrs_can(parent, CAN##num##_MC1, num)
  182. /*
  183. * DMA
  184. */
  185. #define __DMA(uname, lname) __REGS(dma, #uname, lname)
  186. static void __init __maybe_unused
  187. bfin_debug_mmrs_dma(struct dentry *parent, unsigned long base, int num, char mdma, const char *pfx)
  188. {
  189. char buf[32], *_buf;
  190. if (mdma)
  191. _buf = buf + sprintf(buf, "%s_%c%i_", pfx, mdma, num);
  192. else
  193. _buf = buf + sprintf(buf, "%s%i_", pfx, num);
  194. __DMA(NEXT_DESC_PTR, next_desc_ptr);
  195. __DMA(START_ADDR, start_addr);
  196. __DMA(CONFIG, config);
  197. __DMA(X_COUNT, x_count);
  198. __DMA(X_MODIFY, x_modify);
  199. __DMA(Y_COUNT, y_count);
  200. __DMA(Y_MODIFY, y_modify);
  201. __DMA(CURR_DESC_PTR, curr_desc_ptr);
  202. __DMA(CURR_ADDR, curr_addr);
  203. __DMA(IRQ_STATUS, irq_status);
  204. __DMA(PERIPHERAL_MAP, peripheral_map);
  205. __DMA(CURR_X_COUNT, curr_x_count);
  206. __DMA(CURR_Y_COUNT, curr_y_count);
  207. }
  208. #define _DMA(num, base, mdma, pfx) bfin_debug_mmrs_dma(parent, base, num, mdma, pfx "DMA")
  209. #define DMA(num) _DMA(num, DMA##num##_NEXT_DESC_PTR, 0, "")
  210. #define _MDMA(num, x) \
  211. do { \
  212. _DMA(num, x##DMA_D##num##_CONFIG, 'D', #x); \
  213. _DMA(num, x##DMA_S##num##_CONFIG, 'S', #x); \
  214. } while (0)
  215. #define MDMA(num) _MDMA(num, M)
  216. #define IMDMA(num) _MDMA(num, IM)
  217. /*
  218. * EPPI
  219. */
  220. #define __EPPI(uname, lname) __REGS(eppi, #uname, lname)
  221. static void __init __maybe_unused
  222. bfin_debug_mmrs_eppi(struct dentry *parent, unsigned long base, int num)
  223. {
  224. char buf[32], *_buf = REGS_STR_PFX(buf, EPPI, num);
  225. __EPPI(STATUS, status);
  226. __EPPI(HCOUNT, hcount);
  227. __EPPI(HDELAY, hdelay);
  228. __EPPI(VCOUNT, vcount);
  229. __EPPI(VDELAY, vdelay);
  230. __EPPI(FRAME, frame);
  231. __EPPI(LINE, line);
  232. __EPPI(CLKDIV, clkdiv);
  233. __EPPI(CONTROL, control);
  234. __EPPI(FS1W_HBL, fs1w_hbl);
  235. __EPPI(FS1P_AVPL, fs1p_avpl);
  236. __EPPI(FS2W_LVB, fs2w_lvb);
  237. __EPPI(FS2P_LAVF, fs2p_lavf);
  238. __EPPI(CLIP, clip);
  239. }
  240. #define EPPI(num) bfin_debug_mmrs_eppi(parent, EPPI##num##_STATUS, num)
  241. /*
  242. * General Purpose Timers
  243. */
  244. #define GPTIMER_OFF(mmr) (TIMER0_##mmr - TIMER0_CONFIG)
  245. #define __GPTIMER(name) \
  246. do { \
  247. strcpy(_buf, #name); \
  248. debugfs_create_x16(buf, S_IRUSR|S_IWUSR, parent, (u16 *)(base + GPTIMER_OFF(name))); \
  249. } while (0)
  250. static void __init __maybe_unused
  251. bfin_debug_mmrs_gptimer(struct dentry *parent, unsigned long base, int num)
  252. {
  253. char buf[32], *_buf = REGS_STR_PFX(buf, TIMER, num);
  254. __GPTIMER(CONFIG);
  255. __GPTIMER(COUNTER);
  256. __GPTIMER(PERIOD);
  257. __GPTIMER(WIDTH);
  258. }
  259. #define GPTIMER(num) bfin_debug_mmrs_gptimer(parent, TIMER##num##_CONFIG, num)
  260. /*
  261. * Handshake MDMA
  262. */
  263. #define __HMDMA(uname, lname) __REGS(hmdma, #uname, lname)
  264. static void __init __maybe_unused
  265. bfin_debug_mmrs_hmdma(struct dentry *parent, unsigned long base, int num)
  266. {
  267. char buf[32], *_buf = REGS_STR_PFX(buf, HMDMA, num);
  268. __HMDMA(CONTROL, control);
  269. __HMDMA(ECINIT, ecinit);
  270. __HMDMA(BCINIT, bcinit);
  271. __HMDMA(ECURGENT, ecurgent);
  272. __HMDMA(ECOVERFLOW, ecoverflow);
  273. __HMDMA(ECOUNT, ecount);
  274. __HMDMA(BCOUNT, bcount);
  275. }
  276. #define HMDMA(num) bfin_debug_mmrs_hmdma(parent, HMDMA##num##_CONTROL, num)
  277. /*
  278. * Port/GPIO
  279. */
  280. #define bfin_gpio_regs gpio_port_t
  281. #define __PORT(uname, lname) __REGS(gpio, #uname, lname)
  282. static void __init __maybe_unused
  283. bfin_debug_mmrs_port(struct dentry *parent, unsigned long base, int num)
  284. {
  285. char buf[32], *_buf;
  286. #ifdef __ADSPBF54x__
  287. _buf = REGS_STR_PFX_C(buf, PORT, num);
  288. __PORT(FER, port_fer);
  289. __PORT(SET, data_set);
  290. __PORT(CLEAR, data_clear);
  291. __PORT(DIR_SET, dir_set);
  292. __PORT(DIR_CLEAR, dir_clear);
  293. __PORT(INEN, inen);
  294. __PORT(MUX, port_mux);
  295. #else
  296. _buf = buf + sprintf(buf, "PORT%cIO_", num);
  297. __PORT(CLEAR, data_clear);
  298. __PORT(SET, data_set);
  299. __PORT(TOGGLE, toggle);
  300. __PORT(MASKA, maska);
  301. __PORT(MASKA_CLEAR, maska_clear);
  302. __PORT(MASKA_SET, maska_set);
  303. __PORT(MASKA_TOGGLE, maska_toggle);
  304. __PORT(MASKB, maskb);
  305. __PORT(MASKB_CLEAR, maskb_clear);
  306. __PORT(MASKB_SET, maskb_set);
  307. __PORT(MASKB_TOGGLE, maskb_toggle);
  308. __PORT(DIR, dir);
  309. __PORT(POLAR, polar);
  310. __PORT(EDGE, edge);
  311. __PORT(BOTH, both);
  312. __PORT(INEN, inen);
  313. #endif
  314. _buf[-1] = '\0';
  315. d(buf, 16, base + REGS_OFF(gpio, data));
  316. }
  317. #define PORT(base, num) bfin_debug_mmrs_port(parent, base, num)
  318. /*
  319. * PPI
  320. */
  321. #define __PPI(uname, lname) __REGS(ppi, #uname, lname)
  322. static void __init __maybe_unused
  323. bfin_debug_mmrs_ppi(struct dentry *parent, unsigned long base, int num)
  324. {
  325. char buf[32], *_buf = REGS_STR_PFX(buf, PPI, num);
  326. __PPI(CONTROL, control);
  327. __PPI(STATUS, status);
  328. __PPI(COUNT, count);
  329. __PPI(DELAY, delay);
  330. __PPI(FRAME, frame);
  331. }
  332. #define PPI(num) bfin_debug_mmrs_ppi(parent, PPI##num##_STATUS, num)
  333. /*
  334. * SPI
  335. */
  336. #define __SPI(uname, lname) __REGS(spi, #uname, lname)
  337. static void __init __maybe_unused
  338. bfin_debug_mmrs_spi(struct dentry *parent, unsigned long base, int num)
  339. {
  340. char buf[32], *_buf = REGS_STR_PFX(buf, SPI, num);
  341. __SPI(CTL, ctl);
  342. __SPI(FLG, flg);
  343. __SPI(STAT, stat);
  344. __SPI(TDBR, tdbr);
  345. __SPI(RDBR, rdbr);
  346. __SPI(BAUD, baud);
  347. __SPI(SHADOW, shadow);
  348. }
  349. #define SPI(num) bfin_debug_mmrs_spi(parent, SPI##num##_REGBASE, num)
  350. /*
  351. * SPORT
  352. */
  353. static inline int sport_width(void *mmr)
  354. {
  355. unsigned long lmmr = (unsigned long)mmr;
  356. if ((lmmr & 0xff) == 0x10)
  357. /* SPORT#_TX has 0x10 offset -> SPORT#_TCR2 has 0x04 offset */
  358. lmmr -= 0xc;
  359. else
  360. /* SPORT#_RX has 0x18 offset -> SPORT#_RCR2 has 0x24 offset */
  361. lmmr += 0xc;
  362. /* extract SLEN field from control register 2 and add 1 */
  363. return (bfin_read16(lmmr) & 0x1f) + 1;
  364. }
  365. static int sport_set(void *mmr, u64 val)
  366. {
  367. unsigned long flags;
  368. local_irq_save(flags);
  369. if (sport_width(mmr) <= 16)
  370. bfin_write16(mmr, val);
  371. else
  372. bfin_write32(mmr, val);
  373. local_irq_restore(flags);
  374. return 0;
  375. }
  376. static int sport_get(void *mmr, u64 *val)
  377. {
  378. unsigned long flags;
  379. local_irq_save(flags);
  380. if (sport_width(mmr) <= 16)
  381. *val = bfin_read16(mmr);
  382. else
  383. *val = bfin_read32(mmr);
  384. local_irq_restore(flags);
  385. return 0;
  386. }
  387. DEFINE_SIMPLE_ATTRIBUTE(fops_sport, sport_get, sport_set, "0x%08llx\n");
  388. /*DEFINE_SIMPLE_ATTRIBUTE(fops_sport_ro, sport_get, NULL, "0x%08llx\n");*/
  389. DEFINE_SIMPLE_ATTRIBUTE(fops_sport_wo, NULL, sport_set, "0x%08llx\n");
  390. #define SPORT_OFF(mmr) (SPORT0_##mmr - SPORT0_TCR1)
  391. #define _D_SPORT(name, perms, fops) \
  392. do { \
  393. strcpy(_buf, #name); \
  394. debugfs_create_file(buf, perms, parent, (void *)(base + SPORT_OFF(name)), fops); \
  395. } while (0)
  396. #define __SPORT_RW(name) _D_SPORT(name, S_IRUSR|S_IWUSR, &fops_sport)
  397. #define __SPORT_RO(name) _D_SPORT(name, S_IRUSR, &fops_sport_ro)
  398. #define __SPORT_WO(name) _D_SPORT(name, S_IWUSR, &fops_sport_wo)
  399. #define __SPORT(name, bits) \
  400. do { \
  401. strcpy(_buf, #name); \
  402. debugfs_create_x##bits(buf, S_IRUSR|S_IWUSR, parent, (u##bits *)(base + SPORT_OFF(name))); \
  403. } while (0)
  404. static void __init __maybe_unused
  405. bfin_debug_mmrs_sport(struct dentry *parent, unsigned long base, int num)
  406. {
  407. char buf[32], *_buf = REGS_STR_PFX(buf, SPORT, num);
  408. __SPORT(CHNL, 16);
  409. __SPORT(MCMC1, 16);
  410. __SPORT(MCMC2, 16);
  411. __SPORT(MRCS0, 32);
  412. __SPORT(MRCS1, 32);
  413. __SPORT(MRCS2, 32);
  414. __SPORT(MRCS3, 32);
  415. __SPORT(MTCS0, 32);
  416. __SPORT(MTCS1, 32);
  417. __SPORT(MTCS2, 32);
  418. __SPORT(MTCS3, 32);
  419. __SPORT(RCLKDIV, 16);
  420. __SPORT(RCR1, 16);
  421. __SPORT(RCR2, 16);
  422. __SPORT(RFSDIV, 16);
  423. __SPORT_RW(RX);
  424. __SPORT(STAT, 16);
  425. __SPORT(TCLKDIV, 16);
  426. __SPORT(TCR1, 16);
  427. __SPORT(TCR2, 16);
  428. __SPORT(TFSDIV, 16);
  429. __SPORT_WO(TX);
  430. }
  431. #define SPORT(num) bfin_debug_mmrs_sport(parent, SPORT##num##_TCR1, num)
  432. /*
  433. * TWI
  434. */
  435. #define __TWI(uname, lname) __REGS(twi, #uname, lname)
  436. static void __init __maybe_unused
  437. bfin_debug_mmrs_twi(struct dentry *parent, unsigned long base, int num)
  438. {
  439. char buf[32], *_buf = REGS_STR_PFX(buf, TWI, num);
  440. __TWI(CLKDIV, clkdiv);
  441. __TWI(CONTROL, control);
  442. __TWI(SLAVE_CTL, slave_ctl);
  443. __TWI(SLAVE_STAT, slave_stat);
  444. __TWI(SLAVE_ADDR, slave_addr);
  445. __TWI(MASTER_CTL, master_ctl);
  446. __TWI(MASTER_STAT, master_stat);
  447. __TWI(MASTER_ADDR, master_addr);
  448. __TWI(INT_STAT, int_stat);
  449. __TWI(INT_MASK, int_mask);
  450. __TWI(FIFO_CTL, fifo_ctl);
  451. __TWI(FIFO_STAT, fifo_stat);
  452. __TWI(XMT_DATA8, xmt_data8);
  453. __TWI(XMT_DATA16, xmt_data16);
  454. __TWI(RCV_DATA8, rcv_data8);
  455. __TWI(RCV_DATA16, rcv_data16);
  456. }
  457. #define TWI(num) bfin_debug_mmrs_twi(parent, TWI##num##_CLKDIV, num)
  458. /*
  459. * UART
  460. */
  461. #define __UART(uname, lname) __REGS(uart, #uname, lname)
  462. static void __init __maybe_unused
  463. bfin_debug_mmrs_uart(struct dentry *parent, unsigned long base, int num)
  464. {
  465. char buf[32], *_buf = REGS_STR_PFX(buf, UART, num);
  466. #ifdef BFIN_UART_BF54X_STYLE
  467. __UART(DLL, dll);
  468. __UART(DLH, dlh);
  469. __UART(GCTL, gctl);
  470. __UART(LCR, lcr);
  471. __UART(MCR, mcr);
  472. __UART(LSR, lsr);
  473. __UART(MSR, msr);
  474. __UART(SCR, scr);
  475. __UART(IER_SET, ier_set);
  476. __UART(IER_CLEAR, ier_clear);
  477. __UART(THR, thr);
  478. __UART(RBR, rbr);
  479. #else
  480. __UART(DLL, dll);
  481. __UART(THR, thr);
  482. __UART(RBR, rbr);
  483. __UART(DLH, dlh);
  484. __UART(IER, ier);
  485. __UART(IIR, iir);
  486. __UART(LCR, lcr);
  487. __UART(MCR, mcr);
  488. __UART(LSR, lsr);
  489. __UART(MSR, msr);
  490. __UART(SCR, scr);
  491. __UART(GCTL, gctl);
  492. #endif
  493. }
  494. #define UART(num) bfin_debug_mmrs_uart(parent, UART##num##_DLL, num)
  495. /*
  496. * The actual debugfs generation
  497. */
  498. static struct dentry *debug_mmrs_dentry;
  499. static int __init bfin_debug_mmrs_init(void)
  500. {
  501. struct dentry *top, *parent;
  502. pr_info("debug-mmrs: setting up Blackfin MMR debugfs\n");
  503. top = debugfs_create_dir("blackfin", NULL);
  504. if (top == NULL)
  505. return -1;
  506. parent = debugfs_create_dir("core_regs", top);
  507. debugfs_create_file("cclk", S_IRUSR, parent, NULL, &fops_debug_cclk);
  508. debugfs_create_file("sclk", S_IRUSR, parent, NULL, &fops_debug_sclk);
  509. debugfs_create_x32("last_seqstat", S_IRUSR, parent, &last_seqstat);
  510. D_SYSREG(cycles);
  511. D_SYSREG(cycles2);
  512. D_SYSREG(emudat);
  513. D_SYSREG(seqstat);
  514. D_SYSREG(syscfg);
  515. /* Core MMRs */
  516. parent = debugfs_create_dir("ctimer", top);
  517. D32(TCNTL);
  518. D32(TCOUNT);
  519. D32(TPERIOD);
  520. D32(TSCALE);
  521. parent = debugfs_create_dir("cec", top);
  522. D32(EVT0);
  523. D32(EVT1);
  524. D32(EVT2);
  525. D32(EVT3);
  526. D32(EVT4);
  527. D32(EVT5);
  528. D32(EVT6);
  529. D32(EVT7);
  530. D32(EVT8);
  531. D32(EVT9);
  532. D32(EVT10);
  533. D32(EVT11);
  534. D32(EVT12);
  535. D32(EVT13);
  536. D32(EVT14);
  537. D32(EVT15);
  538. D32(EVT_OVERRIDE);
  539. D32(IMASK);
  540. D32(IPEND);
  541. D32(ILAT);
  542. D32(IPRIO);
  543. parent = debugfs_create_dir("debug", top);
  544. D32(DBGSTAT);
  545. D32(DSPID);
  546. parent = debugfs_create_dir("mmu", top);
  547. D32(SRAM_BASE_ADDRESS);
  548. D32(DCPLB_ADDR0);
  549. D32(DCPLB_ADDR10);
  550. D32(DCPLB_ADDR11);
  551. D32(DCPLB_ADDR12);
  552. D32(DCPLB_ADDR13);
  553. D32(DCPLB_ADDR14);
  554. D32(DCPLB_ADDR15);
  555. D32(DCPLB_ADDR1);
  556. D32(DCPLB_ADDR2);
  557. D32(DCPLB_ADDR3);
  558. D32(DCPLB_ADDR4);
  559. D32(DCPLB_ADDR5);
  560. D32(DCPLB_ADDR6);
  561. D32(DCPLB_ADDR7);
  562. D32(DCPLB_ADDR8);
  563. D32(DCPLB_ADDR9);
  564. D32(DCPLB_DATA0);
  565. D32(DCPLB_DATA10);
  566. D32(DCPLB_DATA11);
  567. D32(DCPLB_DATA12);
  568. D32(DCPLB_DATA13);
  569. D32(DCPLB_DATA14);
  570. D32(DCPLB_DATA15);
  571. D32(DCPLB_DATA1);
  572. D32(DCPLB_DATA2);
  573. D32(DCPLB_DATA3);
  574. D32(DCPLB_DATA4);
  575. D32(DCPLB_DATA5);
  576. D32(DCPLB_DATA6);
  577. D32(DCPLB_DATA7);
  578. D32(DCPLB_DATA8);
  579. D32(DCPLB_DATA9);
  580. D32(DCPLB_FAULT_ADDR);
  581. D32(DCPLB_STATUS);
  582. D32(DMEM_CONTROL);
  583. D32(DTEST_COMMAND);
  584. D32(DTEST_DATA0);
  585. D32(DTEST_DATA1);
  586. D32(ICPLB_ADDR0);
  587. D32(ICPLB_ADDR1);
  588. D32(ICPLB_ADDR2);
  589. D32(ICPLB_ADDR3);
  590. D32(ICPLB_ADDR4);
  591. D32(ICPLB_ADDR5);
  592. D32(ICPLB_ADDR6);
  593. D32(ICPLB_ADDR7);
  594. D32(ICPLB_ADDR8);
  595. D32(ICPLB_ADDR9);
  596. D32(ICPLB_ADDR10);
  597. D32(ICPLB_ADDR11);
  598. D32(ICPLB_ADDR12);
  599. D32(ICPLB_ADDR13);
  600. D32(ICPLB_ADDR14);
  601. D32(ICPLB_ADDR15);
  602. D32(ICPLB_DATA0);
  603. D32(ICPLB_DATA1);
  604. D32(ICPLB_DATA2);
  605. D32(ICPLB_DATA3);
  606. D32(ICPLB_DATA4);
  607. D32(ICPLB_DATA5);
  608. D32(ICPLB_DATA6);
  609. D32(ICPLB_DATA7);
  610. D32(ICPLB_DATA8);
  611. D32(ICPLB_DATA9);
  612. D32(ICPLB_DATA10);
  613. D32(ICPLB_DATA11);
  614. D32(ICPLB_DATA12);
  615. D32(ICPLB_DATA13);
  616. D32(ICPLB_DATA14);
  617. D32(ICPLB_DATA15);
  618. D32(ICPLB_FAULT_ADDR);
  619. D32(ICPLB_STATUS);
  620. D32(IMEM_CONTROL);
  621. if (!ANOMALY_05000481) {
  622. D32(ITEST_COMMAND);
  623. D32(ITEST_DATA0);
  624. D32(ITEST_DATA1);
  625. }
  626. parent = debugfs_create_dir("perf", top);
  627. D32(PFCNTR0);
  628. D32(PFCNTR1);
  629. D32(PFCTL);
  630. parent = debugfs_create_dir("trace", top);
  631. D32(TBUF);
  632. D32(TBUFCTL);
  633. D32(TBUFSTAT);
  634. parent = debugfs_create_dir("watchpoint", top);
  635. D32(WPIACTL);
  636. D32(WPIA0);
  637. D32(WPIA1);
  638. D32(WPIA2);
  639. D32(WPIA3);
  640. D32(WPIA4);
  641. D32(WPIA5);
  642. D32(WPIACNT0);
  643. D32(WPIACNT1);
  644. D32(WPIACNT2);
  645. D32(WPIACNT3);
  646. D32(WPIACNT4);
  647. D32(WPIACNT5);
  648. D32(WPDACTL);
  649. D32(WPDA0);
  650. D32(WPDA1);
  651. D32(WPDACNT0);
  652. D32(WPDACNT1);
  653. D32(WPSTAT);
  654. /* System MMRs */
  655. #ifdef ATAPI_CONTROL
  656. parent = debugfs_create_dir("atapi", top);
  657. D16(ATAPI_CONTROL);
  658. D16(ATAPI_DEV_ADDR);
  659. D16(ATAPI_DEV_RXBUF);
  660. D16(ATAPI_DEV_TXBUF);
  661. D16(ATAPI_DMA_TFRCNT);
  662. D16(ATAPI_INT_MASK);
  663. D16(ATAPI_INT_STATUS);
  664. D16(ATAPI_LINE_STATUS);
  665. D16(ATAPI_MULTI_TIM_0);
  666. D16(ATAPI_MULTI_TIM_1);
  667. D16(ATAPI_MULTI_TIM_2);
  668. D16(ATAPI_PIO_TFRCNT);
  669. D16(ATAPI_PIO_TIM_0);
  670. D16(ATAPI_PIO_TIM_1);
  671. D16(ATAPI_REG_TIM_0);
  672. D16(ATAPI_SM_STATE);
  673. D16(ATAPI_STATUS);
  674. D16(ATAPI_TERMINATE);
  675. D16(ATAPI_UDMAOUT_TFRCNT);
  676. D16(ATAPI_ULTRA_TIM_0);
  677. D16(ATAPI_ULTRA_TIM_1);
  678. D16(ATAPI_ULTRA_TIM_2);
  679. D16(ATAPI_ULTRA_TIM_3);
  680. D16(ATAPI_UMAIN_TFRCNT);
  681. D16(ATAPI_XFER_LEN);
  682. #endif
  683. #if defined(CAN_MC1) || defined(CAN0_MC1) || defined(CAN1_MC1)
  684. parent = debugfs_create_dir("can", top);
  685. # ifdef CAN_MC1
  686. bfin_debug_mmrs_can(parent, CAN_MC1, -1);
  687. # endif
  688. # ifdef CAN0_MC1
  689. CAN(0);
  690. # endif
  691. # ifdef CAN1_MC1
  692. CAN(1);
  693. # endif
  694. #endif
  695. #ifdef CNT_COMMAND
  696. parent = debugfs_create_dir("counter", top);
  697. D16(CNT_COMMAND);
  698. D16(CNT_CONFIG);
  699. D32(CNT_COUNTER);
  700. D16(CNT_DEBOUNCE);
  701. D16(CNT_IMASK);
  702. D32(CNT_MAX);
  703. D32(CNT_MIN);
  704. D16(CNT_STATUS);
  705. #endif
  706. parent = debugfs_create_dir("dmac", top);
  707. #ifdef DMA_TC_CNT
  708. D16(DMAC_TC_CNT);
  709. D16(DMAC_TC_PER);
  710. #endif
  711. #ifdef DMAC0_TC_CNT
  712. D16(DMAC0_TC_CNT);
  713. D16(DMAC0_TC_PER);
  714. #endif
  715. #ifdef DMAC1_TC_CNT
  716. D16(DMAC1_TC_CNT);
  717. D16(DMAC1_TC_PER);
  718. #endif
  719. #ifdef DMAC1_PERIMUX
  720. D16(DMAC1_PERIMUX);
  721. #endif
  722. #ifdef __ADSPBF561__
  723. /* XXX: should rewrite the MMR map */
  724. # define DMA0_NEXT_DESC_PTR DMA2_0_NEXT_DESC_PTR
  725. # define DMA1_NEXT_DESC_PTR DMA2_1_NEXT_DESC_PTR
  726. # define DMA2_NEXT_DESC_PTR DMA2_2_NEXT_DESC_PTR
  727. # define DMA3_NEXT_DESC_PTR DMA2_3_NEXT_DESC_PTR
  728. # define DMA4_NEXT_DESC_PTR DMA2_4_NEXT_DESC_PTR
  729. # define DMA5_NEXT_DESC_PTR DMA2_5_NEXT_DESC_PTR
  730. # define DMA6_NEXT_DESC_PTR DMA2_6_NEXT_DESC_PTR
  731. # define DMA7_NEXT_DESC_PTR DMA2_7_NEXT_DESC_PTR
  732. # define DMA8_NEXT_DESC_PTR DMA2_8_NEXT_DESC_PTR
  733. # define DMA9_NEXT_DESC_PTR DMA2_9_NEXT_DESC_PTR
  734. # define DMA10_NEXT_DESC_PTR DMA2_10_NEXT_DESC_PTR
  735. # define DMA11_NEXT_DESC_PTR DMA2_11_NEXT_DESC_PTR
  736. # define DMA12_NEXT_DESC_PTR DMA1_0_NEXT_DESC_PTR
  737. # define DMA13_NEXT_DESC_PTR DMA1_1_NEXT_DESC_PTR
  738. # define DMA14_NEXT_DESC_PTR DMA1_2_NEXT_DESC_PTR
  739. # define DMA15_NEXT_DESC_PTR DMA1_3_NEXT_DESC_PTR
  740. # define DMA16_NEXT_DESC_PTR DMA1_4_NEXT_DESC_PTR
  741. # define DMA17_NEXT_DESC_PTR DMA1_5_NEXT_DESC_PTR
  742. # define DMA18_NEXT_DESC_PTR DMA1_6_NEXT_DESC_PTR
  743. # define DMA19_NEXT_DESC_PTR DMA1_7_NEXT_DESC_PTR
  744. # define DMA20_NEXT_DESC_PTR DMA1_8_NEXT_DESC_PTR
  745. # define DMA21_NEXT_DESC_PTR DMA1_9_NEXT_DESC_PTR
  746. # define DMA22_NEXT_DESC_PTR DMA1_10_NEXT_DESC_PTR
  747. # define DMA23_NEXT_DESC_PTR DMA1_11_NEXT_DESC_PTR
  748. #endif
  749. parent = debugfs_create_dir("dma", top);
  750. DMA(0);
  751. DMA(1);
  752. DMA(1);
  753. DMA(2);
  754. DMA(3);
  755. DMA(4);
  756. DMA(5);
  757. DMA(6);
  758. DMA(7);
  759. #ifdef DMA8_NEXT_DESC_PTR
  760. DMA(8);
  761. DMA(9);
  762. DMA(10);
  763. DMA(11);
  764. #endif
  765. #ifdef DMA12_NEXT_DESC_PTR
  766. DMA(12);
  767. DMA(13);
  768. DMA(14);
  769. DMA(15);
  770. DMA(16);
  771. DMA(17);
  772. DMA(18);
  773. DMA(19);
  774. #endif
  775. #ifdef DMA20_NEXT_DESC_PTR
  776. DMA(20);
  777. DMA(21);
  778. DMA(22);
  779. DMA(23);
  780. #endif
  781. parent = debugfs_create_dir("ebiu_amc", top);
  782. D32(EBIU_AMBCTL0);
  783. D32(EBIU_AMBCTL1);
  784. D16(EBIU_AMGCTL);
  785. #ifdef EBIU_MBSCTL
  786. D16(EBIU_MBSCTL);
  787. D32(EBIU_ARBSTAT);
  788. D32(EBIU_MODE);
  789. D16(EBIU_FCTL);
  790. #endif
  791. #ifdef EBIU_SDGCTL
  792. parent = debugfs_create_dir("ebiu_sdram", top);
  793. # ifdef __ADSPBF561__
  794. D32(EBIU_SDBCTL);
  795. # else
  796. D16(EBIU_SDBCTL);
  797. # endif
  798. D32(EBIU_SDGCTL);
  799. D16(EBIU_SDRRC);
  800. D16(EBIU_SDSTAT);
  801. #endif
  802. #ifdef EBIU_DDRACCT
  803. parent = debugfs_create_dir("ebiu_ddr", top);
  804. D32(EBIU_DDRACCT);
  805. D32(EBIU_DDRARCT);
  806. D32(EBIU_DDRBRC0);
  807. D32(EBIU_DDRBRC1);
  808. D32(EBIU_DDRBRC2);
  809. D32(EBIU_DDRBRC3);
  810. D32(EBIU_DDRBRC4);
  811. D32(EBIU_DDRBRC5);
  812. D32(EBIU_DDRBRC6);
  813. D32(EBIU_DDRBRC7);
  814. D32(EBIU_DDRBWC0);
  815. D32(EBIU_DDRBWC1);
  816. D32(EBIU_DDRBWC2);
  817. D32(EBIU_DDRBWC3);
  818. D32(EBIU_DDRBWC4);
  819. D32(EBIU_DDRBWC5);
  820. D32(EBIU_DDRBWC6);
  821. D32(EBIU_DDRBWC7);
  822. D32(EBIU_DDRCTL0);
  823. D32(EBIU_DDRCTL1);
  824. D32(EBIU_DDRCTL2);
  825. D32(EBIU_DDRCTL3);
  826. D32(EBIU_DDRGC0);
  827. D32(EBIU_DDRGC1);
  828. D32(EBIU_DDRGC2);
  829. D32(EBIU_DDRGC3);
  830. D32(EBIU_DDRMCCL);
  831. D32(EBIU_DDRMCEN);
  832. D32(EBIU_DDRQUE);
  833. D32(EBIU_DDRTACT);
  834. D32(EBIU_ERRADD);
  835. D16(EBIU_ERRMST);
  836. D16(EBIU_RSTCTL);
  837. #endif
  838. #ifdef EMAC_ADDRHI
  839. parent = debugfs_create_dir("emac", top);
  840. D32(EMAC_ADDRHI);
  841. D32(EMAC_ADDRLO);
  842. D32(EMAC_FLC);
  843. D32(EMAC_HASHHI);
  844. D32(EMAC_HASHLO);
  845. D32(EMAC_MMC_CTL);
  846. D32(EMAC_MMC_RIRQE);
  847. D32(EMAC_MMC_RIRQS);
  848. D32(EMAC_MMC_TIRQE);
  849. D32(EMAC_MMC_TIRQS);
  850. D32(EMAC_OPMODE);
  851. D32(EMAC_RXC_ALIGN);
  852. D32(EMAC_RXC_ALLFRM);
  853. D32(EMAC_RXC_ALLOCT);
  854. D32(EMAC_RXC_BROAD);
  855. D32(EMAC_RXC_DMAOVF);
  856. D32(EMAC_RXC_EQ64);
  857. D32(EMAC_RXC_FCS);
  858. D32(EMAC_RXC_GE1024);
  859. D32(EMAC_RXC_LNERRI);
  860. D32(EMAC_RXC_LNERRO);
  861. D32(EMAC_RXC_LONG);
  862. D32(EMAC_RXC_LT1024);
  863. D32(EMAC_RXC_LT128);
  864. D32(EMAC_RXC_LT256);
  865. D32(EMAC_RXC_LT512);
  866. D32(EMAC_RXC_MACCTL);
  867. D32(EMAC_RXC_MULTI);
  868. D32(EMAC_RXC_OCTET);
  869. D32(EMAC_RXC_OK);
  870. D32(EMAC_RXC_OPCODE);
  871. D32(EMAC_RXC_PAUSE);
  872. D32(EMAC_RXC_SHORT);
  873. D32(EMAC_RXC_TYPED);
  874. D32(EMAC_RXC_UNICST);
  875. D32(EMAC_RX_IRQE);
  876. D32(EMAC_RX_STAT);
  877. D32(EMAC_RX_STKY);
  878. D32(EMAC_STAADD);
  879. D32(EMAC_STADAT);
  880. D32(EMAC_SYSCTL);
  881. D32(EMAC_SYSTAT);
  882. D32(EMAC_TXC_1COL);
  883. D32(EMAC_TXC_ABORT);
  884. D32(EMAC_TXC_ALLFRM);
  885. D32(EMAC_TXC_ALLOCT);
  886. D32(EMAC_TXC_BROAD);
  887. D32(EMAC_TXC_CRSERR);
  888. D32(EMAC_TXC_DEFER);
  889. D32(EMAC_TXC_DMAUND);
  890. D32(EMAC_TXC_EQ64);
  891. D32(EMAC_TXC_GE1024);
  892. D32(EMAC_TXC_GT1COL);
  893. D32(EMAC_TXC_LATECL);
  894. D32(EMAC_TXC_LT1024);
  895. D32(EMAC_TXC_LT128);
  896. D32(EMAC_TXC_LT256);
  897. D32(EMAC_TXC_LT512);
  898. D32(EMAC_TXC_MACCTL);
  899. D32(EMAC_TXC_MULTI);
  900. D32(EMAC_TXC_OCTET);
  901. D32(EMAC_TXC_OK);
  902. D32(EMAC_TXC_UNICST);
  903. D32(EMAC_TXC_XS_COL);
  904. D32(EMAC_TXC_XS_DFR);
  905. D32(EMAC_TX_IRQE);
  906. D32(EMAC_TX_STAT);
  907. D32(EMAC_TX_STKY);
  908. D32(EMAC_VLAN1);
  909. D32(EMAC_VLAN2);
  910. D32(EMAC_WKUP_CTL);
  911. D32(EMAC_WKUP_FFCMD);
  912. D32(EMAC_WKUP_FFCRC0);
  913. D32(EMAC_WKUP_FFCRC1);
  914. D32(EMAC_WKUP_FFMSK0);
  915. D32(EMAC_WKUP_FFMSK1);
  916. D32(EMAC_WKUP_FFMSK2);
  917. D32(EMAC_WKUP_FFMSK3);
  918. D32(EMAC_WKUP_FFOFF);
  919. # ifdef EMAC_PTP_ACCR
  920. D32(EMAC_PTP_ACCR);
  921. D32(EMAC_PTP_ADDEND);
  922. D32(EMAC_PTP_ALARMHI);
  923. D32(EMAC_PTP_ALARMLO);
  924. D16(EMAC_PTP_CTL);
  925. D32(EMAC_PTP_FOFF);
  926. D32(EMAC_PTP_FV1);
  927. D32(EMAC_PTP_FV2);
  928. D32(EMAC_PTP_FV3);
  929. D16(EMAC_PTP_ID_OFF);
  930. D32(EMAC_PTP_ID_SNAP);
  931. D16(EMAC_PTP_IE);
  932. D16(EMAC_PTP_ISTAT);
  933. D32(EMAC_PTP_OFFSET);
  934. D32(EMAC_PTP_PPS_PERIOD);
  935. D32(EMAC_PTP_PPS_STARTHI);
  936. D32(EMAC_PTP_PPS_STARTLO);
  937. D32(EMAC_PTP_RXSNAPHI);
  938. D32(EMAC_PTP_RXSNAPLO);
  939. D32(EMAC_PTP_TIMEHI);
  940. D32(EMAC_PTP_TIMELO);
  941. D32(EMAC_PTP_TXSNAPHI);
  942. D32(EMAC_PTP_TXSNAPLO);
  943. # endif
  944. #endif
  945. #if defined(EPPI0_STATUS) || defined(EPPI1_STATUS) || defined(EPPI2_STATUS)
  946. parent = debugfs_create_dir("eppi", top);
  947. # ifdef EPPI0_STATUS
  948. EPPI(0);
  949. # endif
  950. # ifdef EPPI1_STATUS
  951. EPPI(1);
  952. # endif
  953. # ifdef EPPI2_STATUS
  954. EPPI(2);
  955. # endif
  956. #endif
  957. parent = debugfs_create_dir("gptimer", top);
  958. #ifdef TIMER_DISABLE
  959. D16(TIMER_DISABLE);
  960. D16(TIMER_ENABLE);
  961. D32(TIMER_STATUS);
  962. #endif
  963. #ifdef TIMER_DISABLE0
  964. D16(TIMER_DISABLE0);
  965. D16(TIMER_ENABLE0);
  966. D32(TIMER_STATUS0);
  967. #endif
  968. #ifdef TIMER_DISABLE1
  969. D16(TIMER_DISABLE1);
  970. D16(TIMER_ENABLE1);
  971. D32(TIMER_STATUS1);
  972. #endif
  973. /* XXX: Should convert BF561 MMR names */
  974. #ifdef TMRS4_DISABLE
  975. D16(TMRS4_DISABLE);
  976. D16(TMRS4_ENABLE);
  977. D32(TMRS4_STATUS);
  978. D16(TMRS8_DISABLE);
  979. D16(TMRS8_ENABLE);
  980. D32(TMRS8_STATUS);
  981. #endif
  982. GPTIMER(0);
  983. GPTIMER(1);
  984. GPTIMER(2);
  985. #ifdef TIMER3_CONFIG
  986. GPTIMER(3);
  987. GPTIMER(4);
  988. GPTIMER(5);
  989. GPTIMER(6);
  990. GPTIMER(7);
  991. #endif
  992. #ifdef TIMER8_CONFIG
  993. GPTIMER(8);
  994. GPTIMER(9);
  995. GPTIMER(10);
  996. #endif
  997. #ifdef TIMER11_CONFIG
  998. GPTIMER(11);
  999. #endif
  1000. #ifdef HMDMA0_CONTROL
  1001. parent = debugfs_create_dir("hmdma", top);
  1002. HMDMA(0);
  1003. HMDMA(1);
  1004. #endif
  1005. #ifdef HOST_CONTROL
  1006. parent = debugfs_create_dir("hostdp", top);
  1007. D16(HOST_CONTROL);
  1008. D16(HOST_STATUS);
  1009. D16(HOST_TIMEOUT);
  1010. #endif
  1011. #ifdef IMDMA_S0_CONFIG
  1012. parent = debugfs_create_dir("imdma", top);
  1013. IMDMA(0);
  1014. IMDMA(1);
  1015. #endif
  1016. #ifdef KPAD_CTL
  1017. parent = debugfs_create_dir("keypad", top);
  1018. D16(KPAD_CTL);
  1019. D16(KPAD_PRESCALE);
  1020. D16(KPAD_MSEL);
  1021. D16(KPAD_ROWCOL);
  1022. D16(KPAD_STAT);
  1023. D16(KPAD_SOFTEVAL);
  1024. #endif
  1025. parent = debugfs_create_dir("mdma", top);
  1026. MDMA(0);
  1027. MDMA(1);
  1028. #ifdef MDMA_D2_CONFIG
  1029. MDMA(2);
  1030. MDMA(3);
  1031. #endif
  1032. #ifdef MXVR_CONFIG
  1033. parent = debugfs_create_dir("mxvr", top);
  1034. D16(MXVR_CONFIG);
  1035. # ifdef MXVR_PLL_CTL_0
  1036. D32(MXVR_PLL_CTL_0);
  1037. # endif
  1038. D32(MXVR_STATE_0);
  1039. D32(MXVR_STATE_1);
  1040. D32(MXVR_INT_STAT_0);
  1041. D32(MXVR_INT_STAT_1);
  1042. D32(MXVR_INT_EN_0);
  1043. D32(MXVR_INT_EN_1);
  1044. D16(MXVR_POSITION);
  1045. D16(MXVR_MAX_POSITION);
  1046. D16(MXVR_DELAY);
  1047. D16(MXVR_MAX_DELAY);
  1048. D32(MXVR_LADDR);
  1049. D16(MXVR_GADDR);
  1050. D32(MXVR_AADDR);
  1051. D32(MXVR_ALLOC_0);
  1052. D32(MXVR_ALLOC_1);
  1053. D32(MXVR_ALLOC_2);
  1054. D32(MXVR_ALLOC_3);
  1055. D32(MXVR_ALLOC_4);
  1056. D32(MXVR_ALLOC_5);
  1057. D32(MXVR_ALLOC_6);
  1058. D32(MXVR_ALLOC_7);
  1059. D32(MXVR_ALLOC_8);
  1060. D32(MXVR_ALLOC_9);
  1061. D32(MXVR_ALLOC_10);
  1062. D32(MXVR_ALLOC_11);
  1063. D32(MXVR_ALLOC_12);
  1064. D32(MXVR_ALLOC_13);
  1065. D32(MXVR_ALLOC_14);
  1066. D32(MXVR_SYNC_LCHAN_0);
  1067. D32(MXVR_SYNC_LCHAN_1);
  1068. D32(MXVR_SYNC_LCHAN_2);
  1069. D32(MXVR_SYNC_LCHAN_3);
  1070. D32(MXVR_SYNC_LCHAN_4);
  1071. D32(MXVR_SYNC_LCHAN_5);
  1072. D32(MXVR_SYNC_LCHAN_6);
  1073. D32(MXVR_SYNC_LCHAN_7);
  1074. D32(MXVR_DMA0_CONFIG);
  1075. D32(MXVR_DMA0_START_ADDR);
  1076. D16(MXVR_DMA0_COUNT);
  1077. D32(MXVR_DMA0_CURR_ADDR);
  1078. D16(MXVR_DMA0_CURR_COUNT);
  1079. D32(MXVR_DMA1_CONFIG);
  1080. D32(MXVR_DMA1_START_ADDR);
  1081. D16(MXVR_DMA1_COUNT);
  1082. D32(MXVR_DMA1_CURR_ADDR);
  1083. D16(MXVR_DMA1_CURR_COUNT);
  1084. D32(MXVR_DMA2_CONFIG);
  1085. D32(MXVR_DMA2_START_ADDR);
  1086. D16(MXVR_DMA2_COUNT);
  1087. D32(MXVR_DMA2_CURR_ADDR);
  1088. D16(MXVR_DMA2_CURR_COUNT);
  1089. D32(MXVR_DMA3_CONFIG);
  1090. D32(MXVR_DMA3_START_ADDR);
  1091. D16(MXVR_DMA3_COUNT);
  1092. D32(MXVR_DMA3_CURR_ADDR);
  1093. D16(MXVR_DMA3_CURR_COUNT);
  1094. D32(MXVR_DMA4_CONFIG);
  1095. D32(MXVR_DMA4_START_ADDR);
  1096. D16(MXVR_DMA4_COUNT);
  1097. D32(MXVR_DMA4_CURR_ADDR);
  1098. D16(MXVR_DMA4_CURR_COUNT);
  1099. D32(MXVR_DMA5_CONFIG);
  1100. D32(MXVR_DMA5_START_ADDR);
  1101. D16(MXVR_DMA5_COUNT);
  1102. D32(MXVR_DMA5_CURR_ADDR);
  1103. D16(MXVR_DMA5_CURR_COUNT);
  1104. D32(MXVR_DMA6_CONFIG);
  1105. D32(MXVR_DMA6_START_ADDR);
  1106. D16(MXVR_DMA6_COUNT);
  1107. D32(MXVR_DMA6_CURR_ADDR);
  1108. D16(MXVR_DMA6_CURR_COUNT);
  1109. D32(MXVR_DMA7_CONFIG);
  1110. D32(MXVR_DMA7_START_ADDR);
  1111. D16(MXVR_DMA7_COUNT);
  1112. D32(MXVR_DMA7_CURR_ADDR);
  1113. D16(MXVR_DMA7_CURR_COUNT);
  1114. D16(MXVR_AP_CTL);
  1115. D32(MXVR_APRB_START_ADDR);
  1116. D32(MXVR_APRB_CURR_ADDR);
  1117. D32(MXVR_APTB_START_ADDR);
  1118. D32(MXVR_APTB_CURR_ADDR);
  1119. D32(MXVR_CM_CTL);
  1120. D32(MXVR_CMRB_START_ADDR);
  1121. D32(MXVR_CMRB_CURR_ADDR);
  1122. D32(MXVR_CMTB_START_ADDR);
  1123. D32(MXVR_CMTB_CURR_ADDR);
  1124. D32(MXVR_RRDB_START_ADDR);
  1125. D32(MXVR_RRDB_CURR_ADDR);
  1126. D32(MXVR_PAT_DATA_0);
  1127. D32(MXVR_PAT_EN_0);
  1128. D32(MXVR_PAT_DATA_1);
  1129. D32(MXVR_PAT_EN_1);
  1130. D16(MXVR_FRAME_CNT_0);
  1131. D16(MXVR_FRAME_CNT_1);
  1132. D32(MXVR_ROUTING_0);
  1133. D32(MXVR_ROUTING_1);
  1134. D32(MXVR_ROUTING_2);
  1135. D32(MXVR_ROUTING_3);
  1136. D32(MXVR_ROUTING_4);
  1137. D32(MXVR_ROUTING_5);
  1138. D32(MXVR_ROUTING_6);
  1139. D32(MXVR_ROUTING_7);
  1140. D32(MXVR_ROUTING_8);
  1141. D32(MXVR_ROUTING_9);
  1142. D32(MXVR_ROUTING_10);
  1143. D32(MXVR_ROUTING_11);
  1144. D32(MXVR_ROUTING_12);
  1145. D32(MXVR_ROUTING_13);
  1146. D32(MXVR_ROUTING_14);
  1147. # ifdef MXVR_PLL_CTL_1
  1148. D32(MXVR_PLL_CTL_1);
  1149. # endif
  1150. D16(MXVR_BLOCK_CNT);
  1151. # ifdef MXVR_CLK_CTL
  1152. D32(MXVR_CLK_CTL);
  1153. # endif
  1154. # ifdef MXVR_CDRPLL_CTL
  1155. D32(MXVR_CDRPLL_CTL);
  1156. # endif
  1157. # ifdef MXVR_FMPLL_CTL
  1158. D32(MXVR_FMPLL_CTL);
  1159. # endif
  1160. # ifdef MXVR_PIN_CTL
  1161. D16(MXVR_PIN_CTL);
  1162. # endif
  1163. # ifdef MXVR_SCLK_CNT
  1164. D16(MXVR_SCLK_CNT);
  1165. # endif
  1166. #endif
  1167. #ifdef NFC_ADDR
  1168. parent = debugfs_create_dir("nfc", top);
  1169. D_WO(NFC_ADDR, 16);
  1170. D_WO(NFC_CMD, 16);
  1171. D_RO(NFC_COUNT, 16);
  1172. D16(NFC_CTL);
  1173. D_WO(NFC_DATA_RD, 16);
  1174. D_WO(NFC_DATA_WR, 16);
  1175. D_RO(NFC_ECC0, 16);
  1176. D_RO(NFC_ECC1, 16);
  1177. D_RO(NFC_ECC2, 16);
  1178. D_RO(NFC_ECC3, 16);
  1179. D16(NFC_IRQMASK);
  1180. D16(NFC_IRQSTAT);
  1181. D_WO(NFC_PGCTL, 16);
  1182. D_RO(NFC_READ, 16);
  1183. D16(NFC_RST);
  1184. D_RO(NFC_STAT, 16);
  1185. #endif
  1186. #ifdef OTP_CONTROL
  1187. parent = debugfs_create_dir("otp", top);
  1188. D16(OTP_CONTROL);
  1189. D16(OTP_BEN);
  1190. D16(OTP_STATUS);
  1191. D32(OTP_TIMING);
  1192. D32(OTP_DATA0);
  1193. D32(OTP_DATA1);
  1194. D32(OTP_DATA2);
  1195. D32(OTP_DATA3);
  1196. #endif
  1197. #ifdef PIXC_CTL
  1198. parent = debugfs_create_dir("pixc", top);
  1199. D16(PIXC_CTL);
  1200. D16(PIXC_PPL);
  1201. D16(PIXC_LPF);
  1202. D16(PIXC_AHSTART);
  1203. D16(PIXC_AHEND);
  1204. D16(PIXC_AVSTART);
  1205. D16(PIXC_AVEND);
  1206. D16(PIXC_ATRANSP);
  1207. D16(PIXC_BHSTART);
  1208. D16(PIXC_BHEND);
  1209. D16(PIXC_BVSTART);
  1210. D16(PIXC_BVEND);
  1211. D16(PIXC_BTRANSP);
  1212. D16(PIXC_INTRSTAT);
  1213. D32(PIXC_RYCON);
  1214. D32(PIXC_GUCON);
  1215. D32(PIXC_BVCON);
  1216. D32(PIXC_CCBIAS);
  1217. D32(PIXC_TC);
  1218. #endif
  1219. parent = debugfs_create_dir("pll", top);
  1220. D16(PLL_CTL);
  1221. D16(PLL_DIV);
  1222. D16(PLL_LOCKCNT);
  1223. D16(PLL_STAT);
  1224. D16(VR_CTL);
  1225. D32(CHIPID); /* it's part of this hardware block */
  1226. #if defined(PPI_STATUS) || defined(PPI0_STATUS) || defined(PPI1_STATUS)
  1227. parent = debugfs_create_dir("ppi", top);
  1228. # ifdef PPI_STATUS
  1229. bfin_debug_mmrs_ppi(parent, PPI_STATUS, -1);
  1230. # endif
  1231. # ifdef PPI0_STATUS
  1232. PPI(0);
  1233. # endif
  1234. # ifdef PPI1_STATUS
  1235. PPI(1);
  1236. # endif
  1237. #endif
  1238. #ifdef PWM_CTRL
  1239. parent = debugfs_create_dir("pwm", top);
  1240. D16(PWM_CTRL);
  1241. D16(PWM_STAT);
  1242. D16(PWM_TM);
  1243. D16(PWM_DT);
  1244. D16(PWM_GATE);
  1245. D16(PWM_CHA);
  1246. D16(PWM_CHB);
  1247. D16(PWM_CHC);
  1248. D16(PWM_SEG);
  1249. D16(PWM_SYNCWT);
  1250. D16(PWM_CHAL);
  1251. D16(PWM_CHBL);
  1252. D16(PWM_CHCL);
  1253. D16(PWM_LSI);
  1254. D16(PWM_STAT2);
  1255. #endif
  1256. #ifdef RSI_CONFIG
  1257. parent = debugfs_create_dir("rsi", top);
  1258. D32(RSI_ARGUMENT);
  1259. D16(RSI_CEATA_CONTROL);
  1260. D16(RSI_CLK_CONTROL);
  1261. D16(RSI_COMMAND);
  1262. D16(RSI_CONFIG);
  1263. D16(RSI_DATA_CNT);
  1264. D16(RSI_DATA_CONTROL);
  1265. D16(RSI_DATA_LGTH);
  1266. D32(RSI_DATA_TIMER);
  1267. D16(RSI_EMASK);
  1268. D16(RSI_ESTAT);
  1269. D32(RSI_FIFO);
  1270. D16(RSI_FIFO_CNT);
  1271. D32(RSI_MASK0);
  1272. D32(RSI_MASK1);
  1273. D16(RSI_PID0);
  1274. D16(RSI_PID1);
  1275. D16(RSI_PID2);
  1276. D16(RSI_PID3);
  1277. D16(RSI_PWR_CONTROL);
  1278. D16(RSI_RD_WAIT_EN);
  1279. D32(RSI_RESPONSE0);
  1280. D32(RSI_RESPONSE1);
  1281. D32(RSI_RESPONSE2);
  1282. D32(RSI_RESPONSE3);
  1283. D16(RSI_RESP_CMD);
  1284. D32(RSI_STATUS);
  1285. D_WO(RSI_STATUSCL, 16);
  1286. #endif
  1287. #ifdef RTC_ALARM
  1288. parent = debugfs_create_dir("rtc", top);
  1289. D32(RTC_ALARM);
  1290. D16(RTC_ICTL);
  1291. D16(RTC_ISTAT);
  1292. D16(RTC_PREN);
  1293. D32(RTC_STAT);
  1294. D16(RTC_SWCNT);
  1295. #endif
  1296. #ifdef SDH_CFG
  1297. parent = debugfs_create_dir("sdh", top);
  1298. D32(SDH_ARGUMENT);
  1299. D16(SDH_CFG);
  1300. D16(SDH_CLK_CTL);
  1301. D16(SDH_COMMAND);
  1302. D_RO(SDH_DATA_CNT, 16);
  1303. D16(SDH_DATA_CTL);
  1304. D16(SDH_DATA_LGTH);
  1305. D32(SDH_DATA_TIMER);
  1306. D16(SDH_E_MASK);
  1307. D16(SDH_E_STATUS);
  1308. D32(SDH_FIFO);
  1309. D_RO(SDH_FIFO_CNT, 16);
  1310. D32(SDH_MASK0);
  1311. D32(SDH_MASK1);
  1312. D_RO(SDH_PID0, 16);
  1313. D_RO(SDH_PID1, 16);
  1314. D_RO(SDH_PID2, 16);
  1315. D_RO(SDH_PID3, 16);
  1316. D_RO(SDH_PID4, 16);
  1317. D_RO(SDH_PID5, 16);
  1318. D_RO(SDH_PID6, 16);
  1319. D_RO(SDH_PID7, 16);
  1320. D16(SDH_PWR_CTL);
  1321. D16(SDH_RD_WAIT_EN);
  1322. D_RO(SDH_RESPONSE0, 32);
  1323. D_RO(SDH_RESPONSE1, 32);
  1324. D_RO(SDH_RESPONSE2, 32);
  1325. D_RO(SDH_RESPONSE3, 32);
  1326. D_RO(SDH_RESP_CMD, 16);
  1327. D_RO(SDH_STATUS, 32);
  1328. D_WO(SDH_STATUS_CLR, 16);
  1329. #endif
  1330. #ifdef SECURE_CONTROL
  1331. parent = debugfs_create_dir("security", top);
  1332. D16(SECURE_CONTROL);
  1333. D16(SECURE_STATUS);
  1334. D32(SECURE_SYSSWT);
  1335. #endif
  1336. parent = debugfs_create_dir("sic", top);
  1337. D16(SWRST);
  1338. D16(SYSCR);
  1339. D16(SIC_RVECT);
  1340. D32(SIC_IAR0);
  1341. D32(SIC_IAR1);
  1342. D32(SIC_IAR2);
  1343. #ifdef SIC_IAR3
  1344. D32(SIC_IAR3);
  1345. #endif
  1346. #ifdef SIC_IAR4
  1347. D32(SIC_IAR4);
  1348. D32(SIC_IAR5);
  1349. D32(SIC_IAR6);
  1350. #endif
  1351. #ifdef SIC_IAR7
  1352. D32(SIC_IAR7);
  1353. #endif
  1354. #ifdef SIC_IAR8
  1355. D32(SIC_IAR8);
  1356. D32(SIC_IAR9);
  1357. D32(SIC_IAR10);
  1358. D32(SIC_IAR11);
  1359. #endif
  1360. #ifdef SIC_IMASK
  1361. D32(SIC_IMASK);
  1362. D32(SIC_ISR);
  1363. D32(SIC_IWR);
  1364. #endif
  1365. #ifdef SIC_IMASK0
  1366. D32(SIC_IMASK0);
  1367. D32(SIC_IMASK1);
  1368. D32(SIC_ISR0);
  1369. D32(SIC_ISR1);
  1370. D32(SIC_IWR0);
  1371. D32(SIC_IWR1);
  1372. #endif
  1373. #ifdef SIC_IMASK2
  1374. D32(SIC_IMASK2);
  1375. D32(SIC_ISR2);
  1376. D32(SIC_IWR2);
  1377. #endif
  1378. #ifdef SICB_RVECT
  1379. D16(SICB_SWRST);
  1380. D16(SICB_SYSCR);
  1381. D16(SICB_RVECT);
  1382. D32(SICB_IAR0);
  1383. D32(SICB_IAR1);
  1384. D32(SICB_IAR2);
  1385. D32(SICB_IAR3);
  1386. D32(SICB_IAR4);
  1387. D32(SICB_IAR5);
  1388. D32(SICB_IAR6);
  1389. D32(SICB_IAR7);
  1390. D32(SICB_IMASK0);
  1391. D32(SICB_IMASK1);
  1392. D32(SICB_ISR0);
  1393. D32(SICB_ISR1);
  1394. D32(SICB_IWR0);
  1395. D32(SICB_IWR1);
  1396. #endif
  1397. parent = debugfs_create_dir("spi", top);
  1398. #ifdef SPI0_REGBASE
  1399. SPI(0);
  1400. #endif
  1401. #ifdef SPI1_REGBASE
  1402. SPI(1);
  1403. #endif
  1404. #ifdef SPI2_REGBASE
  1405. SPI(2);
  1406. #endif
  1407. parent = debugfs_create_dir("sport", top);
  1408. #ifdef SPORT0_STAT
  1409. SPORT(0);
  1410. #endif
  1411. #ifdef SPORT1_STAT
  1412. SPORT(1);
  1413. #endif
  1414. #ifdef SPORT2_STAT
  1415. SPORT(2);
  1416. #endif
  1417. #ifdef SPORT3_STAT
  1418. SPORT(3);
  1419. #endif
  1420. #if defined(TWI_CLKDIV) || defined(TWI0_CLKDIV) || defined(TWI1_CLKDIV)
  1421. parent = debugfs_create_dir("twi", top);
  1422. # ifdef TWI_CLKDIV
  1423. bfin_debug_mmrs_twi(parent, TWI_CLKDIV, -1);
  1424. # endif
  1425. # ifdef TWI0_CLKDIV
  1426. TWI(0);
  1427. # endif
  1428. # ifdef TWI1_CLKDIV
  1429. TWI(1);
  1430. # endif
  1431. #endif
  1432. parent = debugfs_create_dir("uart", top);
  1433. #ifdef BFIN_UART_DLL
  1434. bfin_debug_mmrs_uart(parent, BFIN_UART_DLL, -1);
  1435. #endif
  1436. #ifdef UART0_DLL
  1437. UART(0);
  1438. #endif
  1439. #ifdef UART1_DLL
  1440. UART(1);
  1441. #endif
  1442. #ifdef UART2_DLL
  1443. UART(2);
  1444. #endif
  1445. #ifdef UART3_DLL
  1446. UART(3);
  1447. #endif
  1448. #ifdef USB_FADDR
  1449. parent = debugfs_create_dir("usb", top);
  1450. D16(USB_FADDR);
  1451. D16(USB_POWER);
  1452. D16(USB_INTRTX);
  1453. D16(USB_INTRRX);
  1454. D16(USB_INTRTXE);
  1455. D16(USB_INTRRXE);
  1456. D16(USB_INTRUSB);
  1457. D16(USB_INTRUSBE);
  1458. D16(USB_FRAME);
  1459. D16(USB_INDEX);
  1460. D16(USB_TESTMODE);
  1461. D16(USB_GLOBINTR);
  1462. D16(USB_GLOBAL_CTL);
  1463. D16(USB_TX_MAX_PACKET);
  1464. D16(USB_CSR0);
  1465. D16(USB_TXCSR);
  1466. D16(USB_RX_MAX_PACKET);
  1467. D16(USB_RXCSR);
  1468. D16(USB_COUNT0);
  1469. D16(USB_RXCOUNT);
  1470. D16(USB_TXTYPE);
  1471. D16(USB_NAKLIMIT0);
  1472. D16(USB_TXINTERVAL);
  1473. D16(USB_RXTYPE);
  1474. D16(USB_RXINTERVAL);
  1475. D16(USB_TXCOUNT);
  1476. D16(USB_EP0_FIFO);
  1477. D16(USB_EP1_FIFO);
  1478. D16(USB_EP2_FIFO);
  1479. D16(USB_EP3_FIFO);
  1480. D16(USB_EP4_FIFO);
  1481. D16(USB_EP5_FIFO);
  1482. D16(USB_EP6_FIFO);
  1483. D16(USB_EP7_FIFO);
  1484. D16(USB_OTG_DEV_CTL);
  1485. D16(USB_OTG_VBUS_IRQ);
  1486. D16(USB_OTG_VBUS_MASK);
  1487. D16(USB_LINKINFO);
  1488. D16(USB_VPLEN);
  1489. D16(USB_HS_EOF1);
  1490. D16(USB_FS_EOF1);
  1491. D16(USB_LS_EOF1);
  1492. D16(USB_APHY_CNTRL);
  1493. D16(USB_APHY_CALIB);
  1494. D16(USB_APHY_CNTRL2);
  1495. D16(USB_PHY_TEST);
  1496. D16(USB_PLLOSC_CTRL);
  1497. D16(USB_SRP_CLKDIV);
  1498. D16(USB_EP_NI0_TXMAXP);
  1499. D16(USB_EP_NI0_TXCSR);
  1500. D16(USB_EP_NI0_RXMAXP);
  1501. D16(USB_EP_NI0_RXCSR);
  1502. D16(USB_EP_NI0_RXCOUNT);
  1503. D16(USB_EP_NI0_TXTYPE);
  1504. D16(USB_EP_NI0_TXINTERVAL);
  1505. D16(USB_EP_NI0_RXTYPE);
  1506. D16(USB_EP_NI0_RXINTERVAL);
  1507. D16(USB_EP_NI0_TXCOUNT);
  1508. D16(USB_EP_NI1_TXMAXP);
  1509. D16(USB_EP_NI1_TXCSR);
  1510. D16(USB_EP_NI1_RXMAXP);
  1511. D16(USB_EP_NI1_RXCSR);
  1512. D16(USB_EP_NI1_RXCOUNT);
  1513. D16(USB_EP_NI1_TXTYPE);
  1514. D16(USB_EP_NI1_TXINTERVAL);
  1515. D16(USB_EP_NI1_RXTYPE);
  1516. D16(USB_EP_NI1_RXINTERVAL);
  1517. D16(USB_EP_NI1_TXCOUNT);
  1518. D16(USB_EP_NI2_TXMAXP);
  1519. D16(USB_EP_NI2_TXCSR);
  1520. D16(USB_EP_NI2_RXMAXP);
  1521. D16(USB_EP_NI2_RXCSR);
  1522. D16(USB_EP_NI2_RXCOUNT);
  1523. D16(USB_EP_NI2_TXTYPE);
  1524. D16(USB_EP_NI2_TXINTERVAL);
  1525. D16(USB_EP_NI2_RXTYPE);
  1526. D16(USB_EP_NI2_RXINTERVAL);
  1527. D16(USB_EP_NI2_TXCOUNT);
  1528. D16(USB_EP_NI3_TXMAXP);
  1529. D16(USB_EP_NI3_TXCSR);
  1530. D16(USB_EP_NI3_RXMAXP);
  1531. D16(USB_EP_NI3_RXCSR);
  1532. D16(USB_EP_NI3_RXCOUNT);
  1533. D16(USB_EP_NI3_TXTYPE);
  1534. D16(USB_EP_NI3_TXINTERVAL);
  1535. D16(USB_EP_NI3_RXTYPE);
  1536. D16(USB_EP_NI3_RXINTERVAL);
  1537. D16(USB_EP_NI3_TXCOUNT);
  1538. D16(USB_EP_NI4_TXMAXP);
  1539. D16(USB_EP_NI4_TXCSR);
  1540. D16(USB_EP_NI4_RXMAXP);
  1541. D16(USB_EP_NI4_RXCSR);
  1542. D16(USB_EP_NI4_RXCOUNT);
  1543. D16(USB_EP_NI4_TXTYPE);
  1544. D16(USB_EP_NI4_TXINTERVAL);
  1545. D16(USB_EP_NI4_RXTYPE);
  1546. D16(USB_EP_NI4_RXINTERVAL);
  1547. D16(USB_EP_NI4_TXCOUNT);
  1548. D16(USB_EP_NI5_TXMAXP);
  1549. D16(USB_EP_NI5_TXCSR);
  1550. D16(USB_EP_NI5_RXMAXP);
  1551. D16(USB_EP_NI5_RXCSR);
  1552. D16(USB_EP_NI5_RXCOUNT);
  1553. D16(USB_EP_NI5_TXTYPE);
  1554. D16(USB_EP_NI5_TXINTERVAL);
  1555. D16(USB_EP_NI5_RXTYPE);
  1556. D16(USB_EP_NI5_RXINTERVAL);
  1557. D16(USB_EP_NI5_TXCOUNT);
  1558. D16(USB_EP_NI6_TXMAXP);
  1559. D16(USB_EP_NI6_TXCSR);
  1560. D16(USB_EP_NI6_RXMAXP);
  1561. D16(USB_EP_NI6_RXCSR);
  1562. D16(USB_EP_NI6_RXCOUNT);
  1563. D16(USB_EP_NI6_TXTYPE);
  1564. D16(USB_EP_NI6_TXINTERVAL);
  1565. D16(USB_EP_NI6_RXTYPE);
  1566. D16(USB_EP_NI6_RXINTERVAL);
  1567. D16(USB_EP_NI6_TXCOUNT);
  1568. D16(USB_EP_NI7_TXMAXP);
  1569. D16(USB_EP_NI7_TXCSR);
  1570. D16(USB_EP_NI7_RXMAXP);
  1571. D16(USB_EP_NI7_RXCSR);
  1572. D16(USB_EP_NI7_RXCOUNT);
  1573. D16(USB_EP_NI7_TXTYPE);
  1574. D16(USB_EP_NI7_TXINTERVAL);
  1575. D16(USB_EP_NI7_RXTYPE);
  1576. D16(USB_EP_NI7_RXINTERVAL);
  1577. D16(USB_EP_NI7_TXCOUNT);
  1578. D16(USB_DMA_INTERRUPT);
  1579. D16(USB_DMA0CONTROL);
  1580. D16(USB_DMA0ADDRLOW);
  1581. D16(USB_DMA0ADDRHIGH);
  1582. D16(USB_DMA0COUNTLOW);
  1583. D16(USB_DMA0COUNTHIGH);
  1584. D16(USB_DMA1CONTROL);
  1585. D16(USB_DMA1ADDRLOW);
  1586. D16(USB_DMA1ADDRHIGH);
  1587. D16(USB_DMA1COUNTLOW);
  1588. D16(USB_DMA1COUNTHIGH);
  1589. D16(USB_DMA2CONTROL);
  1590. D16(USB_DMA2ADDRLOW);
  1591. D16(USB_DMA2ADDRHIGH);
  1592. D16(USB_DMA2COUNTLOW);
  1593. D16(USB_DMA2COUNTHIGH);
  1594. D16(USB_DMA3CONTROL);
  1595. D16(USB_DMA3ADDRLOW);
  1596. D16(USB_DMA3ADDRHIGH);
  1597. D16(USB_DMA3COUNTLOW);
  1598. D16(USB_DMA3COUNTHIGH);
  1599. D16(USB_DMA4CONTROL);
  1600. D16(USB_DMA4ADDRLOW);
  1601. D16(USB_DMA4ADDRHIGH);
  1602. D16(USB_DMA4COUNTLOW);
  1603. D16(USB_DMA4COUNTHIGH);
  1604. D16(USB_DMA5CONTROL);
  1605. D16(USB_DMA5ADDRLOW);
  1606. D16(USB_DMA5ADDRHIGH);
  1607. D16(USB_DMA5COUNTLOW);
  1608. D16(USB_DMA5COUNTHIGH);
  1609. D16(USB_DMA6CONTROL);
  1610. D16(USB_DMA6ADDRLOW);
  1611. D16(USB_DMA6ADDRHIGH);
  1612. D16(USB_DMA6COUNTLOW);
  1613. D16(USB_DMA6COUNTHIGH);
  1614. D16(USB_DMA7CONTROL);
  1615. D16(USB_DMA7ADDRLOW);
  1616. D16(USB_DMA7ADDRHIGH);
  1617. D16(USB_DMA7COUNTLOW);
  1618. D16(USB_DMA7COUNTHIGH);
  1619. #endif
  1620. #ifdef WDOG_CNT
  1621. parent = debugfs_create_dir("watchdog", top);
  1622. D32(WDOG_CNT);
  1623. D16(WDOG_CTL);
  1624. D32(WDOG_STAT);
  1625. #endif
  1626. #ifdef WDOGA_CNT
  1627. parent = debugfs_create_dir("watchdog", top);
  1628. D32(WDOGA_CNT);
  1629. D16(WDOGA_CTL);
  1630. D32(WDOGA_STAT);
  1631. D32(WDOGB_CNT);
  1632. D16(WDOGB_CTL);
  1633. D32(WDOGB_STAT);
  1634. #endif
  1635. /* BF533 glue */
  1636. #ifdef FIO_FLAG_D
  1637. #define PORTFIO FIO_FLAG_D
  1638. #endif
  1639. /* BF561 glue */
  1640. #ifdef FIO0_FLAG_D
  1641. #define PORTFIO FIO0_FLAG_D
  1642. #endif
  1643. #ifdef FIO1_FLAG_D
  1644. #define PORTGIO FIO1_FLAG_D
  1645. #endif
  1646. #ifdef FIO2_FLAG_D
  1647. #define PORTHIO FIO2_FLAG_D
  1648. #endif
  1649. parent = debugfs_create_dir("port", top);
  1650. #ifdef PORTFIO
  1651. PORT(PORTFIO, 'F');
  1652. #endif
  1653. #ifdef PORTGIO
  1654. PORT(PORTGIO, 'G');
  1655. #endif
  1656. #ifdef PORTHIO
  1657. PORT(PORTHIO, 'H');
  1658. #endif
  1659. #ifdef __ADSPBF51x__
  1660. D16(PORTF_FER);
  1661. D16(PORTF_DRIVE);
  1662. D16(PORTF_HYSTERESIS);
  1663. D16(PORTF_MUX);
  1664. D16(PORTG_FER);
  1665. D16(PORTG_DRIVE);
  1666. D16(PORTG_HYSTERESIS);
  1667. D16(PORTG_MUX);
  1668. D16(PORTH_FER);
  1669. D16(PORTH_DRIVE);
  1670. D16(PORTH_HYSTERESIS);
  1671. D16(PORTH_MUX);
  1672. D16(MISCPORT_DRIVE);
  1673. D16(MISCPORT_HYSTERESIS);
  1674. #endif /* BF51x */
  1675. #ifdef __ADSPBF52x__
  1676. D16(PORTF_FER);
  1677. D16(PORTF_DRIVE);
  1678. D16(PORTF_HYSTERESIS);
  1679. D16(PORTF_MUX);
  1680. D16(PORTF_SLEW);
  1681. D16(PORTG_FER);
  1682. D16(PORTG_DRIVE);
  1683. D16(PORTG_HYSTERESIS);
  1684. D16(PORTG_MUX);
  1685. D16(PORTG_SLEW);
  1686. D16(PORTH_FER);
  1687. D16(PORTH_DRIVE);
  1688. D16(PORTH_HYSTERESIS);
  1689. D16(PORTH_MUX);
  1690. D16(PORTH_SLEW);
  1691. D16(MISCPORT_DRIVE);
  1692. D16(MISCPORT_HYSTERESIS);
  1693. D16(MISCPORT_SLEW);
  1694. #endif /* BF52x */
  1695. #ifdef BF537_FAMILY
  1696. D16(PORTF_FER);
  1697. D16(PORTG_FER);
  1698. D16(PORTH_FER);
  1699. D16(PORT_MUX);
  1700. #endif /* BF534 BF536 BF537 */
  1701. #ifdef BF538_FAMILY
  1702. D16(PORTCIO_FER);
  1703. D16(PORTCIO);
  1704. D16(PORTCIO_CLEAR);
  1705. D16(PORTCIO_SET);
  1706. D16(PORTCIO_TOGGLE);
  1707. D16(PORTCIO_DIR);
  1708. D16(PORTCIO_INEN);
  1709. D16(PORTDIO);
  1710. D16(PORTDIO_CLEAR);
  1711. D16(PORTDIO_DIR);
  1712. D16(PORTDIO_FER);
  1713. D16(PORTDIO_INEN);
  1714. D16(PORTDIO_SET);
  1715. D16(PORTDIO_TOGGLE);
  1716. D16(PORTEIO);
  1717. D16(PORTEIO_CLEAR);
  1718. D16(PORTEIO_DIR);
  1719. D16(PORTEIO_FER);
  1720. D16(PORTEIO_INEN);
  1721. D16(PORTEIO_SET);
  1722. D16(PORTEIO_TOGGLE);
  1723. #endif /* BF538 BF539 */
  1724. #ifdef __ADSPBF54x__
  1725. {
  1726. int num;
  1727. unsigned long base;
  1728. char *_buf, buf[32];
  1729. base = PORTA_FER;
  1730. for (num = 0; num < 10; ++num) {
  1731. PORT(base, num);
  1732. base += sizeof(struct bfin_gpio_regs);
  1733. }
  1734. #define __PINT(uname, lname) __REGS(pint, #uname, lname)
  1735. parent = debugfs_create_dir("pint", top);
  1736. base = PINT0_MASK_SET;
  1737. for (num = 0; num < 4; ++num) {
  1738. _buf = REGS_STR_PFX(buf, PINT, num);
  1739. __PINT(MASK_SET, mask_set);
  1740. __PINT(MASK_CLEAR, mask_clear);
  1741. __PINT(IRQ, irq);
  1742. __PINT(ASSIGN, assign);
  1743. __PINT(EDGE_SET, edge_set);
  1744. __PINT(EDGE_CLEAR, edge_clear);
  1745. __PINT(INVERT_SET, invert_set);
  1746. __PINT(INVERT_CLEAR, invert_clear);
  1747. __PINT(PINSTATE, pinstate);
  1748. __PINT(LATCH, latch);
  1749. base += sizeof(struct bfin_pint_regs);
  1750. }
  1751. }
  1752. #endif /* BF54x */
  1753. debug_mmrs_dentry = top;
  1754. return 0;
  1755. }
  1756. module_init(bfin_debug_mmrs_init);
  1757. static void __exit bfin_debug_mmrs_exit(void)
  1758. {
  1759. debugfs_remove_recursive(debug_mmrs_dentry);
  1760. }
  1761. module_exit(bfin_debug_mmrs_exit);
  1762. MODULE_LICENSE("GPL");