bnx2x_ethtool.c 65 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405
  1. /* bnx2x_ethtool.c: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2011 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Maintained by: Eilon Greenstein <eilong@broadcom.com>
  10. * Written by: Eliezer Tamir
  11. * Based on code from Michael Chan's bnx2 driver
  12. * UDP CSUM errata workaround by Arik Gendelman
  13. * Slowpath and fastpath rework by Vladislav Zolotarov
  14. * Statistics and Link management by Yitchak Gertner
  15. *
  16. */
  17. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  18. #include <linux/ethtool.h>
  19. #include <linux/netdevice.h>
  20. #include <linux/types.h>
  21. #include <linux/sched.h>
  22. #include <linux/crc32.h>
  23. #include "bnx2x.h"
  24. #include "bnx2x_cmn.h"
  25. #include "bnx2x_dump.h"
  26. #include "bnx2x_init.h"
  27. #include "bnx2x_sp.h"
  28. /* Note: in the format strings below %s is replaced by the queue-name which is
  29. * either its index or 'fcoe' for the fcoe queue. Make sure the format string
  30. * length does not exceed ETH_GSTRING_LEN - MAX_QUEUE_NAME_LEN + 2
  31. */
  32. #define MAX_QUEUE_NAME_LEN 4
  33. static const struct {
  34. long offset;
  35. int size;
  36. char string[ETH_GSTRING_LEN];
  37. } bnx2x_q_stats_arr[] = {
  38. /* 1 */ { Q_STATS_OFFSET32(total_bytes_received_hi), 8, "[%s]: rx_bytes" },
  39. { Q_STATS_OFFSET32(total_unicast_packets_received_hi),
  40. 8, "[%s]: rx_ucast_packets" },
  41. { Q_STATS_OFFSET32(total_multicast_packets_received_hi),
  42. 8, "[%s]: rx_mcast_packets" },
  43. { Q_STATS_OFFSET32(total_broadcast_packets_received_hi),
  44. 8, "[%s]: rx_bcast_packets" },
  45. { Q_STATS_OFFSET32(no_buff_discard_hi), 8, "[%s]: rx_discards" },
  46. { Q_STATS_OFFSET32(rx_err_discard_pkt),
  47. 4, "[%s]: rx_phy_ip_err_discards"},
  48. { Q_STATS_OFFSET32(rx_skb_alloc_failed),
  49. 4, "[%s]: rx_skb_alloc_discard" },
  50. { Q_STATS_OFFSET32(hw_csum_err), 4, "[%s]: rx_csum_offload_errors" },
  51. { Q_STATS_OFFSET32(total_bytes_transmitted_hi), 8, "[%s]: tx_bytes" },
  52. /* 10 */{ Q_STATS_OFFSET32(total_unicast_packets_transmitted_hi),
  53. 8, "[%s]: tx_ucast_packets" },
  54. { Q_STATS_OFFSET32(total_multicast_packets_transmitted_hi),
  55. 8, "[%s]: tx_mcast_packets" },
  56. { Q_STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
  57. 8, "[%s]: tx_bcast_packets" },
  58. { Q_STATS_OFFSET32(total_tpa_aggregations_hi),
  59. 8, "[%s]: tpa_aggregations" },
  60. { Q_STATS_OFFSET32(total_tpa_aggregated_frames_hi),
  61. 8, "[%s]: tpa_aggregated_frames"},
  62. { Q_STATS_OFFSET32(total_tpa_bytes_hi), 8, "[%s]: tpa_bytes"}
  63. };
  64. #define BNX2X_NUM_Q_STATS ARRAY_SIZE(bnx2x_q_stats_arr)
  65. static const struct {
  66. long offset;
  67. int size;
  68. u32 flags;
  69. #define STATS_FLAGS_PORT 1
  70. #define STATS_FLAGS_FUNC 2
  71. #define STATS_FLAGS_BOTH (STATS_FLAGS_FUNC | STATS_FLAGS_PORT)
  72. char string[ETH_GSTRING_LEN];
  73. } bnx2x_stats_arr[] = {
  74. /* 1 */ { STATS_OFFSET32(total_bytes_received_hi),
  75. 8, STATS_FLAGS_BOTH, "rx_bytes" },
  76. { STATS_OFFSET32(error_bytes_received_hi),
  77. 8, STATS_FLAGS_BOTH, "rx_error_bytes" },
  78. { STATS_OFFSET32(total_unicast_packets_received_hi),
  79. 8, STATS_FLAGS_BOTH, "rx_ucast_packets" },
  80. { STATS_OFFSET32(total_multicast_packets_received_hi),
  81. 8, STATS_FLAGS_BOTH, "rx_mcast_packets" },
  82. { STATS_OFFSET32(total_broadcast_packets_received_hi),
  83. 8, STATS_FLAGS_BOTH, "rx_bcast_packets" },
  84. { STATS_OFFSET32(rx_stat_dot3statsfcserrors_hi),
  85. 8, STATS_FLAGS_PORT, "rx_crc_errors" },
  86. { STATS_OFFSET32(rx_stat_dot3statsalignmenterrors_hi),
  87. 8, STATS_FLAGS_PORT, "rx_align_errors" },
  88. { STATS_OFFSET32(rx_stat_etherstatsundersizepkts_hi),
  89. 8, STATS_FLAGS_PORT, "rx_undersize_packets" },
  90. { STATS_OFFSET32(etherstatsoverrsizepkts_hi),
  91. 8, STATS_FLAGS_PORT, "rx_oversize_packets" },
  92. /* 10 */{ STATS_OFFSET32(rx_stat_etherstatsfragments_hi),
  93. 8, STATS_FLAGS_PORT, "rx_fragments" },
  94. { STATS_OFFSET32(rx_stat_etherstatsjabbers_hi),
  95. 8, STATS_FLAGS_PORT, "rx_jabbers" },
  96. { STATS_OFFSET32(no_buff_discard_hi),
  97. 8, STATS_FLAGS_BOTH, "rx_discards" },
  98. { STATS_OFFSET32(mac_filter_discard),
  99. 4, STATS_FLAGS_PORT, "rx_filtered_packets" },
  100. { STATS_OFFSET32(mf_tag_discard),
  101. 4, STATS_FLAGS_PORT, "rx_mf_tag_discard" },
  102. { STATS_OFFSET32(pfc_frames_received_hi),
  103. 8, STATS_FLAGS_PORT, "pfc_frames_received" },
  104. { STATS_OFFSET32(pfc_frames_sent_hi),
  105. 8, STATS_FLAGS_PORT, "pfc_frames_sent" },
  106. { STATS_OFFSET32(brb_drop_hi),
  107. 8, STATS_FLAGS_PORT, "rx_brb_discard" },
  108. { STATS_OFFSET32(brb_truncate_hi),
  109. 8, STATS_FLAGS_PORT, "rx_brb_truncate" },
  110. { STATS_OFFSET32(pause_frames_received_hi),
  111. 8, STATS_FLAGS_PORT, "rx_pause_frames" },
  112. { STATS_OFFSET32(rx_stat_maccontrolframesreceived_hi),
  113. 8, STATS_FLAGS_PORT, "rx_mac_ctrl_frames" },
  114. { STATS_OFFSET32(nig_timer_max),
  115. 4, STATS_FLAGS_PORT, "rx_constant_pause_events" },
  116. /* 20 */{ STATS_OFFSET32(rx_err_discard_pkt),
  117. 4, STATS_FLAGS_BOTH, "rx_phy_ip_err_discards"},
  118. { STATS_OFFSET32(rx_skb_alloc_failed),
  119. 4, STATS_FLAGS_BOTH, "rx_skb_alloc_discard" },
  120. { STATS_OFFSET32(hw_csum_err),
  121. 4, STATS_FLAGS_BOTH, "rx_csum_offload_errors" },
  122. { STATS_OFFSET32(total_bytes_transmitted_hi),
  123. 8, STATS_FLAGS_BOTH, "tx_bytes" },
  124. { STATS_OFFSET32(tx_stat_ifhcoutbadoctets_hi),
  125. 8, STATS_FLAGS_PORT, "tx_error_bytes" },
  126. { STATS_OFFSET32(total_unicast_packets_transmitted_hi),
  127. 8, STATS_FLAGS_BOTH, "tx_ucast_packets" },
  128. { STATS_OFFSET32(total_multicast_packets_transmitted_hi),
  129. 8, STATS_FLAGS_BOTH, "tx_mcast_packets" },
  130. { STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
  131. 8, STATS_FLAGS_BOTH, "tx_bcast_packets" },
  132. { STATS_OFFSET32(tx_stat_dot3statsinternalmactransmiterrors_hi),
  133. 8, STATS_FLAGS_PORT, "tx_mac_errors" },
  134. { STATS_OFFSET32(rx_stat_dot3statscarriersenseerrors_hi),
  135. 8, STATS_FLAGS_PORT, "tx_carrier_errors" },
  136. /* 30 */{ STATS_OFFSET32(tx_stat_dot3statssinglecollisionframes_hi),
  137. 8, STATS_FLAGS_PORT, "tx_single_collisions" },
  138. { STATS_OFFSET32(tx_stat_dot3statsmultiplecollisionframes_hi),
  139. 8, STATS_FLAGS_PORT, "tx_multi_collisions" },
  140. { STATS_OFFSET32(tx_stat_dot3statsdeferredtransmissions_hi),
  141. 8, STATS_FLAGS_PORT, "tx_deferred" },
  142. { STATS_OFFSET32(tx_stat_dot3statsexcessivecollisions_hi),
  143. 8, STATS_FLAGS_PORT, "tx_excess_collisions" },
  144. { STATS_OFFSET32(tx_stat_dot3statslatecollisions_hi),
  145. 8, STATS_FLAGS_PORT, "tx_late_collisions" },
  146. { STATS_OFFSET32(tx_stat_etherstatscollisions_hi),
  147. 8, STATS_FLAGS_PORT, "tx_total_collisions" },
  148. { STATS_OFFSET32(tx_stat_etherstatspkts64octets_hi),
  149. 8, STATS_FLAGS_PORT, "tx_64_byte_packets" },
  150. { STATS_OFFSET32(tx_stat_etherstatspkts65octetsto127octets_hi),
  151. 8, STATS_FLAGS_PORT, "tx_65_to_127_byte_packets" },
  152. { STATS_OFFSET32(tx_stat_etherstatspkts128octetsto255octets_hi),
  153. 8, STATS_FLAGS_PORT, "tx_128_to_255_byte_packets" },
  154. { STATS_OFFSET32(tx_stat_etherstatspkts256octetsto511octets_hi),
  155. 8, STATS_FLAGS_PORT, "tx_256_to_511_byte_packets" },
  156. /* 40 */{ STATS_OFFSET32(tx_stat_etherstatspkts512octetsto1023octets_hi),
  157. 8, STATS_FLAGS_PORT, "tx_512_to_1023_byte_packets" },
  158. { STATS_OFFSET32(etherstatspkts1024octetsto1522octets_hi),
  159. 8, STATS_FLAGS_PORT, "tx_1024_to_1522_byte_packets" },
  160. { STATS_OFFSET32(etherstatspktsover1522octets_hi),
  161. 8, STATS_FLAGS_PORT, "tx_1523_to_9022_byte_packets" },
  162. { STATS_OFFSET32(pause_frames_sent_hi),
  163. 8, STATS_FLAGS_PORT, "tx_pause_frames" },
  164. { STATS_OFFSET32(total_tpa_aggregations_hi),
  165. 8, STATS_FLAGS_FUNC, "tpa_aggregations" },
  166. { STATS_OFFSET32(total_tpa_aggregated_frames_hi),
  167. 8, STATS_FLAGS_FUNC, "tpa_aggregated_frames"},
  168. { STATS_OFFSET32(total_tpa_bytes_hi),
  169. 8, STATS_FLAGS_FUNC, "tpa_bytes"}
  170. };
  171. #define BNX2X_NUM_STATS ARRAY_SIZE(bnx2x_stats_arr)
  172. static int bnx2x_get_port_type(struct bnx2x *bp)
  173. {
  174. int port_type;
  175. u32 phy_idx = bnx2x_get_cur_phy_idx(bp);
  176. switch (bp->link_params.phy[phy_idx].media_type) {
  177. case ETH_PHY_SFP_FIBER:
  178. case ETH_PHY_XFP_FIBER:
  179. case ETH_PHY_KR:
  180. case ETH_PHY_CX4:
  181. port_type = PORT_FIBRE;
  182. break;
  183. case ETH_PHY_DA_TWINAX:
  184. port_type = PORT_DA;
  185. break;
  186. case ETH_PHY_BASE_T:
  187. port_type = PORT_TP;
  188. break;
  189. case ETH_PHY_NOT_PRESENT:
  190. port_type = PORT_NONE;
  191. break;
  192. case ETH_PHY_UNSPECIFIED:
  193. default:
  194. port_type = PORT_OTHER;
  195. break;
  196. }
  197. return port_type;
  198. }
  199. static int bnx2x_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  200. {
  201. struct bnx2x *bp = netdev_priv(dev);
  202. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  203. /* Dual Media boards present all available port types */
  204. cmd->supported = bp->port.supported[cfg_idx] |
  205. (bp->port.supported[cfg_idx ^ 1] &
  206. (SUPPORTED_TP | SUPPORTED_FIBRE));
  207. cmd->advertising = bp->port.advertising[cfg_idx];
  208. if ((bp->state == BNX2X_STATE_OPEN) &&
  209. !(bp->flags & MF_FUNC_DIS) &&
  210. (bp->link_vars.link_up)) {
  211. ethtool_cmd_speed_set(cmd, bp->link_vars.line_speed);
  212. cmd->duplex = bp->link_vars.duplex;
  213. } else {
  214. ethtool_cmd_speed_set(
  215. cmd, bp->link_params.req_line_speed[cfg_idx]);
  216. cmd->duplex = bp->link_params.req_duplex[cfg_idx];
  217. }
  218. if (IS_MF(bp))
  219. ethtool_cmd_speed_set(cmd, bnx2x_get_mf_speed(bp));
  220. cmd->port = bnx2x_get_port_type(bp);
  221. cmd->phy_address = bp->mdio.prtad;
  222. cmd->transceiver = XCVR_INTERNAL;
  223. if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG)
  224. cmd->autoneg = AUTONEG_ENABLE;
  225. else
  226. cmd->autoneg = AUTONEG_DISABLE;
  227. cmd->maxtxpkt = 0;
  228. cmd->maxrxpkt = 0;
  229. DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n"
  230. " supported 0x%x advertising 0x%x speed %u\n"
  231. " duplex %d port %d phy_address %d transceiver %d\n"
  232. " autoneg %d maxtxpkt %d maxrxpkt %d\n",
  233. cmd->cmd, cmd->supported, cmd->advertising,
  234. ethtool_cmd_speed(cmd),
  235. cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
  236. cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
  237. return 0;
  238. }
  239. static int bnx2x_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  240. {
  241. struct bnx2x *bp = netdev_priv(dev);
  242. u32 advertising, cfg_idx, old_multi_phy_config, new_multi_phy_config;
  243. u32 speed;
  244. if (IS_MF_SD(bp))
  245. return 0;
  246. DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n"
  247. " supported 0x%x advertising 0x%x speed %u\n"
  248. " duplex %d port %d phy_address %d transceiver %d\n"
  249. " autoneg %d maxtxpkt %d maxrxpkt %d\n",
  250. cmd->cmd, cmd->supported, cmd->advertising,
  251. ethtool_cmd_speed(cmd),
  252. cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
  253. cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
  254. speed = ethtool_cmd_speed(cmd);
  255. if (IS_MF_SI(bp)) {
  256. u32 part;
  257. u32 line_speed = bp->link_vars.line_speed;
  258. /* use 10G if no link detected */
  259. if (!line_speed)
  260. line_speed = 10000;
  261. if (bp->common.bc_ver < REQ_BC_VER_4_SET_MF_BW) {
  262. BNX2X_DEV_INFO("To set speed BC %X or higher "
  263. "is required, please upgrade BC\n",
  264. REQ_BC_VER_4_SET_MF_BW);
  265. return -EINVAL;
  266. }
  267. part = (speed * 100) / line_speed;
  268. if (line_speed < speed || !part) {
  269. BNX2X_DEV_INFO("Speed setting should be in a range "
  270. "from 1%% to 100%% "
  271. "of actual line speed\n");
  272. return -EINVAL;
  273. }
  274. if (bp->state != BNX2X_STATE_OPEN)
  275. /* store value for following "load" */
  276. bp->pending_max = part;
  277. else
  278. bnx2x_update_max_mf_config(bp, part);
  279. return 0;
  280. }
  281. cfg_idx = bnx2x_get_link_cfg_idx(bp);
  282. old_multi_phy_config = bp->link_params.multi_phy_config;
  283. switch (cmd->port) {
  284. case PORT_TP:
  285. if (bp->port.supported[cfg_idx] & SUPPORTED_TP)
  286. break; /* no port change */
  287. if (!(bp->port.supported[0] & SUPPORTED_TP ||
  288. bp->port.supported[1] & SUPPORTED_TP)) {
  289. DP(NETIF_MSG_LINK, "Unsupported port type\n");
  290. return -EINVAL;
  291. }
  292. bp->link_params.multi_phy_config &=
  293. ~PORT_HW_CFG_PHY_SELECTION_MASK;
  294. if (bp->link_params.multi_phy_config &
  295. PORT_HW_CFG_PHY_SWAPPED_ENABLED)
  296. bp->link_params.multi_phy_config |=
  297. PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
  298. else
  299. bp->link_params.multi_phy_config |=
  300. PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
  301. break;
  302. case PORT_FIBRE:
  303. case PORT_DA:
  304. if (bp->port.supported[cfg_idx] & SUPPORTED_FIBRE)
  305. break; /* no port change */
  306. if (!(bp->port.supported[0] & SUPPORTED_FIBRE ||
  307. bp->port.supported[1] & SUPPORTED_FIBRE)) {
  308. DP(NETIF_MSG_LINK, "Unsupported port type\n");
  309. return -EINVAL;
  310. }
  311. bp->link_params.multi_phy_config &=
  312. ~PORT_HW_CFG_PHY_SELECTION_MASK;
  313. if (bp->link_params.multi_phy_config &
  314. PORT_HW_CFG_PHY_SWAPPED_ENABLED)
  315. bp->link_params.multi_phy_config |=
  316. PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
  317. else
  318. bp->link_params.multi_phy_config |=
  319. PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
  320. break;
  321. default:
  322. DP(NETIF_MSG_LINK, "Unsupported port type\n");
  323. return -EINVAL;
  324. }
  325. /* Save new config in case command complete successully */
  326. new_multi_phy_config = bp->link_params.multi_phy_config;
  327. /* Get the new cfg_idx */
  328. cfg_idx = bnx2x_get_link_cfg_idx(bp);
  329. /* Restore old config in case command failed */
  330. bp->link_params.multi_phy_config = old_multi_phy_config;
  331. DP(NETIF_MSG_LINK, "cfg_idx = %x\n", cfg_idx);
  332. if (cmd->autoneg == AUTONEG_ENABLE) {
  333. if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
  334. DP(NETIF_MSG_LINK, "Autoneg not supported\n");
  335. return -EINVAL;
  336. }
  337. /* advertise the requested speed and duplex if supported */
  338. if (cmd->advertising & ~(bp->port.supported[cfg_idx])) {
  339. DP(NETIF_MSG_LINK, "Advertisement parameters "
  340. "are not supported\n");
  341. return -EINVAL;
  342. }
  343. bp->link_params.req_line_speed[cfg_idx] = SPEED_AUTO_NEG;
  344. bp->link_params.req_duplex[cfg_idx] = cmd->duplex;
  345. bp->port.advertising[cfg_idx] = (ADVERTISED_Autoneg |
  346. cmd->advertising);
  347. if (cmd->advertising) {
  348. bp->link_params.speed_cap_mask[cfg_idx] = 0;
  349. if (cmd->advertising & ADVERTISED_10baseT_Half) {
  350. bp->link_params.speed_cap_mask[cfg_idx] |=
  351. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF;
  352. }
  353. if (cmd->advertising & ADVERTISED_10baseT_Full)
  354. bp->link_params.speed_cap_mask[cfg_idx] |=
  355. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL;
  356. if (cmd->advertising & ADVERTISED_100baseT_Full)
  357. bp->link_params.speed_cap_mask[cfg_idx] |=
  358. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL;
  359. if (cmd->advertising & ADVERTISED_100baseT_Half) {
  360. bp->link_params.speed_cap_mask[cfg_idx] |=
  361. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF;
  362. }
  363. if (cmd->advertising & ADVERTISED_1000baseT_Half) {
  364. bp->link_params.speed_cap_mask[cfg_idx] |=
  365. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G;
  366. }
  367. if (cmd->advertising & (ADVERTISED_1000baseT_Full |
  368. ADVERTISED_1000baseKX_Full))
  369. bp->link_params.speed_cap_mask[cfg_idx] |=
  370. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G;
  371. if (cmd->advertising & (ADVERTISED_10000baseT_Full |
  372. ADVERTISED_10000baseKX4_Full |
  373. ADVERTISED_10000baseKR_Full))
  374. bp->link_params.speed_cap_mask[cfg_idx] |=
  375. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G;
  376. }
  377. } else { /* forced speed */
  378. /* advertise the requested speed and duplex if supported */
  379. switch (speed) {
  380. case SPEED_10:
  381. if (cmd->duplex == DUPLEX_FULL) {
  382. if (!(bp->port.supported[cfg_idx] &
  383. SUPPORTED_10baseT_Full)) {
  384. DP(NETIF_MSG_LINK,
  385. "10M full not supported\n");
  386. return -EINVAL;
  387. }
  388. advertising = (ADVERTISED_10baseT_Full |
  389. ADVERTISED_TP);
  390. } else {
  391. if (!(bp->port.supported[cfg_idx] &
  392. SUPPORTED_10baseT_Half)) {
  393. DP(NETIF_MSG_LINK,
  394. "10M half not supported\n");
  395. return -EINVAL;
  396. }
  397. advertising = (ADVERTISED_10baseT_Half |
  398. ADVERTISED_TP);
  399. }
  400. break;
  401. case SPEED_100:
  402. if (cmd->duplex == DUPLEX_FULL) {
  403. if (!(bp->port.supported[cfg_idx] &
  404. SUPPORTED_100baseT_Full)) {
  405. DP(NETIF_MSG_LINK,
  406. "100M full not supported\n");
  407. return -EINVAL;
  408. }
  409. advertising = (ADVERTISED_100baseT_Full |
  410. ADVERTISED_TP);
  411. } else {
  412. if (!(bp->port.supported[cfg_idx] &
  413. SUPPORTED_100baseT_Half)) {
  414. DP(NETIF_MSG_LINK,
  415. "100M half not supported\n");
  416. return -EINVAL;
  417. }
  418. advertising = (ADVERTISED_100baseT_Half |
  419. ADVERTISED_TP);
  420. }
  421. break;
  422. case SPEED_1000:
  423. if (cmd->duplex != DUPLEX_FULL) {
  424. DP(NETIF_MSG_LINK, "1G half not supported\n");
  425. return -EINVAL;
  426. }
  427. if (!(bp->port.supported[cfg_idx] &
  428. SUPPORTED_1000baseT_Full)) {
  429. DP(NETIF_MSG_LINK, "1G full not supported\n");
  430. return -EINVAL;
  431. }
  432. advertising = (ADVERTISED_1000baseT_Full |
  433. ADVERTISED_TP);
  434. break;
  435. case SPEED_2500:
  436. if (cmd->duplex != DUPLEX_FULL) {
  437. DP(NETIF_MSG_LINK,
  438. "2.5G half not supported\n");
  439. return -EINVAL;
  440. }
  441. if (!(bp->port.supported[cfg_idx]
  442. & SUPPORTED_2500baseX_Full)) {
  443. DP(NETIF_MSG_LINK,
  444. "2.5G full not supported\n");
  445. return -EINVAL;
  446. }
  447. advertising = (ADVERTISED_2500baseX_Full |
  448. ADVERTISED_TP);
  449. break;
  450. case SPEED_10000:
  451. if (cmd->duplex != DUPLEX_FULL) {
  452. DP(NETIF_MSG_LINK, "10G half not supported\n");
  453. return -EINVAL;
  454. }
  455. if (!(bp->port.supported[cfg_idx]
  456. & SUPPORTED_10000baseT_Full)) {
  457. DP(NETIF_MSG_LINK, "10G full not supported\n");
  458. return -EINVAL;
  459. }
  460. advertising = (ADVERTISED_10000baseT_Full |
  461. ADVERTISED_FIBRE);
  462. break;
  463. default:
  464. DP(NETIF_MSG_LINK, "Unsupported speed %u\n", speed);
  465. return -EINVAL;
  466. }
  467. bp->link_params.req_line_speed[cfg_idx] = speed;
  468. bp->link_params.req_duplex[cfg_idx] = cmd->duplex;
  469. bp->port.advertising[cfg_idx] = advertising;
  470. }
  471. DP(NETIF_MSG_LINK, "req_line_speed %d\n"
  472. " req_duplex %d advertising 0x%x\n",
  473. bp->link_params.req_line_speed[cfg_idx],
  474. bp->link_params.req_duplex[cfg_idx],
  475. bp->port.advertising[cfg_idx]);
  476. /* Set new config */
  477. bp->link_params.multi_phy_config = new_multi_phy_config;
  478. if (netif_running(dev)) {
  479. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  480. bnx2x_link_set(bp);
  481. }
  482. return 0;
  483. }
  484. #define IS_E1_ONLINE(info) (((info) & RI_E1_ONLINE) == RI_E1_ONLINE)
  485. #define IS_E1H_ONLINE(info) (((info) & RI_E1H_ONLINE) == RI_E1H_ONLINE)
  486. #define IS_E2_ONLINE(info) (((info) & RI_E2_ONLINE) == RI_E2_ONLINE)
  487. #define IS_E3_ONLINE(info) (((info) & RI_E3_ONLINE) == RI_E3_ONLINE)
  488. #define IS_E3B0_ONLINE(info) (((info) & RI_E3B0_ONLINE) == RI_E3B0_ONLINE)
  489. static inline bool bnx2x_is_reg_online(struct bnx2x *bp,
  490. const struct reg_addr *reg_info)
  491. {
  492. if (CHIP_IS_E1(bp))
  493. return IS_E1_ONLINE(reg_info->info);
  494. else if (CHIP_IS_E1H(bp))
  495. return IS_E1H_ONLINE(reg_info->info);
  496. else if (CHIP_IS_E2(bp))
  497. return IS_E2_ONLINE(reg_info->info);
  498. else if (CHIP_IS_E3A0(bp))
  499. return IS_E3_ONLINE(reg_info->info);
  500. else if (CHIP_IS_E3B0(bp))
  501. return IS_E3B0_ONLINE(reg_info->info);
  502. else
  503. return false;
  504. }
  505. /******* Paged registers info selectors ********/
  506. static inline const u32 *__bnx2x_get_page_addr_ar(struct bnx2x *bp)
  507. {
  508. if (CHIP_IS_E2(bp))
  509. return page_vals_e2;
  510. else if (CHIP_IS_E3(bp))
  511. return page_vals_e3;
  512. else
  513. return NULL;
  514. }
  515. static inline u32 __bnx2x_get_page_reg_num(struct bnx2x *bp)
  516. {
  517. if (CHIP_IS_E2(bp))
  518. return PAGE_MODE_VALUES_E2;
  519. else if (CHIP_IS_E3(bp))
  520. return PAGE_MODE_VALUES_E3;
  521. else
  522. return 0;
  523. }
  524. static inline const u32 *__bnx2x_get_page_write_ar(struct bnx2x *bp)
  525. {
  526. if (CHIP_IS_E2(bp))
  527. return page_write_regs_e2;
  528. else if (CHIP_IS_E3(bp))
  529. return page_write_regs_e3;
  530. else
  531. return NULL;
  532. }
  533. static inline u32 __bnx2x_get_page_write_num(struct bnx2x *bp)
  534. {
  535. if (CHIP_IS_E2(bp))
  536. return PAGE_WRITE_REGS_E2;
  537. else if (CHIP_IS_E3(bp))
  538. return PAGE_WRITE_REGS_E3;
  539. else
  540. return 0;
  541. }
  542. static inline const struct reg_addr *__bnx2x_get_page_read_ar(struct bnx2x *bp)
  543. {
  544. if (CHIP_IS_E2(bp))
  545. return page_read_regs_e2;
  546. else if (CHIP_IS_E3(bp))
  547. return page_read_regs_e3;
  548. else
  549. return NULL;
  550. }
  551. static inline u32 __bnx2x_get_page_read_num(struct bnx2x *bp)
  552. {
  553. if (CHIP_IS_E2(bp))
  554. return PAGE_READ_REGS_E2;
  555. else if (CHIP_IS_E3(bp))
  556. return PAGE_READ_REGS_E3;
  557. else
  558. return 0;
  559. }
  560. static inline int __bnx2x_get_regs_len(struct bnx2x *bp)
  561. {
  562. int num_pages = __bnx2x_get_page_reg_num(bp);
  563. int page_write_num = __bnx2x_get_page_write_num(bp);
  564. const struct reg_addr *page_read_addr = __bnx2x_get_page_read_ar(bp);
  565. int page_read_num = __bnx2x_get_page_read_num(bp);
  566. int regdump_len = 0;
  567. int i, j, k;
  568. for (i = 0; i < REGS_COUNT; i++)
  569. if (bnx2x_is_reg_online(bp, &reg_addrs[i]))
  570. regdump_len += reg_addrs[i].size;
  571. for (i = 0; i < num_pages; i++)
  572. for (j = 0; j < page_write_num; j++)
  573. for (k = 0; k < page_read_num; k++)
  574. if (bnx2x_is_reg_online(bp, &page_read_addr[k]))
  575. regdump_len += page_read_addr[k].size;
  576. return regdump_len;
  577. }
  578. static int bnx2x_get_regs_len(struct net_device *dev)
  579. {
  580. struct bnx2x *bp = netdev_priv(dev);
  581. int regdump_len = 0;
  582. regdump_len = __bnx2x_get_regs_len(bp);
  583. regdump_len *= 4;
  584. regdump_len += sizeof(struct dump_hdr);
  585. return regdump_len;
  586. }
  587. /**
  588. * bnx2x_read_pages_regs - read "paged" registers
  589. *
  590. * @bp device handle
  591. * @p output buffer
  592. *
  593. * Reads "paged" memories: memories that may only be read by first writing to a
  594. * specific address ("write address") and then reading from a specific address
  595. * ("read address"). There may be more than one write address per "page" and
  596. * more than one read address per write address.
  597. */
  598. static inline void bnx2x_read_pages_regs(struct bnx2x *bp, u32 *p)
  599. {
  600. u32 i, j, k, n;
  601. /* addresses of the paged registers */
  602. const u32 *page_addr = __bnx2x_get_page_addr_ar(bp);
  603. /* number of paged registers */
  604. int num_pages = __bnx2x_get_page_reg_num(bp);
  605. /* write addresses */
  606. const u32 *write_addr = __bnx2x_get_page_write_ar(bp);
  607. /* number of write addresses */
  608. int write_num = __bnx2x_get_page_write_num(bp);
  609. /* read addresses info */
  610. const struct reg_addr *read_addr = __bnx2x_get_page_read_ar(bp);
  611. /* number of read addresses */
  612. int read_num = __bnx2x_get_page_read_num(bp);
  613. for (i = 0; i < num_pages; i++) {
  614. for (j = 0; j < write_num; j++) {
  615. REG_WR(bp, write_addr[j], page_addr[i]);
  616. for (k = 0; k < read_num; k++)
  617. if (bnx2x_is_reg_online(bp, &read_addr[k]))
  618. for (n = 0; n <
  619. read_addr[k].size; n++)
  620. *p++ = REG_RD(bp,
  621. read_addr[k].addr + n*4);
  622. }
  623. }
  624. }
  625. static inline void __bnx2x_get_regs(struct bnx2x *bp, u32 *p)
  626. {
  627. u32 i, j;
  628. /* Read the regular registers */
  629. for (i = 0; i < REGS_COUNT; i++)
  630. if (bnx2x_is_reg_online(bp, &reg_addrs[i]))
  631. for (j = 0; j < reg_addrs[i].size; j++)
  632. *p++ = REG_RD(bp, reg_addrs[i].addr + j*4);
  633. /* Read "paged" registes */
  634. bnx2x_read_pages_regs(bp, p);
  635. }
  636. static void bnx2x_get_regs(struct net_device *dev,
  637. struct ethtool_regs *regs, void *_p)
  638. {
  639. u32 *p = _p;
  640. struct bnx2x *bp = netdev_priv(dev);
  641. struct dump_hdr dump_hdr = {0};
  642. regs->version = 0;
  643. memset(p, 0, regs->len);
  644. if (!netif_running(bp->dev))
  645. return;
  646. /* Disable parity attentions as long as following dump may
  647. * cause false alarms by reading never written registers. We
  648. * will re-enable parity attentions right after the dump.
  649. */
  650. bnx2x_disable_blocks_parity(bp);
  651. dump_hdr.hdr_size = (sizeof(struct dump_hdr) / 4) - 1;
  652. dump_hdr.dump_sign = dump_sign_all;
  653. dump_hdr.xstorm_waitp = REG_RD(bp, XSTORM_WAITP_ADDR);
  654. dump_hdr.tstorm_waitp = REG_RD(bp, TSTORM_WAITP_ADDR);
  655. dump_hdr.ustorm_waitp = REG_RD(bp, USTORM_WAITP_ADDR);
  656. dump_hdr.cstorm_waitp = REG_RD(bp, CSTORM_WAITP_ADDR);
  657. if (CHIP_IS_E1(bp))
  658. dump_hdr.info = RI_E1_ONLINE;
  659. else if (CHIP_IS_E1H(bp))
  660. dump_hdr.info = RI_E1H_ONLINE;
  661. else if (!CHIP_IS_E1x(bp))
  662. dump_hdr.info = RI_E2_ONLINE |
  663. (BP_PATH(bp) ? RI_PATH1_DUMP : RI_PATH0_DUMP);
  664. memcpy(p, &dump_hdr, sizeof(struct dump_hdr));
  665. p += dump_hdr.hdr_size + 1;
  666. /* Actually read the registers */
  667. __bnx2x_get_regs(bp, p);
  668. /* Re-enable parity attentions */
  669. bnx2x_clear_blocks_parity(bp);
  670. bnx2x_enable_blocks_parity(bp);
  671. }
  672. static void bnx2x_get_drvinfo(struct net_device *dev,
  673. struct ethtool_drvinfo *info)
  674. {
  675. struct bnx2x *bp = netdev_priv(dev);
  676. u8 phy_fw_ver[PHY_FW_VER_LEN];
  677. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  678. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  679. phy_fw_ver[0] = '\0';
  680. if (bp->port.pmf) {
  681. bnx2x_acquire_phy_lock(bp);
  682. bnx2x_get_ext_phy_fw_version(&bp->link_params,
  683. (bp->state != BNX2X_STATE_CLOSED),
  684. phy_fw_ver, PHY_FW_VER_LEN);
  685. bnx2x_release_phy_lock(bp);
  686. }
  687. strlcpy(info->fw_version, bp->fw_ver, sizeof(info->fw_version));
  688. snprintf(info->fw_version + strlen(bp->fw_ver), 32 - strlen(bp->fw_ver),
  689. "bc %d.%d.%d%s%s",
  690. (bp->common.bc_ver & 0xff0000) >> 16,
  691. (bp->common.bc_ver & 0xff00) >> 8,
  692. (bp->common.bc_ver & 0xff),
  693. ((phy_fw_ver[0] != '\0') ? " phy " : ""), phy_fw_ver);
  694. strlcpy(info->bus_info, pci_name(bp->pdev), sizeof(info->bus_info));
  695. info->n_stats = BNX2X_NUM_STATS;
  696. info->testinfo_len = BNX2X_NUM_TESTS;
  697. info->eedump_len = bp->common.flash_size;
  698. info->regdump_len = bnx2x_get_regs_len(dev);
  699. }
  700. static void bnx2x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  701. {
  702. struct bnx2x *bp = netdev_priv(dev);
  703. if (bp->flags & NO_WOL_FLAG) {
  704. wol->supported = 0;
  705. wol->wolopts = 0;
  706. } else {
  707. wol->supported = WAKE_MAGIC;
  708. if (bp->wol)
  709. wol->wolopts = WAKE_MAGIC;
  710. else
  711. wol->wolopts = 0;
  712. }
  713. memset(&wol->sopass, 0, sizeof(wol->sopass));
  714. }
  715. static int bnx2x_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  716. {
  717. struct bnx2x *bp = netdev_priv(dev);
  718. if (wol->wolopts & ~WAKE_MAGIC)
  719. return -EINVAL;
  720. if (wol->wolopts & WAKE_MAGIC) {
  721. if (bp->flags & NO_WOL_FLAG)
  722. return -EINVAL;
  723. bp->wol = 1;
  724. } else
  725. bp->wol = 0;
  726. return 0;
  727. }
  728. static u32 bnx2x_get_msglevel(struct net_device *dev)
  729. {
  730. struct bnx2x *bp = netdev_priv(dev);
  731. return bp->msg_enable;
  732. }
  733. static void bnx2x_set_msglevel(struct net_device *dev, u32 level)
  734. {
  735. struct bnx2x *bp = netdev_priv(dev);
  736. if (capable(CAP_NET_ADMIN)) {
  737. /* dump MCP trace */
  738. if (level & BNX2X_MSG_MCP)
  739. bnx2x_fw_dump_lvl(bp, KERN_INFO);
  740. bp->msg_enable = level;
  741. }
  742. }
  743. static int bnx2x_nway_reset(struct net_device *dev)
  744. {
  745. struct bnx2x *bp = netdev_priv(dev);
  746. if (!bp->port.pmf)
  747. return 0;
  748. if (netif_running(dev)) {
  749. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  750. bnx2x_link_set(bp);
  751. }
  752. return 0;
  753. }
  754. static u32 bnx2x_get_link(struct net_device *dev)
  755. {
  756. struct bnx2x *bp = netdev_priv(dev);
  757. if (bp->flags & MF_FUNC_DIS || (bp->state != BNX2X_STATE_OPEN))
  758. return 0;
  759. return bp->link_vars.link_up;
  760. }
  761. static int bnx2x_get_eeprom_len(struct net_device *dev)
  762. {
  763. struct bnx2x *bp = netdev_priv(dev);
  764. return bp->common.flash_size;
  765. }
  766. static int bnx2x_acquire_nvram_lock(struct bnx2x *bp)
  767. {
  768. int port = BP_PORT(bp);
  769. int count, i;
  770. u32 val = 0;
  771. /* adjust timeout for emulation/FPGA */
  772. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  773. if (CHIP_REV_IS_SLOW(bp))
  774. count *= 100;
  775. /* request access to nvram interface */
  776. REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
  777. (MCPR_NVM_SW_ARB_ARB_REQ_SET1 << port));
  778. for (i = 0; i < count*10; i++) {
  779. val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
  780. if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))
  781. break;
  782. udelay(5);
  783. }
  784. if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) {
  785. DP(BNX2X_MSG_NVM, "cannot get access to nvram interface\n");
  786. return -EBUSY;
  787. }
  788. return 0;
  789. }
  790. static int bnx2x_release_nvram_lock(struct bnx2x *bp)
  791. {
  792. int port = BP_PORT(bp);
  793. int count, i;
  794. u32 val = 0;
  795. /* adjust timeout for emulation/FPGA */
  796. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  797. if (CHIP_REV_IS_SLOW(bp))
  798. count *= 100;
  799. /* relinquish nvram interface */
  800. REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
  801. (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << port));
  802. for (i = 0; i < count*10; i++) {
  803. val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
  804. if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)))
  805. break;
  806. udelay(5);
  807. }
  808. if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) {
  809. DP(BNX2X_MSG_NVM, "cannot free access to nvram interface\n");
  810. return -EBUSY;
  811. }
  812. return 0;
  813. }
  814. static void bnx2x_enable_nvram_access(struct bnx2x *bp)
  815. {
  816. u32 val;
  817. val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
  818. /* enable both bits, even on read */
  819. REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
  820. (val | MCPR_NVM_ACCESS_ENABLE_EN |
  821. MCPR_NVM_ACCESS_ENABLE_WR_EN));
  822. }
  823. static void bnx2x_disable_nvram_access(struct bnx2x *bp)
  824. {
  825. u32 val;
  826. val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
  827. /* disable both bits, even after read */
  828. REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
  829. (val & ~(MCPR_NVM_ACCESS_ENABLE_EN |
  830. MCPR_NVM_ACCESS_ENABLE_WR_EN)));
  831. }
  832. static int bnx2x_nvram_read_dword(struct bnx2x *bp, u32 offset, __be32 *ret_val,
  833. u32 cmd_flags)
  834. {
  835. int count, i, rc;
  836. u32 val;
  837. /* build the command word */
  838. cmd_flags |= MCPR_NVM_COMMAND_DOIT;
  839. /* need to clear DONE bit separately */
  840. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
  841. /* address of the NVRAM to read from */
  842. REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
  843. (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
  844. /* issue a read command */
  845. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
  846. /* adjust timeout for emulation/FPGA */
  847. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  848. if (CHIP_REV_IS_SLOW(bp))
  849. count *= 100;
  850. /* wait for completion */
  851. *ret_val = 0;
  852. rc = -EBUSY;
  853. for (i = 0; i < count; i++) {
  854. udelay(5);
  855. val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
  856. if (val & MCPR_NVM_COMMAND_DONE) {
  857. val = REG_RD(bp, MCP_REG_MCPR_NVM_READ);
  858. /* we read nvram data in cpu order
  859. * but ethtool sees it as an array of bytes
  860. * converting to big-endian will do the work */
  861. *ret_val = cpu_to_be32(val);
  862. rc = 0;
  863. break;
  864. }
  865. }
  866. return rc;
  867. }
  868. static int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf,
  869. int buf_size)
  870. {
  871. int rc;
  872. u32 cmd_flags;
  873. __be32 val;
  874. if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
  875. DP(BNX2X_MSG_NVM,
  876. "Invalid parameter: offset 0x%x buf_size 0x%x\n",
  877. offset, buf_size);
  878. return -EINVAL;
  879. }
  880. if (offset + buf_size > bp->common.flash_size) {
  881. DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
  882. " buf_size (0x%x) > flash_size (0x%x)\n",
  883. offset, buf_size, bp->common.flash_size);
  884. return -EINVAL;
  885. }
  886. /* request access to nvram interface */
  887. rc = bnx2x_acquire_nvram_lock(bp);
  888. if (rc)
  889. return rc;
  890. /* enable access to nvram interface */
  891. bnx2x_enable_nvram_access(bp);
  892. /* read the first word(s) */
  893. cmd_flags = MCPR_NVM_COMMAND_FIRST;
  894. while ((buf_size > sizeof(u32)) && (rc == 0)) {
  895. rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
  896. memcpy(ret_buf, &val, 4);
  897. /* advance to the next dword */
  898. offset += sizeof(u32);
  899. ret_buf += sizeof(u32);
  900. buf_size -= sizeof(u32);
  901. cmd_flags = 0;
  902. }
  903. if (rc == 0) {
  904. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  905. rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
  906. memcpy(ret_buf, &val, 4);
  907. }
  908. /* disable access to nvram interface */
  909. bnx2x_disable_nvram_access(bp);
  910. bnx2x_release_nvram_lock(bp);
  911. return rc;
  912. }
  913. static int bnx2x_get_eeprom(struct net_device *dev,
  914. struct ethtool_eeprom *eeprom, u8 *eebuf)
  915. {
  916. struct bnx2x *bp = netdev_priv(dev);
  917. int rc;
  918. if (!netif_running(dev))
  919. return -EAGAIN;
  920. DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
  921. " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
  922. eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
  923. eeprom->len, eeprom->len);
  924. /* parameters already validated in ethtool_get_eeprom */
  925. rc = bnx2x_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
  926. return rc;
  927. }
  928. static int bnx2x_nvram_write_dword(struct bnx2x *bp, u32 offset, u32 val,
  929. u32 cmd_flags)
  930. {
  931. int count, i, rc;
  932. /* build the command word */
  933. cmd_flags |= MCPR_NVM_COMMAND_DOIT | MCPR_NVM_COMMAND_WR;
  934. /* need to clear DONE bit separately */
  935. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
  936. /* write the data */
  937. REG_WR(bp, MCP_REG_MCPR_NVM_WRITE, val);
  938. /* address of the NVRAM to write to */
  939. REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
  940. (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
  941. /* issue the write command */
  942. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
  943. /* adjust timeout for emulation/FPGA */
  944. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  945. if (CHIP_REV_IS_SLOW(bp))
  946. count *= 100;
  947. /* wait for completion */
  948. rc = -EBUSY;
  949. for (i = 0; i < count; i++) {
  950. udelay(5);
  951. val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
  952. if (val & MCPR_NVM_COMMAND_DONE) {
  953. rc = 0;
  954. break;
  955. }
  956. }
  957. return rc;
  958. }
  959. #define BYTE_OFFSET(offset) (8 * (offset & 0x03))
  960. static int bnx2x_nvram_write1(struct bnx2x *bp, u32 offset, u8 *data_buf,
  961. int buf_size)
  962. {
  963. int rc;
  964. u32 cmd_flags;
  965. u32 align_offset;
  966. __be32 val;
  967. if (offset + buf_size > bp->common.flash_size) {
  968. DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
  969. " buf_size (0x%x) > flash_size (0x%x)\n",
  970. offset, buf_size, bp->common.flash_size);
  971. return -EINVAL;
  972. }
  973. /* request access to nvram interface */
  974. rc = bnx2x_acquire_nvram_lock(bp);
  975. if (rc)
  976. return rc;
  977. /* enable access to nvram interface */
  978. bnx2x_enable_nvram_access(bp);
  979. cmd_flags = (MCPR_NVM_COMMAND_FIRST | MCPR_NVM_COMMAND_LAST);
  980. align_offset = (offset & ~0x03);
  981. rc = bnx2x_nvram_read_dword(bp, align_offset, &val, cmd_flags);
  982. if (rc == 0) {
  983. val &= ~(0xff << BYTE_OFFSET(offset));
  984. val |= (*data_buf << BYTE_OFFSET(offset));
  985. /* nvram data is returned as an array of bytes
  986. * convert it back to cpu order */
  987. val = be32_to_cpu(val);
  988. rc = bnx2x_nvram_write_dword(bp, align_offset, val,
  989. cmd_flags);
  990. }
  991. /* disable access to nvram interface */
  992. bnx2x_disable_nvram_access(bp);
  993. bnx2x_release_nvram_lock(bp);
  994. return rc;
  995. }
  996. static int bnx2x_nvram_write(struct bnx2x *bp, u32 offset, u8 *data_buf,
  997. int buf_size)
  998. {
  999. int rc;
  1000. u32 cmd_flags;
  1001. u32 val;
  1002. u32 written_so_far;
  1003. if (buf_size == 1) /* ethtool */
  1004. return bnx2x_nvram_write1(bp, offset, data_buf, buf_size);
  1005. if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
  1006. DP(BNX2X_MSG_NVM,
  1007. "Invalid parameter: offset 0x%x buf_size 0x%x\n",
  1008. offset, buf_size);
  1009. return -EINVAL;
  1010. }
  1011. if (offset + buf_size > bp->common.flash_size) {
  1012. DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
  1013. " buf_size (0x%x) > flash_size (0x%x)\n",
  1014. offset, buf_size, bp->common.flash_size);
  1015. return -EINVAL;
  1016. }
  1017. /* request access to nvram interface */
  1018. rc = bnx2x_acquire_nvram_lock(bp);
  1019. if (rc)
  1020. return rc;
  1021. /* enable access to nvram interface */
  1022. bnx2x_enable_nvram_access(bp);
  1023. written_so_far = 0;
  1024. cmd_flags = MCPR_NVM_COMMAND_FIRST;
  1025. while ((written_so_far < buf_size) && (rc == 0)) {
  1026. if (written_so_far == (buf_size - sizeof(u32)))
  1027. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  1028. else if (((offset + 4) % BNX2X_NVRAM_PAGE_SIZE) == 0)
  1029. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  1030. else if ((offset % BNX2X_NVRAM_PAGE_SIZE) == 0)
  1031. cmd_flags |= MCPR_NVM_COMMAND_FIRST;
  1032. memcpy(&val, data_buf, 4);
  1033. rc = bnx2x_nvram_write_dword(bp, offset, val, cmd_flags);
  1034. /* advance to the next dword */
  1035. offset += sizeof(u32);
  1036. data_buf += sizeof(u32);
  1037. written_so_far += sizeof(u32);
  1038. cmd_flags = 0;
  1039. }
  1040. /* disable access to nvram interface */
  1041. bnx2x_disable_nvram_access(bp);
  1042. bnx2x_release_nvram_lock(bp);
  1043. return rc;
  1044. }
  1045. static int bnx2x_set_eeprom(struct net_device *dev,
  1046. struct ethtool_eeprom *eeprom, u8 *eebuf)
  1047. {
  1048. struct bnx2x *bp = netdev_priv(dev);
  1049. int port = BP_PORT(bp);
  1050. int rc = 0;
  1051. u32 ext_phy_config;
  1052. if (!netif_running(dev))
  1053. return -EAGAIN;
  1054. DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
  1055. " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
  1056. eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
  1057. eeprom->len, eeprom->len);
  1058. /* parameters already validated in ethtool_set_eeprom */
  1059. /* PHY eeprom can be accessed only by the PMF */
  1060. if ((eeprom->magic >= 0x50485900) && (eeprom->magic <= 0x504859FF) &&
  1061. !bp->port.pmf)
  1062. return -EINVAL;
  1063. ext_phy_config =
  1064. SHMEM_RD(bp,
  1065. dev_info.port_hw_config[port].external_phy_config);
  1066. if (eeprom->magic == 0x50485950) {
  1067. /* 'PHYP' (0x50485950): prepare phy for FW upgrade */
  1068. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1069. bnx2x_acquire_phy_lock(bp);
  1070. rc |= bnx2x_link_reset(&bp->link_params,
  1071. &bp->link_vars, 0);
  1072. if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
  1073. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101)
  1074. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
  1075. MISC_REGISTERS_GPIO_HIGH, port);
  1076. bnx2x_release_phy_lock(bp);
  1077. bnx2x_link_report(bp);
  1078. } else if (eeprom->magic == 0x50485952) {
  1079. /* 'PHYR' (0x50485952): re-init link after FW upgrade */
  1080. if (bp->state == BNX2X_STATE_OPEN) {
  1081. bnx2x_acquire_phy_lock(bp);
  1082. rc |= bnx2x_link_reset(&bp->link_params,
  1083. &bp->link_vars, 1);
  1084. rc |= bnx2x_phy_init(&bp->link_params,
  1085. &bp->link_vars);
  1086. bnx2x_release_phy_lock(bp);
  1087. bnx2x_calc_fc_adv(bp);
  1088. }
  1089. } else if (eeprom->magic == 0x53985943) {
  1090. /* 'PHYC' (0x53985943): PHY FW upgrade completed */
  1091. if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
  1092. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) {
  1093. /* DSP Remove Download Mode */
  1094. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
  1095. MISC_REGISTERS_GPIO_LOW, port);
  1096. bnx2x_acquire_phy_lock(bp);
  1097. bnx2x_sfx7101_sp_sw_reset(bp,
  1098. &bp->link_params.phy[EXT_PHY1]);
  1099. /* wait 0.5 sec to allow it to run */
  1100. msleep(500);
  1101. bnx2x_ext_phy_hw_reset(bp, port);
  1102. msleep(500);
  1103. bnx2x_release_phy_lock(bp);
  1104. }
  1105. } else
  1106. rc = bnx2x_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
  1107. return rc;
  1108. }
  1109. static int bnx2x_get_coalesce(struct net_device *dev,
  1110. struct ethtool_coalesce *coal)
  1111. {
  1112. struct bnx2x *bp = netdev_priv(dev);
  1113. memset(coal, 0, sizeof(struct ethtool_coalesce));
  1114. coal->rx_coalesce_usecs = bp->rx_ticks;
  1115. coal->tx_coalesce_usecs = bp->tx_ticks;
  1116. return 0;
  1117. }
  1118. static int bnx2x_set_coalesce(struct net_device *dev,
  1119. struct ethtool_coalesce *coal)
  1120. {
  1121. struct bnx2x *bp = netdev_priv(dev);
  1122. bp->rx_ticks = (u16)coal->rx_coalesce_usecs;
  1123. if (bp->rx_ticks > BNX2X_MAX_COALESCE_TOUT)
  1124. bp->rx_ticks = BNX2X_MAX_COALESCE_TOUT;
  1125. bp->tx_ticks = (u16)coal->tx_coalesce_usecs;
  1126. if (bp->tx_ticks > BNX2X_MAX_COALESCE_TOUT)
  1127. bp->tx_ticks = BNX2X_MAX_COALESCE_TOUT;
  1128. if (netif_running(dev))
  1129. bnx2x_update_coalesce(bp);
  1130. return 0;
  1131. }
  1132. static void bnx2x_get_ringparam(struct net_device *dev,
  1133. struct ethtool_ringparam *ering)
  1134. {
  1135. struct bnx2x *bp = netdev_priv(dev);
  1136. ering->rx_max_pending = MAX_RX_AVAIL;
  1137. if (bp->rx_ring_size)
  1138. ering->rx_pending = bp->rx_ring_size;
  1139. else
  1140. ering->rx_pending = MAX_RX_AVAIL;
  1141. ering->tx_max_pending = MAX_TX_AVAIL;
  1142. ering->tx_pending = bp->tx_ring_size;
  1143. }
  1144. static int bnx2x_set_ringparam(struct net_device *dev,
  1145. struct ethtool_ringparam *ering)
  1146. {
  1147. struct bnx2x *bp = netdev_priv(dev);
  1148. if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
  1149. pr_err("Handling parity error recovery. Try again later\n");
  1150. return -EAGAIN;
  1151. }
  1152. if ((ering->rx_pending > MAX_RX_AVAIL) ||
  1153. (ering->rx_pending < (bp->disable_tpa ? MIN_RX_SIZE_NONTPA :
  1154. MIN_RX_SIZE_TPA)) ||
  1155. (ering->tx_pending > MAX_TX_AVAIL) ||
  1156. (ering->tx_pending <= MAX_SKB_FRAGS + 4))
  1157. return -EINVAL;
  1158. bp->rx_ring_size = ering->rx_pending;
  1159. bp->tx_ring_size = ering->tx_pending;
  1160. return bnx2x_reload_if_running(dev);
  1161. }
  1162. static void bnx2x_get_pauseparam(struct net_device *dev,
  1163. struct ethtool_pauseparam *epause)
  1164. {
  1165. struct bnx2x *bp = netdev_priv(dev);
  1166. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  1167. epause->autoneg = (bp->link_params.req_flow_ctrl[cfg_idx] ==
  1168. BNX2X_FLOW_CTRL_AUTO);
  1169. epause->rx_pause = ((bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_RX) ==
  1170. BNX2X_FLOW_CTRL_RX);
  1171. epause->tx_pause = ((bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX) ==
  1172. BNX2X_FLOW_CTRL_TX);
  1173. DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n"
  1174. " autoneg %d rx_pause %d tx_pause %d\n",
  1175. epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
  1176. }
  1177. static int bnx2x_set_pauseparam(struct net_device *dev,
  1178. struct ethtool_pauseparam *epause)
  1179. {
  1180. struct bnx2x *bp = netdev_priv(dev);
  1181. u32 cfg_idx = bnx2x_get_link_cfg_idx(bp);
  1182. if (IS_MF(bp))
  1183. return 0;
  1184. DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n"
  1185. " autoneg %d rx_pause %d tx_pause %d\n",
  1186. epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
  1187. bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_AUTO;
  1188. if (epause->rx_pause)
  1189. bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_RX;
  1190. if (epause->tx_pause)
  1191. bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_TX;
  1192. if (bp->link_params.req_flow_ctrl[cfg_idx] == BNX2X_FLOW_CTRL_AUTO)
  1193. bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_NONE;
  1194. if (epause->autoneg) {
  1195. if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
  1196. DP(NETIF_MSG_LINK, "autoneg not supported\n");
  1197. return -EINVAL;
  1198. }
  1199. if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG) {
  1200. bp->link_params.req_flow_ctrl[cfg_idx] =
  1201. BNX2X_FLOW_CTRL_AUTO;
  1202. }
  1203. }
  1204. DP(NETIF_MSG_LINK,
  1205. "req_flow_ctrl 0x%x\n", bp->link_params.req_flow_ctrl[cfg_idx]);
  1206. if (netif_running(dev)) {
  1207. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1208. bnx2x_link_set(bp);
  1209. }
  1210. return 0;
  1211. }
  1212. static const struct {
  1213. char string[ETH_GSTRING_LEN];
  1214. } bnx2x_tests_str_arr[BNX2X_NUM_TESTS] = {
  1215. { "register_test (offline)" },
  1216. { "memory_test (offline)" },
  1217. { "loopback_test (offline)" },
  1218. { "nvram_test (online)" },
  1219. { "interrupt_test (online)" },
  1220. { "link_test (online)" },
  1221. { "idle check (online)" }
  1222. };
  1223. enum {
  1224. BNX2X_CHIP_E1_OFST = 0,
  1225. BNX2X_CHIP_E1H_OFST,
  1226. BNX2X_CHIP_E2_OFST,
  1227. BNX2X_CHIP_E3_OFST,
  1228. BNX2X_CHIP_E3B0_OFST,
  1229. BNX2X_CHIP_MAX_OFST
  1230. };
  1231. #define BNX2X_CHIP_MASK_E1 (1 << BNX2X_CHIP_E1_OFST)
  1232. #define BNX2X_CHIP_MASK_E1H (1 << BNX2X_CHIP_E1H_OFST)
  1233. #define BNX2X_CHIP_MASK_E2 (1 << BNX2X_CHIP_E2_OFST)
  1234. #define BNX2X_CHIP_MASK_E3 (1 << BNX2X_CHIP_E3_OFST)
  1235. #define BNX2X_CHIP_MASK_E3B0 (1 << BNX2X_CHIP_E3B0_OFST)
  1236. #define BNX2X_CHIP_MASK_ALL ((1 << BNX2X_CHIP_MAX_OFST) - 1)
  1237. #define BNX2X_CHIP_MASK_E1X (BNX2X_CHIP_MASK_E1 | BNX2X_CHIP_MASK_E1H)
  1238. static int bnx2x_test_registers(struct bnx2x *bp)
  1239. {
  1240. int idx, i, rc = -ENODEV;
  1241. u32 wr_val = 0, hw;
  1242. int port = BP_PORT(bp);
  1243. static const struct {
  1244. u32 hw;
  1245. u32 offset0;
  1246. u32 offset1;
  1247. u32 mask;
  1248. } reg_tbl[] = {
  1249. /* 0 */ { BNX2X_CHIP_MASK_ALL,
  1250. BRB1_REG_PAUSE_LOW_THRESHOLD_0, 4, 0x000003ff },
  1251. { BNX2X_CHIP_MASK_ALL,
  1252. DORQ_REG_DB_ADDR0, 4, 0xffffffff },
  1253. { BNX2X_CHIP_MASK_E1X,
  1254. HC_REG_AGG_INT_0, 4, 0x000003ff },
  1255. { BNX2X_CHIP_MASK_ALL,
  1256. PBF_REG_MAC_IF0_ENABLE, 4, 0x00000001 },
  1257. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2 | BNX2X_CHIP_MASK_E3,
  1258. PBF_REG_P0_INIT_CRD, 4, 0x000007ff },
  1259. { BNX2X_CHIP_MASK_E3B0,
  1260. PBF_REG_INIT_CRD_Q0, 4, 0x000007ff },
  1261. { BNX2X_CHIP_MASK_ALL,
  1262. PRS_REG_CID_PORT_0, 4, 0x00ffffff },
  1263. { BNX2X_CHIP_MASK_ALL,
  1264. PXP2_REG_PSWRQ_CDU0_L2P, 4, 0x000fffff },
  1265. { BNX2X_CHIP_MASK_ALL,
  1266. PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
  1267. { BNX2X_CHIP_MASK_ALL,
  1268. PXP2_REG_PSWRQ_TM0_L2P, 4, 0x000fffff },
  1269. /* 10 */ { BNX2X_CHIP_MASK_ALL,
  1270. PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
  1271. { BNX2X_CHIP_MASK_ALL,
  1272. PXP2_REG_PSWRQ_TSDM0_L2P, 4, 0x000fffff },
  1273. { BNX2X_CHIP_MASK_ALL,
  1274. QM_REG_CONNNUM_0, 4, 0x000fffff },
  1275. { BNX2X_CHIP_MASK_ALL,
  1276. TM_REG_LIN0_MAX_ACTIVE_CID, 4, 0x0003ffff },
  1277. { BNX2X_CHIP_MASK_ALL,
  1278. SRC_REG_KEYRSS0_0, 40, 0xffffffff },
  1279. { BNX2X_CHIP_MASK_ALL,
  1280. SRC_REG_KEYRSS0_7, 40, 0xffffffff },
  1281. { BNX2X_CHIP_MASK_ALL,
  1282. XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00, 4, 0x00000001 },
  1283. { BNX2X_CHIP_MASK_ALL,
  1284. XCM_REG_WU_DA_CNT_CMD00, 4, 0x00000003 },
  1285. { BNX2X_CHIP_MASK_ALL,
  1286. XCM_REG_GLB_DEL_ACK_MAX_CNT_0, 4, 0x000000ff },
  1287. { BNX2X_CHIP_MASK_ALL,
  1288. NIG_REG_LLH0_T_BIT, 4, 0x00000001 },
  1289. /* 20 */ { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1290. NIG_REG_EMAC0_IN_EN, 4, 0x00000001 },
  1291. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1292. NIG_REG_BMAC0_IN_EN, 4, 0x00000001 },
  1293. { BNX2X_CHIP_MASK_ALL,
  1294. NIG_REG_XCM0_OUT_EN, 4, 0x00000001 },
  1295. { BNX2X_CHIP_MASK_ALL,
  1296. NIG_REG_BRB0_OUT_EN, 4, 0x00000001 },
  1297. { BNX2X_CHIP_MASK_ALL,
  1298. NIG_REG_LLH0_XCM_MASK, 4, 0x00000007 },
  1299. { BNX2X_CHIP_MASK_ALL,
  1300. NIG_REG_LLH0_ACPI_PAT_6_LEN, 68, 0x000000ff },
  1301. { BNX2X_CHIP_MASK_ALL,
  1302. NIG_REG_LLH0_ACPI_PAT_0_CRC, 68, 0xffffffff },
  1303. { BNX2X_CHIP_MASK_ALL,
  1304. NIG_REG_LLH0_DEST_MAC_0_0, 160, 0xffffffff },
  1305. { BNX2X_CHIP_MASK_ALL,
  1306. NIG_REG_LLH0_DEST_IP_0_1, 160, 0xffffffff },
  1307. { BNX2X_CHIP_MASK_ALL,
  1308. NIG_REG_LLH0_IPV4_IPV6_0, 160, 0x00000001 },
  1309. /* 30 */ { BNX2X_CHIP_MASK_ALL,
  1310. NIG_REG_LLH0_DEST_UDP_0, 160, 0x0000ffff },
  1311. { BNX2X_CHIP_MASK_ALL,
  1312. NIG_REG_LLH0_DEST_TCP_0, 160, 0x0000ffff },
  1313. { BNX2X_CHIP_MASK_ALL,
  1314. NIG_REG_LLH0_VLAN_ID_0, 160, 0x00000fff },
  1315. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1316. NIG_REG_XGXS_SERDES0_MODE_SEL, 4, 0x00000001 },
  1317. { BNX2X_CHIP_MASK_ALL,
  1318. NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0, 4, 0x00000001},
  1319. { BNX2X_CHIP_MASK_ALL,
  1320. NIG_REG_STATUS_INTERRUPT_PORT0, 4, 0x07ffffff },
  1321. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1322. NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST, 24, 0x00000001 },
  1323. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1324. NIG_REG_SERDES0_CTRL_PHY_ADDR, 16, 0x0000001f },
  1325. { BNX2X_CHIP_MASK_ALL, 0xffffffff, 0, 0x00000000 }
  1326. };
  1327. if (!netif_running(bp->dev))
  1328. return rc;
  1329. if (CHIP_IS_E1(bp))
  1330. hw = BNX2X_CHIP_MASK_E1;
  1331. else if (CHIP_IS_E1H(bp))
  1332. hw = BNX2X_CHIP_MASK_E1H;
  1333. else if (CHIP_IS_E2(bp))
  1334. hw = BNX2X_CHIP_MASK_E2;
  1335. else if (CHIP_IS_E3B0(bp))
  1336. hw = BNX2X_CHIP_MASK_E3B0;
  1337. else /* e3 A0 */
  1338. hw = BNX2X_CHIP_MASK_E3;
  1339. /* Repeat the test twice:
  1340. First by writing 0x00000000, second by writing 0xffffffff */
  1341. for (idx = 0; idx < 2; idx++) {
  1342. switch (idx) {
  1343. case 0:
  1344. wr_val = 0;
  1345. break;
  1346. case 1:
  1347. wr_val = 0xffffffff;
  1348. break;
  1349. }
  1350. for (i = 0; reg_tbl[i].offset0 != 0xffffffff; i++) {
  1351. u32 offset, mask, save_val, val;
  1352. if (!(hw & reg_tbl[i].hw))
  1353. continue;
  1354. offset = reg_tbl[i].offset0 + port*reg_tbl[i].offset1;
  1355. mask = reg_tbl[i].mask;
  1356. save_val = REG_RD(bp, offset);
  1357. REG_WR(bp, offset, wr_val & mask);
  1358. val = REG_RD(bp, offset);
  1359. /* Restore the original register's value */
  1360. REG_WR(bp, offset, save_val);
  1361. /* verify value is as expected */
  1362. if ((val & mask) != (wr_val & mask)) {
  1363. DP(NETIF_MSG_HW,
  1364. "offset 0x%x: val 0x%x != 0x%x mask 0x%x\n",
  1365. offset, val, wr_val, mask);
  1366. goto test_reg_exit;
  1367. }
  1368. }
  1369. }
  1370. rc = 0;
  1371. test_reg_exit:
  1372. return rc;
  1373. }
  1374. static int bnx2x_test_memory(struct bnx2x *bp)
  1375. {
  1376. int i, j, rc = -ENODEV;
  1377. u32 val, index;
  1378. static const struct {
  1379. u32 offset;
  1380. int size;
  1381. } mem_tbl[] = {
  1382. { CCM_REG_XX_DESCR_TABLE, CCM_REG_XX_DESCR_TABLE_SIZE },
  1383. { CFC_REG_ACTIVITY_COUNTER, CFC_REG_ACTIVITY_COUNTER_SIZE },
  1384. { CFC_REG_LINK_LIST, CFC_REG_LINK_LIST_SIZE },
  1385. { DMAE_REG_CMD_MEM, DMAE_REG_CMD_MEM_SIZE },
  1386. { TCM_REG_XX_DESCR_TABLE, TCM_REG_XX_DESCR_TABLE_SIZE },
  1387. { UCM_REG_XX_DESCR_TABLE, UCM_REG_XX_DESCR_TABLE_SIZE },
  1388. { XCM_REG_XX_DESCR_TABLE, XCM_REG_XX_DESCR_TABLE_SIZE },
  1389. { 0xffffffff, 0 }
  1390. };
  1391. static const struct {
  1392. char *name;
  1393. u32 offset;
  1394. u32 hw_mask[BNX2X_CHIP_MAX_OFST];
  1395. } prty_tbl[] = {
  1396. { "CCM_PRTY_STS", CCM_REG_CCM_PRTY_STS,
  1397. {0x3ffc0, 0, 0, 0} },
  1398. { "CFC_PRTY_STS", CFC_REG_CFC_PRTY_STS,
  1399. {0x2, 0x2, 0, 0} },
  1400. { "DMAE_PRTY_STS", DMAE_REG_DMAE_PRTY_STS,
  1401. {0, 0, 0, 0} },
  1402. { "TCM_PRTY_STS", TCM_REG_TCM_PRTY_STS,
  1403. {0x3ffc0, 0, 0, 0} },
  1404. { "UCM_PRTY_STS", UCM_REG_UCM_PRTY_STS,
  1405. {0x3ffc0, 0, 0, 0} },
  1406. { "XCM_PRTY_STS", XCM_REG_XCM_PRTY_STS,
  1407. {0x3ffc1, 0, 0, 0} },
  1408. { NULL, 0xffffffff, {0, 0, 0, 0} }
  1409. };
  1410. if (!netif_running(bp->dev))
  1411. return rc;
  1412. if (CHIP_IS_E1(bp))
  1413. index = BNX2X_CHIP_E1_OFST;
  1414. else if (CHIP_IS_E1H(bp))
  1415. index = BNX2X_CHIP_E1H_OFST;
  1416. else if (CHIP_IS_E2(bp))
  1417. index = BNX2X_CHIP_E2_OFST;
  1418. else /* e3 */
  1419. index = BNX2X_CHIP_E3_OFST;
  1420. /* pre-Check the parity status */
  1421. for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
  1422. val = REG_RD(bp, prty_tbl[i].offset);
  1423. if (val & ~(prty_tbl[i].hw_mask[index])) {
  1424. DP(NETIF_MSG_HW,
  1425. "%s is 0x%x\n", prty_tbl[i].name, val);
  1426. goto test_mem_exit;
  1427. }
  1428. }
  1429. /* Go through all the memories */
  1430. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++)
  1431. for (j = 0; j < mem_tbl[i].size; j++)
  1432. REG_RD(bp, mem_tbl[i].offset + j*4);
  1433. /* Check the parity status */
  1434. for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
  1435. val = REG_RD(bp, prty_tbl[i].offset);
  1436. if (val & ~(prty_tbl[i].hw_mask[index])) {
  1437. DP(NETIF_MSG_HW,
  1438. "%s is 0x%x\n", prty_tbl[i].name, val);
  1439. goto test_mem_exit;
  1440. }
  1441. }
  1442. rc = 0;
  1443. test_mem_exit:
  1444. return rc;
  1445. }
  1446. static void bnx2x_wait_for_link(struct bnx2x *bp, u8 link_up, u8 is_serdes)
  1447. {
  1448. int cnt = 1400;
  1449. if (link_up) {
  1450. while (bnx2x_link_test(bp, is_serdes) && cnt--)
  1451. msleep(20);
  1452. if (cnt <= 0 && bnx2x_link_test(bp, is_serdes))
  1453. DP(NETIF_MSG_LINK, "Timeout waiting for link up\n");
  1454. }
  1455. }
  1456. static int bnx2x_run_loopback(struct bnx2x *bp, int loopback_mode)
  1457. {
  1458. unsigned int pkt_size, num_pkts, i;
  1459. struct sk_buff *skb;
  1460. unsigned char *packet;
  1461. struct bnx2x_fastpath *fp_rx = &bp->fp[0];
  1462. struct bnx2x_fastpath *fp_tx = &bp->fp[0];
  1463. struct bnx2x_fp_txdata *txdata = &fp_tx->txdata[0];
  1464. u16 tx_start_idx, tx_idx;
  1465. u16 rx_start_idx, rx_idx;
  1466. u16 pkt_prod, bd_prod, rx_comp_cons;
  1467. struct sw_tx_bd *tx_buf;
  1468. struct eth_tx_start_bd *tx_start_bd;
  1469. struct eth_tx_parse_bd_e1x *pbd_e1x = NULL;
  1470. struct eth_tx_parse_bd_e2 *pbd_e2 = NULL;
  1471. dma_addr_t mapping;
  1472. union eth_rx_cqe *cqe;
  1473. u8 cqe_fp_flags, cqe_fp_type;
  1474. struct sw_rx_bd *rx_buf;
  1475. u16 len;
  1476. int rc = -ENODEV;
  1477. u8 *data;
  1478. struct netdev_queue *txq = netdev_get_tx_queue(bp->dev, txdata->txq_index);
  1479. /* check the loopback mode */
  1480. switch (loopback_mode) {
  1481. case BNX2X_PHY_LOOPBACK:
  1482. if (bp->link_params.loopback_mode != LOOPBACK_XGXS)
  1483. return -EINVAL;
  1484. break;
  1485. case BNX2X_MAC_LOOPBACK:
  1486. if (CHIP_IS_E3(bp)) {
  1487. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  1488. if (bp->port.supported[cfg_idx] &
  1489. (SUPPORTED_10000baseT_Full |
  1490. SUPPORTED_20000baseMLD2_Full |
  1491. SUPPORTED_20000baseKR2_Full))
  1492. bp->link_params.loopback_mode = LOOPBACK_XMAC;
  1493. else
  1494. bp->link_params.loopback_mode = LOOPBACK_UMAC;
  1495. } else
  1496. bp->link_params.loopback_mode = LOOPBACK_BMAC;
  1497. bnx2x_phy_init(&bp->link_params, &bp->link_vars);
  1498. break;
  1499. default:
  1500. return -EINVAL;
  1501. }
  1502. /* prepare the loopback packet */
  1503. pkt_size = (((bp->dev->mtu < ETH_MAX_PACKET_SIZE) ?
  1504. bp->dev->mtu : ETH_MAX_PACKET_SIZE) + ETH_HLEN);
  1505. skb = netdev_alloc_skb(bp->dev, fp_rx->rx_buf_size);
  1506. if (!skb) {
  1507. rc = -ENOMEM;
  1508. goto test_loopback_exit;
  1509. }
  1510. packet = skb_put(skb, pkt_size);
  1511. memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
  1512. memset(packet + ETH_ALEN, 0, ETH_ALEN);
  1513. memset(packet + 2*ETH_ALEN, 0x77, (ETH_HLEN - 2*ETH_ALEN));
  1514. for (i = ETH_HLEN; i < pkt_size; i++)
  1515. packet[i] = (unsigned char) (i & 0xff);
  1516. mapping = dma_map_single(&bp->pdev->dev, skb->data,
  1517. skb_headlen(skb), DMA_TO_DEVICE);
  1518. if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
  1519. rc = -ENOMEM;
  1520. dev_kfree_skb(skb);
  1521. BNX2X_ERR("Unable to map SKB\n");
  1522. goto test_loopback_exit;
  1523. }
  1524. /* send the loopback packet */
  1525. num_pkts = 0;
  1526. tx_start_idx = le16_to_cpu(*txdata->tx_cons_sb);
  1527. rx_start_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
  1528. netdev_tx_sent_queue(txq, skb->len);
  1529. pkt_prod = txdata->tx_pkt_prod++;
  1530. tx_buf = &txdata->tx_buf_ring[TX_BD(pkt_prod)];
  1531. tx_buf->first_bd = txdata->tx_bd_prod;
  1532. tx_buf->skb = skb;
  1533. tx_buf->flags = 0;
  1534. bd_prod = TX_BD(txdata->tx_bd_prod);
  1535. tx_start_bd = &txdata->tx_desc_ring[bd_prod].start_bd;
  1536. tx_start_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
  1537. tx_start_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
  1538. tx_start_bd->nbd = cpu_to_le16(2); /* start + pbd */
  1539. tx_start_bd->nbytes = cpu_to_le16(skb_headlen(skb));
  1540. tx_start_bd->vlan_or_ethertype = cpu_to_le16(pkt_prod);
  1541. tx_start_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
  1542. SET_FLAG(tx_start_bd->general_data,
  1543. ETH_TX_START_BD_ETH_ADDR_TYPE,
  1544. UNICAST_ADDRESS);
  1545. SET_FLAG(tx_start_bd->general_data,
  1546. ETH_TX_START_BD_HDR_NBDS,
  1547. 1);
  1548. /* turn on parsing and get a BD */
  1549. bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
  1550. pbd_e1x = &txdata->tx_desc_ring[bd_prod].parse_bd_e1x;
  1551. pbd_e2 = &txdata->tx_desc_ring[bd_prod].parse_bd_e2;
  1552. memset(pbd_e2, 0, sizeof(struct eth_tx_parse_bd_e2));
  1553. memset(pbd_e1x, 0, sizeof(struct eth_tx_parse_bd_e1x));
  1554. wmb();
  1555. txdata->tx_db.data.prod += 2;
  1556. barrier();
  1557. DOORBELL(bp, txdata->cid, txdata->tx_db.raw);
  1558. mmiowb();
  1559. barrier();
  1560. num_pkts++;
  1561. txdata->tx_bd_prod += 2; /* start + pbd */
  1562. udelay(100);
  1563. tx_idx = le16_to_cpu(*txdata->tx_cons_sb);
  1564. if (tx_idx != tx_start_idx + num_pkts)
  1565. goto test_loopback_exit;
  1566. /* Unlike HC IGU won't generate an interrupt for status block
  1567. * updates that have been performed while interrupts were
  1568. * disabled.
  1569. */
  1570. if (bp->common.int_block == INT_BLOCK_IGU) {
  1571. /* Disable local BHes to prevent a dead-lock situation between
  1572. * sch_direct_xmit() and bnx2x_run_loopback() (calling
  1573. * bnx2x_tx_int()), as both are taking netif_tx_lock().
  1574. */
  1575. local_bh_disable();
  1576. bnx2x_tx_int(bp, txdata);
  1577. local_bh_enable();
  1578. }
  1579. rx_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
  1580. if (rx_idx != rx_start_idx + num_pkts)
  1581. goto test_loopback_exit;
  1582. rx_comp_cons = le16_to_cpu(fp_rx->rx_comp_cons);
  1583. cqe = &fp_rx->rx_comp_ring[RCQ_BD(rx_comp_cons)];
  1584. cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
  1585. cqe_fp_type = cqe_fp_flags & ETH_FAST_PATH_RX_CQE_TYPE;
  1586. if (!CQE_TYPE_FAST(cqe_fp_type) || (cqe_fp_flags & ETH_RX_ERROR_FALGS))
  1587. goto test_loopback_rx_exit;
  1588. len = le16_to_cpu(cqe->fast_path_cqe.pkt_len);
  1589. if (len != pkt_size)
  1590. goto test_loopback_rx_exit;
  1591. rx_buf = &fp_rx->rx_buf_ring[RX_BD(fp_rx->rx_bd_cons)];
  1592. dma_sync_single_for_cpu(&bp->pdev->dev,
  1593. dma_unmap_addr(rx_buf, mapping),
  1594. fp_rx->rx_buf_size, DMA_FROM_DEVICE);
  1595. data = rx_buf->data + NET_SKB_PAD + cqe->fast_path_cqe.placement_offset;
  1596. for (i = ETH_HLEN; i < pkt_size; i++)
  1597. if (*(data + i) != (unsigned char) (i & 0xff))
  1598. goto test_loopback_rx_exit;
  1599. rc = 0;
  1600. test_loopback_rx_exit:
  1601. fp_rx->rx_bd_cons = NEXT_RX_IDX(fp_rx->rx_bd_cons);
  1602. fp_rx->rx_bd_prod = NEXT_RX_IDX(fp_rx->rx_bd_prod);
  1603. fp_rx->rx_comp_cons = NEXT_RCQ_IDX(fp_rx->rx_comp_cons);
  1604. fp_rx->rx_comp_prod = NEXT_RCQ_IDX(fp_rx->rx_comp_prod);
  1605. /* Update producers */
  1606. bnx2x_update_rx_prod(bp, fp_rx, fp_rx->rx_bd_prod, fp_rx->rx_comp_prod,
  1607. fp_rx->rx_sge_prod);
  1608. test_loopback_exit:
  1609. bp->link_params.loopback_mode = LOOPBACK_NONE;
  1610. return rc;
  1611. }
  1612. static int bnx2x_test_loopback(struct bnx2x *bp)
  1613. {
  1614. int rc = 0, res;
  1615. if (BP_NOMCP(bp))
  1616. return rc;
  1617. if (!netif_running(bp->dev))
  1618. return BNX2X_LOOPBACK_FAILED;
  1619. bnx2x_netif_stop(bp, 1);
  1620. bnx2x_acquire_phy_lock(bp);
  1621. res = bnx2x_run_loopback(bp, BNX2X_PHY_LOOPBACK);
  1622. if (res) {
  1623. DP(NETIF_MSG_PROBE, " PHY loopback failed (res %d)\n", res);
  1624. rc |= BNX2X_PHY_LOOPBACK_FAILED;
  1625. }
  1626. res = bnx2x_run_loopback(bp, BNX2X_MAC_LOOPBACK);
  1627. if (res) {
  1628. DP(NETIF_MSG_PROBE, " MAC loopback failed (res %d)\n", res);
  1629. rc |= BNX2X_MAC_LOOPBACK_FAILED;
  1630. }
  1631. bnx2x_release_phy_lock(bp);
  1632. bnx2x_netif_start(bp);
  1633. return rc;
  1634. }
  1635. #define CRC32_RESIDUAL 0xdebb20e3
  1636. static int bnx2x_test_nvram(struct bnx2x *bp)
  1637. {
  1638. static const struct {
  1639. int offset;
  1640. int size;
  1641. } nvram_tbl[] = {
  1642. { 0, 0x14 }, /* bootstrap */
  1643. { 0x14, 0xec }, /* dir */
  1644. { 0x100, 0x350 }, /* manuf_info */
  1645. { 0x450, 0xf0 }, /* feature_info */
  1646. { 0x640, 0x64 }, /* upgrade_key_info */
  1647. { 0x708, 0x70 }, /* manuf_key_info */
  1648. { 0, 0 }
  1649. };
  1650. __be32 buf[0x350 / 4];
  1651. u8 *data = (u8 *)buf;
  1652. int i, rc;
  1653. u32 magic, crc;
  1654. if (BP_NOMCP(bp))
  1655. return 0;
  1656. rc = bnx2x_nvram_read(bp, 0, data, 4);
  1657. if (rc) {
  1658. DP(NETIF_MSG_PROBE, "magic value read (rc %d)\n", rc);
  1659. goto test_nvram_exit;
  1660. }
  1661. magic = be32_to_cpu(buf[0]);
  1662. if (magic != 0x669955aa) {
  1663. DP(NETIF_MSG_PROBE, "magic value (0x%08x)\n", magic);
  1664. rc = -ENODEV;
  1665. goto test_nvram_exit;
  1666. }
  1667. for (i = 0; nvram_tbl[i].size; i++) {
  1668. rc = bnx2x_nvram_read(bp, nvram_tbl[i].offset, data,
  1669. nvram_tbl[i].size);
  1670. if (rc) {
  1671. DP(NETIF_MSG_PROBE,
  1672. "nvram_tbl[%d] read data (rc %d)\n", i, rc);
  1673. goto test_nvram_exit;
  1674. }
  1675. crc = ether_crc_le(nvram_tbl[i].size, data);
  1676. if (crc != CRC32_RESIDUAL) {
  1677. DP(NETIF_MSG_PROBE,
  1678. "nvram_tbl[%d] crc value (0x%08x)\n", i, crc);
  1679. rc = -ENODEV;
  1680. goto test_nvram_exit;
  1681. }
  1682. }
  1683. test_nvram_exit:
  1684. return rc;
  1685. }
  1686. /* Send an EMPTY ramrod on the first queue */
  1687. static int bnx2x_test_intr(struct bnx2x *bp)
  1688. {
  1689. struct bnx2x_queue_state_params params = {0};
  1690. if (!netif_running(bp->dev))
  1691. return -ENODEV;
  1692. params.q_obj = &bp->fp->q_obj;
  1693. params.cmd = BNX2X_Q_CMD_EMPTY;
  1694. __set_bit(RAMROD_COMP_WAIT, &params.ramrod_flags);
  1695. return bnx2x_queue_state_change(bp, &params);
  1696. }
  1697. static void bnx2x_self_test(struct net_device *dev,
  1698. struct ethtool_test *etest, u64 *buf)
  1699. {
  1700. struct bnx2x *bp = netdev_priv(dev);
  1701. u8 is_serdes;
  1702. if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
  1703. pr_err("Handling parity error recovery. Try again later\n");
  1704. etest->flags |= ETH_TEST_FL_FAILED;
  1705. return;
  1706. }
  1707. memset(buf, 0, sizeof(u64) * BNX2X_NUM_TESTS);
  1708. if (!netif_running(dev))
  1709. return;
  1710. /* offline tests are not supported in MF mode */
  1711. if (IS_MF(bp))
  1712. etest->flags &= ~ETH_TEST_FL_OFFLINE;
  1713. is_serdes = (bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) > 0;
  1714. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  1715. int port = BP_PORT(bp);
  1716. u32 val;
  1717. u8 link_up;
  1718. /* save current value of input enable for TX port IF */
  1719. val = REG_RD(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4);
  1720. /* disable input for TX port IF */
  1721. REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, 0);
  1722. link_up = bp->link_vars.link_up;
  1723. bnx2x_nic_unload(bp, UNLOAD_NORMAL);
  1724. bnx2x_nic_load(bp, LOAD_DIAG);
  1725. /* wait until link state is restored */
  1726. bnx2x_wait_for_link(bp, 1, is_serdes);
  1727. if (bnx2x_test_registers(bp) != 0) {
  1728. buf[0] = 1;
  1729. etest->flags |= ETH_TEST_FL_FAILED;
  1730. }
  1731. if (bnx2x_test_memory(bp) != 0) {
  1732. buf[1] = 1;
  1733. etest->flags |= ETH_TEST_FL_FAILED;
  1734. }
  1735. buf[2] = bnx2x_test_loopback(bp);
  1736. if (buf[2] != 0)
  1737. etest->flags |= ETH_TEST_FL_FAILED;
  1738. bnx2x_nic_unload(bp, UNLOAD_NORMAL);
  1739. /* restore input for TX port IF */
  1740. REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, val);
  1741. bnx2x_nic_load(bp, LOAD_NORMAL);
  1742. /* wait until link state is restored */
  1743. bnx2x_wait_for_link(bp, link_up, is_serdes);
  1744. }
  1745. if (bnx2x_test_nvram(bp) != 0) {
  1746. buf[3] = 1;
  1747. etest->flags |= ETH_TEST_FL_FAILED;
  1748. }
  1749. if (bnx2x_test_intr(bp) != 0) {
  1750. buf[4] = 1;
  1751. etest->flags |= ETH_TEST_FL_FAILED;
  1752. }
  1753. if (bnx2x_link_test(bp, is_serdes) != 0) {
  1754. buf[5] = 1;
  1755. etest->flags |= ETH_TEST_FL_FAILED;
  1756. }
  1757. #ifdef BNX2X_EXTRA_DEBUG
  1758. bnx2x_panic_dump(bp);
  1759. #endif
  1760. }
  1761. #define IS_PORT_STAT(i) \
  1762. ((bnx2x_stats_arr[i].flags & STATS_FLAGS_BOTH) == STATS_FLAGS_PORT)
  1763. #define IS_FUNC_STAT(i) (bnx2x_stats_arr[i].flags & STATS_FLAGS_FUNC)
  1764. #define IS_MF_MODE_STAT(bp) \
  1765. (IS_MF(bp) && !(bp->msg_enable & BNX2X_MSG_STATS))
  1766. /* ethtool statistics are displayed for all regular ethernet queues and the
  1767. * fcoe L2 queue if not disabled
  1768. */
  1769. static inline int bnx2x_num_stat_queues(struct bnx2x *bp)
  1770. {
  1771. return BNX2X_NUM_ETH_QUEUES(bp);
  1772. }
  1773. static int bnx2x_get_sset_count(struct net_device *dev, int stringset)
  1774. {
  1775. struct bnx2x *bp = netdev_priv(dev);
  1776. int i, num_stats;
  1777. switch (stringset) {
  1778. case ETH_SS_STATS:
  1779. if (is_multi(bp)) {
  1780. num_stats = bnx2x_num_stat_queues(bp) *
  1781. BNX2X_NUM_Q_STATS;
  1782. if (!IS_MF_MODE_STAT(bp))
  1783. num_stats += BNX2X_NUM_STATS;
  1784. } else {
  1785. if (IS_MF_MODE_STAT(bp)) {
  1786. num_stats = 0;
  1787. for (i = 0; i < BNX2X_NUM_STATS; i++)
  1788. if (IS_FUNC_STAT(i))
  1789. num_stats++;
  1790. } else
  1791. num_stats = BNX2X_NUM_STATS;
  1792. }
  1793. return num_stats;
  1794. case ETH_SS_TEST:
  1795. return BNX2X_NUM_TESTS;
  1796. default:
  1797. return -EINVAL;
  1798. }
  1799. }
  1800. static void bnx2x_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  1801. {
  1802. struct bnx2x *bp = netdev_priv(dev);
  1803. int i, j, k;
  1804. char queue_name[MAX_QUEUE_NAME_LEN+1];
  1805. switch (stringset) {
  1806. case ETH_SS_STATS:
  1807. if (is_multi(bp)) {
  1808. k = 0;
  1809. for_each_eth_queue(bp, i) {
  1810. memset(queue_name, 0, sizeof(queue_name));
  1811. sprintf(queue_name, "%d", i);
  1812. for (j = 0; j < BNX2X_NUM_Q_STATS; j++)
  1813. snprintf(buf + (k + j)*ETH_GSTRING_LEN,
  1814. ETH_GSTRING_LEN,
  1815. bnx2x_q_stats_arr[j].string,
  1816. queue_name);
  1817. k += BNX2X_NUM_Q_STATS;
  1818. }
  1819. if (IS_MF_MODE_STAT(bp))
  1820. break;
  1821. for (j = 0; j < BNX2X_NUM_STATS; j++)
  1822. strcpy(buf + (k + j)*ETH_GSTRING_LEN,
  1823. bnx2x_stats_arr[j].string);
  1824. } else {
  1825. for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
  1826. if (IS_MF_MODE_STAT(bp) && IS_PORT_STAT(i))
  1827. continue;
  1828. strcpy(buf + j*ETH_GSTRING_LEN,
  1829. bnx2x_stats_arr[i].string);
  1830. j++;
  1831. }
  1832. }
  1833. break;
  1834. case ETH_SS_TEST:
  1835. memcpy(buf, bnx2x_tests_str_arr, sizeof(bnx2x_tests_str_arr));
  1836. break;
  1837. }
  1838. }
  1839. static void bnx2x_get_ethtool_stats(struct net_device *dev,
  1840. struct ethtool_stats *stats, u64 *buf)
  1841. {
  1842. struct bnx2x *bp = netdev_priv(dev);
  1843. u32 *hw_stats, *offset;
  1844. int i, j, k;
  1845. if (is_multi(bp)) {
  1846. k = 0;
  1847. for_each_eth_queue(bp, i) {
  1848. hw_stats = (u32 *)&bp->fp[i].eth_q_stats;
  1849. for (j = 0; j < BNX2X_NUM_Q_STATS; j++) {
  1850. if (bnx2x_q_stats_arr[j].size == 0) {
  1851. /* skip this counter */
  1852. buf[k + j] = 0;
  1853. continue;
  1854. }
  1855. offset = (hw_stats +
  1856. bnx2x_q_stats_arr[j].offset);
  1857. if (bnx2x_q_stats_arr[j].size == 4) {
  1858. /* 4-byte counter */
  1859. buf[k + j] = (u64) *offset;
  1860. continue;
  1861. }
  1862. /* 8-byte counter */
  1863. buf[k + j] = HILO_U64(*offset, *(offset + 1));
  1864. }
  1865. k += BNX2X_NUM_Q_STATS;
  1866. }
  1867. if (IS_MF_MODE_STAT(bp))
  1868. return;
  1869. hw_stats = (u32 *)&bp->eth_stats;
  1870. for (j = 0; j < BNX2X_NUM_STATS; j++) {
  1871. if (bnx2x_stats_arr[j].size == 0) {
  1872. /* skip this counter */
  1873. buf[k + j] = 0;
  1874. continue;
  1875. }
  1876. offset = (hw_stats + bnx2x_stats_arr[j].offset);
  1877. if (bnx2x_stats_arr[j].size == 4) {
  1878. /* 4-byte counter */
  1879. buf[k + j] = (u64) *offset;
  1880. continue;
  1881. }
  1882. /* 8-byte counter */
  1883. buf[k + j] = HILO_U64(*offset, *(offset + 1));
  1884. }
  1885. } else {
  1886. hw_stats = (u32 *)&bp->eth_stats;
  1887. for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
  1888. if (IS_MF_MODE_STAT(bp) && IS_PORT_STAT(i))
  1889. continue;
  1890. if (bnx2x_stats_arr[i].size == 0) {
  1891. /* skip this counter */
  1892. buf[j] = 0;
  1893. j++;
  1894. continue;
  1895. }
  1896. offset = (hw_stats + bnx2x_stats_arr[i].offset);
  1897. if (bnx2x_stats_arr[i].size == 4) {
  1898. /* 4-byte counter */
  1899. buf[j] = (u64) *offset;
  1900. j++;
  1901. continue;
  1902. }
  1903. /* 8-byte counter */
  1904. buf[j] = HILO_U64(*offset, *(offset + 1));
  1905. j++;
  1906. }
  1907. }
  1908. }
  1909. static int bnx2x_set_phys_id(struct net_device *dev,
  1910. enum ethtool_phys_id_state state)
  1911. {
  1912. struct bnx2x *bp = netdev_priv(dev);
  1913. if (!netif_running(dev))
  1914. return -EAGAIN;
  1915. if (!bp->port.pmf)
  1916. return -EOPNOTSUPP;
  1917. switch (state) {
  1918. case ETHTOOL_ID_ACTIVE:
  1919. return 1; /* cycle on/off once per second */
  1920. case ETHTOOL_ID_ON:
  1921. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  1922. LED_MODE_ON, SPEED_1000);
  1923. break;
  1924. case ETHTOOL_ID_OFF:
  1925. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  1926. LED_MODE_FRONT_PANEL_OFF, 0);
  1927. break;
  1928. case ETHTOOL_ID_INACTIVE:
  1929. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  1930. LED_MODE_OPER,
  1931. bp->link_vars.line_speed);
  1932. }
  1933. return 0;
  1934. }
  1935. static int bnx2x_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  1936. u32 *rules __always_unused)
  1937. {
  1938. struct bnx2x *bp = netdev_priv(dev);
  1939. switch (info->cmd) {
  1940. case ETHTOOL_GRXRINGS:
  1941. info->data = BNX2X_NUM_ETH_QUEUES(bp);
  1942. return 0;
  1943. default:
  1944. return -EOPNOTSUPP;
  1945. }
  1946. }
  1947. static int bnx2x_get_rxfh_indir(struct net_device *dev,
  1948. struct ethtool_rxfh_indir *indir)
  1949. {
  1950. struct bnx2x *bp = netdev_priv(dev);
  1951. size_t copy_size =
  1952. min_t(size_t, indir->size, T_ETH_INDIRECTION_TABLE_SIZE);
  1953. u8 ind_table[T_ETH_INDIRECTION_TABLE_SIZE] = {0};
  1954. size_t i;
  1955. if (bp->multi_mode == ETH_RSS_MODE_DISABLED)
  1956. return -EOPNOTSUPP;
  1957. /* Get the current configuration of the RSS indirection table */
  1958. bnx2x_get_rss_ind_table(&bp->rss_conf_obj, ind_table);
  1959. /*
  1960. * We can't use a memcpy() as an internal storage of an
  1961. * indirection table is a u8 array while indir->ring_index
  1962. * points to an array of u32.
  1963. *
  1964. * Indirection table contains the FW Client IDs, so we need to
  1965. * align the returned table to the Client ID of the leading RSS
  1966. * queue.
  1967. */
  1968. for (i = 0; i < copy_size; i++)
  1969. indir->ring_index[i] = ind_table[i] - bp->fp->cl_id;
  1970. indir->size = T_ETH_INDIRECTION_TABLE_SIZE;
  1971. return 0;
  1972. }
  1973. static int bnx2x_set_rxfh_indir(struct net_device *dev,
  1974. const struct ethtool_rxfh_indir *indir)
  1975. {
  1976. struct bnx2x *bp = netdev_priv(dev);
  1977. size_t i;
  1978. u8 ind_table[T_ETH_INDIRECTION_TABLE_SIZE] = {0};
  1979. u32 num_eth_queues = BNX2X_NUM_ETH_QUEUES(bp);
  1980. if (bp->multi_mode == ETH_RSS_MODE_DISABLED)
  1981. return -EOPNOTSUPP;
  1982. /* validate the size */
  1983. if (indir->size != T_ETH_INDIRECTION_TABLE_SIZE)
  1984. return -EINVAL;
  1985. for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++) {
  1986. /* validate the indices */
  1987. if (indir->ring_index[i] >= num_eth_queues)
  1988. return -EINVAL;
  1989. /*
  1990. * The same as in bnx2x_get_rxfh_indir: we can't use a memcpy()
  1991. * as an internal storage of an indirection table is a u8 array
  1992. * while indir->ring_index points to an array of u32.
  1993. *
  1994. * Indirection table contains the FW Client IDs, so we need to
  1995. * align the received table to the Client ID of the leading RSS
  1996. * queue
  1997. */
  1998. ind_table[i] = indir->ring_index[i] + bp->fp->cl_id;
  1999. }
  2000. return bnx2x_config_rss_pf(bp, ind_table, false);
  2001. }
  2002. static const struct ethtool_ops bnx2x_ethtool_ops = {
  2003. .get_settings = bnx2x_get_settings,
  2004. .set_settings = bnx2x_set_settings,
  2005. .get_drvinfo = bnx2x_get_drvinfo,
  2006. .get_regs_len = bnx2x_get_regs_len,
  2007. .get_regs = bnx2x_get_regs,
  2008. .get_wol = bnx2x_get_wol,
  2009. .set_wol = bnx2x_set_wol,
  2010. .get_msglevel = bnx2x_get_msglevel,
  2011. .set_msglevel = bnx2x_set_msglevel,
  2012. .nway_reset = bnx2x_nway_reset,
  2013. .get_link = bnx2x_get_link,
  2014. .get_eeprom_len = bnx2x_get_eeprom_len,
  2015. .get_eeprom = bnx2x_get_eeprom,
  2016. .set_eeprom = bnx2x_set_eeprom,
  2017. .get_coalesce = bnx2x_get_coalesce,
  2018. .set_coalesce = bnx2x_set_coalesce,
  2019. .get_ringparam = bnx2x_get_ringparam,
  2020. .set_ringparam = bnx2x_set_ringparam,
  2021. .get_pauseparam = bnx2x_get_pauseparam,
  2022. .set_pauseparam = bnx2x_set_pauseparam,
  2023. .self_test = bnx2x_self_test,
  2024. .get_sset_count = bnx2x_get_sset_count,
  2025. .get_strings = bnx2x_get_strings,
  2026. .set_phys_id = bnx2x_set_phys_id,
  2027. .get_ethtool_stats = bnx2x_get_ethtool_stats,
  2028. .get_rxnfc = bnx2x_get_rxnfc,
  2029. .get_rxfh_indir = bnx2x_get_rxfh_indir,
  2030. .set_rxfh_indir = bnx2x_set_rxfh_indir,
  2031. };
  2032. void bnx2x_set_ethtool_ops(struct net_device *netdev)
  2033. {
  2034. SET_ETHTOOL_OPS(netdev, &bnx2x_ethtool_ops);
  2035. }