bfin_5xx.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596
  1. /*
  2. * Blackfin On-Chip Serial Driver
  3. *
  4. * Copyright 2006-2010 Analog Devices Inc.
  5. *
  6. * Enter bugs at http://blackfin.uclinux.org/
  7. *
  8. * Licensed under the GPL-2 or later.
  9. */
  10. #if defined(CONFIG_SERIAL_BFIN_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  11. #define SUPPORT_SYSRQ
  12. #endif
  13. #define DRIVER_NAME "bfin-uart"
  14. #define pr_fmt(fmt) DRIVER_NAME ": " fmt
  15. #include <linux/module.h>
  16. #include <linux/ioport.h>
  17. #include <linux/gfp.h>
  18. #include <linux/io.h>
  19. #include <linux/init.h>
  20. #include <linux/console.h>
  21. #include <linux/sysrq.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/tty.h>
  24. #include <linux/tty_flip.h>
  25. #include <linux/serial_core.h>
  26. #include <linux/gpio.h>
  27. #include <linux/irq.h>
  28. #include <linux/kgdb.h>
  29. #include <linux/slab.h>
  30. #include <linux/dma-mapping.h>
  31. #include <asm/portmux.h>
  32. #include <asm/cacheflush.h>
  33. #include <asm/dma.h>
  34. #define port_membase(uart) (((struct bfin_serial_port *)(uart))->port.membase)
  35. #define get_lsr_cache(uart) (((struct bfin_serial_port *)(uart))->lsr)
  36. #define put_lsr_cache(uart, v) (((struct bfin_serial_port *)(uart))->lsr = (v))
  37. #include <asm/bfin_serial.h>
  38. #ifdef CONFIG_SERIAL_BFIN_MODULE
  39. # undef CONFIG_EARLY_PRINTK
  40. #endif
  41. #ifdef CONFIG_SERIAL_BFIN_MODULE
  42. # undef CONFIG_EARLY_PRINTK
  43. #endif
  44. /* UART name and device definitions */
  45. #define BFIN_SERIAL_DEV_NAME "ttyBF"
  46. #define BFIN_SERIAL_MAJOR 204
  47. #define BFIN_SERIAL_MINOR 64
  48. static struct bfin_serial_port *bfin_serial_ports[BFIN_UART_NR_PORTS];
  49. #if defined(CONFIG_KGDB_SERIAL_CONSOLE) || \
  50. defined(CONFIG_KGDB_SERIAL_CONSOLE_MODULE)
  51. # ifndef CONFIG_SERIAL_BFIN_PIO
  52. # error KGDB only support UART in PIO mode.
  53. # endif
  54. static int kgdboc_port_line;
  55. static int kgdboc_break_enabled;
  56. #endif
  57. /*
  58. * Setup for console. Argument comes from the menuconfig
  59. */
  60. #define DMA_RX_XCOUNT 512
  61. #define DMA_RX_YCOUNT (PAGE_SIZE / DMA_RX_XCOUNT)
  62. #define DMA_RX_FLUSH_JIFFIES (HZ / 50)
  63. #ifdef CONFIG_SERIAL_BFIN_DMA
  64. static void bfin_serial_dma_tx_chars(struct bfin_serial_port *uart);
  65. #else
  66. static void bfin_serial_tx_chars(struct bfin_serial_port *uart);
  67. #endif
  68. static void bfin_serial_reset_irda(struct uart_port *port);
  69. #if defined(CONFIG_SERIAL_BFIN_CTSRTS) || \
  70. defined(CONFIG_SERIAL_BFIN_HARD_CTSRTS)
  71. static unsigned int bfin_serial_get_mctrl(struct uart_port *port)
  72. {
  73. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  74. if (uart->cts_pin < 0)
  75. return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
  76. /* CTS PIN is negative assertive. */
  77. if (UART_GET_CTS(uart))
  78. return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
  79. else
  80. return TIOCM_DSR | TIOCM_CAR;
  81. }
  82. static void bfin_serial_set_mctrl(struct uart_port *port, unsigned int mctrl)
  83. {
  84. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  85. if (uart->rts_pin < 0)
  86. return;
  87. /* RTS PIN is negative assertive. */
  88. if (mctrl & TIOCM_RTS)
  89. UART_ENABLE_RTS(uart);
  90. else
  91. UART_DISABLE_RTS(uart);
  92. }
  93. /*
  94. * Handle any change of modem status signal.
  95. */
  96. static irqreturn_t bfin_serial_mctrl_cts_int(int irq, void *dev_id)
  97. {
  98. struct bfin_serial_port *uart = dev_id;
  99. unsigned int status;
  100. status = bfin_serial_get_mctrl(&uart->port);
  101. uart_handle_cts_change(&uart->port, status & TIOCM_CTS);
  102. #ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
  103. uart->scts = 1;
  104. UART_CLEAR_SCTS(uart);
  105. UART_CLEAR_IER(uart, EDSSI);
  106. #endif
  107. return IRQ_HANDLED;
  108. }
  109. #else
  110. static unsigned int bfin_serial_get_mctrl(struct uart_port *port)
  111. {
  112. return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
  113. }
  114. static void bfin_serial_set_mctrl(struct uart_port *port, unsigned int mctrl)
  115. {
  116. }
  117. #endif
  118. /*
  119. * interrupts are disabled on entry
  120. */
  121. static void bfin_serial_stop_tx(struct uart_port *port)
  122. {
  123. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  124. #ifdef CONFIG_SERIAL_BFIN_DMA
  125. struct circ_buf *xmit = &uart->port.state->xmit;
  126. #endif
  127. while (!(UART_GET_LSR(uart) & TEMT))
  128. cpu_relax();
  129. #ifdef CONFIG_SERIAL_BFIN_DMA
  130. disable_dma(uart->tx_dma_channel);
  131. xmit->tail = (xmit->tail + uart->tx_count) & (UART_XMIT_SIZE - 1);
  132. uart->port.icount.tx += uart->tx_count;
  133. uart->tx_count = 0;
  134. uart->tx_done = 1;
  135. #else
  136. #ifdef CONFIG_BF54x
  137. /* Clear TFI bit */
  138. UART_PUT_LSR(uart, TFI);
  139. #endif
  140. UART_CLEAR_IER(uart, ETBEI);
  141. #endif
  142. }
  143. /*
  144. * port is locked and interrupts are disabled
  145. */
  146. static void bfin_serial_start_tx(struct uart_port *port)
  147. {
  148. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  149. struct tty_struct *tty = uart->port.state->port.tty;
  150. #ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
  151. if (uart->scts && !(bfin_serial_get_mctrl(&uart->port) & TIOCM_CTS)) {
  152. uart->scts = 0;
  153. uart_handle_cts_change(&uart->port, uart->scts);
  154. }
  155. #endif
  156. /*
  157. * To avoid losting RX interrupt, we reset IR function
  158. * before sending data.
  159. */
  160. if (tty->termios->c_line == N_IRDA)
  161. bfin_serial_reset_irda(port);
  162. #ifdef CONFIG_SERIAL_BFIN_DMA
  163. if (uart->tx_done)
  164. bfin_serial_dma_tx_chars(uart);
  165. #else
  166. UART_SET_IER(uart, ETBEI);
  167. bfin_serial_tx_chars(uart);
  168. #endif
  169. }
  170. /*
  171. * Interrupts are enabled
  172. */
  173. static void bfin_serial_stop_rx(struct uart_port *port)
  174. {
  175. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  176. UART_CLEAR_IER(uart, ERBFI);
  177. }
  178. /*
  179. * Set the modem control timer to fire immediately.
  180. */
  181. static void bfin_serial_enable_ms(struct uart_port *port)
  182. {
  183. }
  184. #if ANOMALY_05000363 && defined(CONFIG_SERIAL_BFIN_PIO)
  185. # define UART_GET_ANOMALY_THRESHOLD(uart) ((uart)->anomaly_threshold)
  186. # define UART_SET_ANOMALY_THRESHOLD(uart, v) ((uart)->anomaly_threshold = (v))
  187. #else
  188. # define UART_GET_ANOMALY_THRESHOLD(uart) 0
  189. # define UART_SET_ANOMALY_THRESHOLD(uart, v)
  190. #endif
  191. #ifdef CONFIG_SERIAL_BFIN_PIO
  192. static void bfin_serial_rx_chars(struct bfin_serial_port *uart)
  193. {
  194. struct tty_struct *tty = NULL;
  195. unsigned int status, ch, flg;
  196. static struct timeval anomaly_start = { .tv_sec = 0 };
  197. status = UART_GET_LSR(uart);
  198. UART_CLEAR_LSR(uart);
  199. ch = UART_GET_CHAR(uart);
  200. uart->port.icount.rx++;
  201. #if defined(CONFIG_KGDB_SERIAL_CONSOLE) || \
  202. defined(CONFIG_KGDB_SERIAL_CONSOLE_MODULE)
  203. if (kgdb_connected && kgdboc_port_line == uart->port.line
  204. && kgdboc_break_enabled)
  205. if (ch == 0x3) {/* Ctrl + C */
  206. kgdb_breakpoint();
  207. return;
  208. }
  209. if (!uart->port.state || !uart->port.state->port.tty)
  210. return;
  211. #endif
  212. tty = uart->port.state->port.tty;
  213. if (ANOMALY_05000363) {
  214. /* The BF533 (and BF561) family of processors have a nice anomaly
  215. * where they continuously generate characters for a "single" break.
  216. * We have to basically ignore this flood until the "next" valid
  217. * character comes across. Due to the nature of the flood, it is
  218. * not possible to reliably catch bytes that are sent too quickly
  219. * after this break. So application code talking to the Blackfin
  220. * which sends a break signal must allow at least 1.5 character
  221. * times after the end of the break for things to stabilize. This
  222. * timeout was picked as it must absolutely be larger than 1
  223. * character time +/- some percent. So 1.5 sounds good. All other
  224. * Blackfin families operate properly. Woo.
  225. */
  226. if (anomaly_start.tv_sec) {
  227. struct timeval curr;
  228. suseconds_t usecs;
  229. if ((~ch & (~ch + 1)) & 0xff)
  230. goto known_good_char;
  231. do_gettimeofday(&curr);
  232. if (curr.tv_sec - anomaly_start.tv_sec > 1)
  233. goto known_good_char;
  234. usecs = 0;
  235. if (curr.tv_sec != anomaly_start.tv_sec)
  236. usecs += USEC_PER_SEC;
  237. usecs += curr.tv_usec - anomaly_start.tv_usec;
  238. if (usecs > UART_GET_ANOMALY_THRESHOLD(uart))
  239. goto known_good_char;
  240. if (ch)
  241. anomaly_start.tv_sec = 0;
  242. else
  243. anomaly_start = curr;
  244. return;
  245. known_good_char:
  246. status &= ~BI;
  247. anomaly_start.tv_sec = 0;
  248. }
  249. }
  250. if (status & BI) {
  251. if (ANOMALY_05000363)
  252. if (bfin_revid() < 5)
  253. do_gettimeofday(&anomaly_start);
  254. uart->port.icount.brk++;
  255. if (uart_handle_break(&uart->port))
  256. goto ignore_char;
  257. status &= ~(PE | FE);
  258. }
  259. if (status & PE)
  260. uart->port.icount.parity++;
  261. if (status & OE)
  262. uart->port.icount.overrun++;
  263. if (status & FE)
  264. uart->port.icount.frame++;
  265. status &= uart->port.read_status_mask;
  266. if (status & BI)
  267. flg = TTY_BREAK;
  268. else if (status & PE)
  269. flg = TTY_PARITY;
  270. else if (status & FE)
  271. flg = TTY_FRAME;
  272. else
  273. flg = TTY_NORMAL;
  274. if (uart_handle_sysrq_char(&uart->port, ch))
  275. goto ignore_char;
  276. uart_insert_char(&uart->port, status, OE, ch, flg);
  277. ignore_char:
  278. tty_flip_buffer_push(tty);
  279. }
  280. static void bfin_serial_tx_chars(struct bfin_serial_port *uart)
  281. {
  282. struct circ_buf *xmit = &uart->port.state->xmit;
  283. if (uart_circ_empty(xmit) || uart_tx_stopped(&uart->port)) {
  284. #ifdef CONFIG_BF54x
  285. /* Clear TFI bit */
  286. UART_PUT_LSR(uart, TFI);
  287. #endif
  288. /* Anomaly notes:
  289. * 05000215 - we always clear ETBEI within last UART TX
  290. * interrupt to end a string. It is always set
  291. * when start a new tx.
  292. */
  293. UART_CLEAR_IER(uart, ETBEI);
  294. return;
  295. }
  296. if (uart->port.x_char) {
  297. UART_PUT_CHAR(uart, uart->port.x_char);
  298. uart->port.icount.tx++;
  299. uart->port.x_char = 0;
  300. }
  301. while ((UART_GET_LSR(uart) & THRE) && xmit->tail != xmit->head) {
  302. UART_PUT_CHAR(uart, xmit->buf[xmit->tail]);
  303. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  304. uart->port.icount.tx++;
  305. }
  306. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  307. uart_write_wakeup(&uart->port);
  308. }
  309. static irqreturn_t bfin_serial_rx_int(int irq, void *dev_id)
  310. {
  311. struct bfin_serial_port *uart = dev_id;
  312. while (UART_GET_LSR(uart) & DR)
  313. bfin_serial_rx_chars(uart);
  314. return IRQ_HANDLED;
  315. }
  316. static irqreturn_t bfin_serial_tx_int(int irq, void *dev_id)
  317. {
  318. struct bfin_serial_port *uart = dev_id;
  319. #ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
  320. if (uart->scts && !(bfin_serial_get_mctrl(&uart->port) & TIOCM_CTS)) {
  321. uart->scts = 0;
  322. uart_handle_cts_change(&uart->port, uart->scts);
  323. }
  324. #endif
  325. spin_lock(&uart->port.lock);
  326. if (UART_GET_LSR(uart) & THRE)
  327. bfin_serial_tx_chars(uart);
  328. spin_unlock(&uart->port.lock);
  329. return IRQ_HANDLED;
  330. }
  331. #endif
  332. #ifdef CONFIG_SERIAL_BFIN_DMA
  333. static void bfin_serial_dma_tx_chars(struct bfin_serial_port *uart)
  334. {
  335. struct circ_buf *xmit = &uart->port.state->xmit;
  336. uart->tx_done = 0;
  337. if (uart_circ_empty(xmit) || uart_tx_stopped(&uart->port)) {
  338. uart->tx_count = 0;
  339. uart->tx_done = 1;
  340. return;
  341. }
  342. if (uart->port.x_char) {
  343. UART_PUT_CHAR(uart, uart->port.x_char);
  344. uart->port.icount.tx++;
  345. uart->port.x_char = 0;
  346. }
  347. uart->tx_count = CIRC_CNT(xmit->head, xmit->tail, UART_XMIT_SIZE);
  348. if (uart->tx_count > (UART_XMIT_SIZE - xmit->tail))
  349. uart->tx_count = UART_XMIT_SIZE - xmit->tail;
  350. blackfin_dcache_flush_range((unsigned long)(xmit->buf+xmit->tail),
  351. (unsigned long)(xmit->buf+xmit->tail+uart->tx_count));
  352. set_dma_config(uart->tx_dma_channel,
  353. set_bfin_dma_config(DIR_READ, DMA_FLOW_STOP,
  354. INTR_ON_BUF,
  355. DIMENSION_LINEAR,
  356. DATA_SIZE_8,
  357. DMA_SYNC_RESTART));
  358. set_dma_start_addr(uart->tx_dma_channel, (unsigned long)(xmit->buf+xmit->tail));
  359. set_dma_x_count(uart->tx_dma_channel, uart->tx_count);
  360. set_dma_x_modify(uart->tx_dma_channel, 1);
  361. SSYNC();
  362. enable_dma(uart->tx_dma_channel);
  363. UART_SET_IER(uart, ETBEI);
  364. }
  365. static void bfin_serial_dma_rx_chars(struct bfin_serial_port *uart)
  366. {
  367. struct tty_struct *tty = uart->port.state->port.tty;
  368. int i, flg, status;
  369. status = UART_GET_LSR(uart);
  370. UART_CLEAR_LSR(uart);
  371. uart->port.icount.rx +=
  372. CIRC_CNT(uart->rx_dma_buf.head, uart->rx_dma_buf.tail,
  373. UART_XMIT_SIZE);
  374. if (status & BI) {
  375. uart->port.icount.brk++;
  376. if (uart_handle_break(&uart->port))
  377. goto dma_ignore_char;
  378. status &= ~(PE | FE);
  379. }
  380. if (status & PE)
  381. uart->port.icount.parity++;
  382. if (status & OE)
  383. uart->port.icount.overrun++;
  384. if (status & FE)
  385. uart->port.icount.frame++;
  386. status &= uart->port.read_status_mask;
  387. if (status & BI)
  388. flg = TTY_BREAK;
  389. else if (status & PE)
  390. flg = TTY_PARITY;
  391. else if (status & FE)
  392. flg = TTY_FRAME;
  393. else
  394. flg = TTY_NORMAL;
  395. for (i = uart->rx_dma_buf.tail; ; i++) {
  396. if (i >= UART_XMIT_SIZE)
  397. i = 0;
  398. if (i == uart->rx_dma_buf.head)
  399. break;
  400. if (!uart_handle_sysrq_char(&uart->port, uart->rx_dma_buf.buf[i]))
  401. uart_insert_char(&uart->port, status, OE,
  402. uart->rx_dma_buf.buf[i], flg);
  403. }
  404. dma_ignore_char:
  405. tty_flip_buffer_push(tty);
  406. }
  407. void bfin_serial_rx_dma_timeout(struct bfin_serial_port *uart)
  408. {
  409. int x_pos, pos;
  410. dma_disable_irq_nosync(uart->rx_dma_channel);
  411. spin_lock_bh(&uart->rx_lock);
  412. /* 2D DMA RX buffer ring is used. Because curr_y_count and
  413. * curr_x_count can't be read as an atomic operation,
  414. * curr_y_count should be read before curr_x_count. When
  415. * curr_x_count is read, curr_y_count may already indicate
  416. * next buffer line. But, the position calculated here is
  417. * still indicate the old line. The wrong position data may
  418. * be smaller than current buffer tail, which cause garbages
  419. * are received if it is not prohibit.
  420. */
  421. uart->rx_dma_nrows = get_dma_curr_ycount(uart->rx_dma_channel);
  422. x_pos = get_dma_curr_xcount(uart->rx_dma_channel);
  423. uart->rx_dma_nrows = DMA_RX_YCOUNT - uart->rx_dma_nrows;
  424. if (uart->rx_dma_nrows == DMA_RX_YCOUNT || x_pos == 0)
  425. uart->rx_dma_nrows = 0;
  426. x_pos = DMA_RX_XCOUNT - x_pos;
  427. if (x_pos == DMA_RX_XCOUNT)
  428. x_pos = 0;
  429. pos = uart->rx_dma_nrows * DMA_RX_XCOUNT + x_pos;
  430. /* Ignore receiving data if new position is in the same line of
  431. * current buffer tail and small.
  432. */
  433. if (pos > uart->rx_dma_buf.tail ||
  434. uart->rx_dma_nrows < (uart->rx_dma_buf.tail/DMA_RX_XCOUNT)) {
  435. uart->rx_dma_buf.head = pos;
  436. bfin_serial_dma_rx_chars(uart);
  437. uart->rx_dma_buf.tail = uart->rx_dma_buf.head;
  438. }
  439. spin_unlock_bh(&uart->rx_lock);
  440. dma_enable_irq(uart->rx_dma_channel);
  441. mod_timer(&(uart->rx_dma_timer), jiffies + DMA_RX_FLUSH_JIFFIES);
  442. }
  443. static irqreturn_t bfin_serial_dma_tx_int(int irq, void *dev_id)
  444. {
  445. struct bfin_serial_port *uart = dev_id;
  446. struct circ_buf *xmit = &uart->port.state->xmit;
  447. #ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
  448. if (uart->scts && !(bfin_serial_get_mctrl(&uart->port)&TIOCM_CTS)) {
  449. uart->scts = 0;
  450. uart_handle_cts_change(&uart->port, uart->scts);
  451. }
  452. #endif
  453. spin_lock(&uart->port.lock);
  454. if (!(get_dma_curr_irqstat(uart->tx_dma_channel)&DMA_RUN)) {
  455. disable_dma(uart->tx_dma_channel);
  456. clear_dma_irqstat(uart->tx_dma_channel);
  457. /* Anomaly notes:
  458. * 05000215 - we always clear ETBEI within last UART TX
  459. * interrupt to end a string. It is always set
  460. * when start a new tx.
  461. */
  462. UART_CLEAR_IER(uart, ETBEI);
  463. xmit->tail = (xmit->tail + uart->tx_count) & (UART_XMIT_SIZE - 1);
  464. uart->port.icount.tx += uart->tx_count;
  465. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  466. uart_write_wakeup(&uart->port);
  467. bfin_serial_dma_tx_chars(uart);
  468. }
  469. spin_unlock(&uart->port.lock);
  470. return IRQ_HANDLED;
  471. }
  472. static irqreturn_t bfin_serial_dma_rx_int(int irq, void *dev_id)
  473. {
  474. struct bfin_serial_port *uart = dev_id;
  475. unsigned short irqstat;
  476. int x_pos, pos;
  477. spin_lock(&uart->rx_lock);
  478. irqstat = get_dma_curr_irqstat(uart->rx_dma_channel);
  479. clear_dma_irqstat(uart->rx_dma_channel);
  480. uart->rx_dma_nrows = get_dma_curr_ycount(uart->rx_dma_channel);
  481. x_pos = get_dma_curr_xcount(uart->rx_dma_channel);
  482. uart->rx_dma_nrows = DMA_RX_YCOUNT - uart->rx_dma_nrows;
  483. if (uart->rx_dma_nrows == DMA_RX_YCOUNT || x_pos == 0)
  484. uart->rx_dma_nrows = 0;
  485. pos = uart->rx_dma_nrows * DMA_RX_XCOUNT;
  486. if (pos > uart->rx_dma_buf.tail ||
  487. uart->rx_dma_nrows < (uart->rx_dma_buf.tail/DMA_RX_XCOUNT)) {
  488. uart->rx_dma_buf.head = pos;
  489. bfin_serial_dma_rx_chars(uart);
  490. uart->rx_dma_buf.tail = uart->rx_dma_buf.head;
  491. }
  492. spin_unlock(&uart->rx_lock);
  493. return IRQ_HANDLED;
  494. }
  495. #endif
  496. /*
  497. * Return TIOCSER_TEMT when transmitter is not busy.
  498. */
  499. static unsigned int bfin_serial_tx_empty(struct uart_port *port)
  500. {
  501. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  502. unsigned short lsr;
  503. lsr = UART_GET_LSR(uart);
  504. if (lsr & TEMT)
  505. return TIOCSER_TEMT;
  506. else
  507. return 0;
  508. }
  509. static void bfin_serial_break_ctl(struct uart_port *port, int break_state)
  510. {
  511. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  512. u16 lcr = UART_GET_LCR(uart);
  513. if (break_state)
  514. lcr |= SB;
  515. else
  516. lcr &= ~SB;
  517. UART_PUT_LCR(uart, lcr);
  518. SSYNC();
  519. }
  520. static int bfin_serial_startup(struct uart_port *port)
  521. {
  522. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  523. #ifdef CONFIG_SERIAL_BFIN_DMA
  524. dma_addr_t dma_handle;
  525. if (request_dma(uart->rx_dma_channel, "BFIN_UART_RX") < 0) {
  526. printk(KERN_NOTICE "Unable to attach Blackfin UART RX DMA channel\n");
  527. return -EBUSY;
  528. }
  529. if (request_dma(uart->tx_dma_channel, "BFIN_UART_TX") < 0) {
  530. printk(KERN_NOTICE "Unable to attach Blackfin UART TX DMA channel\n");
  531. free_dma(uart->rx_dma_channel);
  532. return -EBUSY;
  533. }
  534. set_dma_callback(uart->rx_dma_channel, bfin_serial_dma_rx_int, uart);
  535. set_dma_callback(uart->tx_dma_channel, bfin_serial_dma_tx_int, uart);
  536. uart->rx_dma_buf.buf = (unsigned char *)dma_alloc_coherent(NULL, PAGE_SIZE, &dma_handle, GFP_DMA);
  537. uart->rx_dma_buf.head = 0;
  538. uart->rx_dma_buf.tail = 0;
  539. uart->rx_dma_nrows = 0;
  540. set_dma_config(uart->rx_dma_channel,
  541. set_bfin_dma_config(DIR_WRITE, DMA_FLOW_AUTO,
  542. INTR_ON_ROW, DIMENSION_2D,
  543. DATA_SIZE_8,
  544. DMA_SYNC_RESTART));
  545. set_dma_x_count(uart->rx_dma_channel, DMA_RX_XCOUNT);
  546. set_dma_x_modify(uart->rx_dma_channel, 1);
  547. set_dma_y_count(uart->rx_dma_channel, DMA_RX_YCOUNT);
  548. set_dma_y_modify(uart->rx_dma_channel, 1);
  549. set_dma_start_addr(uart->rx_dma_channel, (unsigned long)uart->rx_dma_buf.buf);
  550. enable_dma(uart->rx_dma_channel);
  551. uart->rx_dma_timer.data = (unsigned long)(uart);
  552. uart->rx_dma_timer.function = (void *)bfin_serial_rx_dma_timeout;
  553. uart->rx_dma_timer.expires = jiffies + DMA_RX_FLUSH_JIFFIES;
  554. add_timer(&(uart->rx_dma_timer));
  555. #else
  556. # if defined(CONFIG_KGDB_SERIAL_CONSOLE) || \
  557. defined(CONFIG_KGDB_SERIAL_CONSOLE_MODULE)
  558. if (kgdboc_port_line == uart->port.line && kgdboc_break_enabled)
  559. kgdboc_break_enabled = 0;
  560. else {
  561. # endif
  562. if (request_irq(uart->port.irq, bfin_serial_rx_int, IRQF_DISABLED,
  563. "BFIN_UART_RX", uart)) {
  564. printk(KERN_NOTICE "Unable to attach BlackFin UART RX interrupt\n");
  565. return -EBUSY;
  566. }
  567. if (request_irq
  568. (uart->port.irq+1, bfin_serial_tx_int, IRQF_DISABLED,
  569. "BFIN_UART_TX", uart)) {
  570. printk(KERN_NOTICE "Unable to attach BlackFin UART TX interrupt\n");
  571. free_irq(uart->port.irq, uart);
  572. return -EBUSY;
  573. }
  574. # ifdef CONFIG_BF54x
  575. {
  576. /*
  577. * UART2 and UART3 on BF548 share interrupt PINs and DMA
  578. * controllers with SPORT2 and SPORT3. UART rx and tx
  579. * interrupts are generated in PIO mode only when configure
  580. * their peripheral mapping registers properly, which means
  581. * request corresponding DMA channels in PIO mode as well.
  582. */
  583. unsigned uart_dma_ch_rx, uart_dma_ch_tx;
  584. switch (uart->port.irq) {
  585. case IRQ_UART3_RX:
  586. uart_dma_ch_rx = CH_UART3_RX;
  587. uart_dma_ch_tx = CH_UART3_TX;
  588. break;
  589. case IRQ_UART2_RX:
  590. uart_dma_ch_rx = CH_UART2_RX;
  591. uart_dma_ch_tx = CH_UART2_TX;
  592. break;
  593. default:
  594. uart_dma_ch_rx = uart_dma_ch_tx = 0;
  595. break;
  596. };
  597. if (uart_dma_ch_rx &&
  598. request_dma(uart_dma_ch_rx, "BFIN_UART_RX") < 0) {
  599. printk(KERN_NOTICE"Fail to attach UART interrupt\n");
  600. free_irq(uart->port.irq, uart);
  601. free_irq(uart->port.irq + 1, uart);
  602. return -EBUSY;
  603. }
  604. if (uart_dma_ch_tx &&
  605. request_dma(uart_dma_ch_tx, "BFIN_UART_TX") < 0) {
  606. printk(KERN_NOTICE "Fail to attach UART interrupt\n");
  607. free_dma(uart_dma_ch_rx);
  608. free_irq(uart->port.irq, uart);
  609. free_irq(uart->port.irq + 1, uart);
  610. return -EBUSY;
  611. }
  612. }
  613. # endif
  614. # if defined(CONFIG_KGDB_SERIAL_CONSOLE) || \
  615. defined(CONFIG_KGDB_SERIAL_CONSOLE_MODULE)
  616. }
  617. # endif
  618. #endif
  619. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  620. if (uart->cts_pin >= 0) {
  621. if (request_irq(gpio_to_irq(uart->cts_pin),
  622. bfin_serial_mctrl_cts_int,
  623. IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING |
  624. IRQF_DISABLED, "BFIN_UART_CTS", uart)) {
  625. uart->cts_pin = -1;
  626. pr_info("Unable to attach BlackFin UART CTS interrupt. So, disable it.\n");
  627. }
  628. }
  629. if (uart->rts_pin >= 0) {
  630. gpio_direction_output(uart->rts_pin, 0);
  631. }
  632. #endif
  633. #ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
  634. if (uart->cts_pin >= 0 && request_irq(uart->status_irq,
  635. bfin_serial_mctrl_cts_int,
  636. IRQF_DISABLED, "BFIN_UART_MODEM_STATUS", uart)) {
  637. uart->cts_pin = -1;
  638. pr_info("Unable to attach BlackFin UART Modem Status interrupt.\n");
  639. }
  640. /* CTS RTS PINs are negative assertive. */
  641. UART_PUT_MCR(uart, ACTS);
  642. UART_SET_IER(uart, EDSSI);
  643. #endif
  644. UART_SET_IER(uart, ERBFI);
  645. return 0;
  646. }
  647. static void bfin_serial_shutdown(struct uart_port *port)
  648. {
  649. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  650. #ifdef CONFIG_SERIAL_BFIN_DMA
  651. disable_dma(uart->tx_dma_channel);
  652. free_dma(uart->tx_dma_channel);
  653. disable_dma(uart->rx_dma_channel);
  654. free_dma(uart->rx_dma_channel);
  655. del_timer(&(uart->rx_dma_timer));
  656. dma_free_coherent(NULL, PAGE_SIZE, uart->rx_dma_buf.buf, 0);
  657. #else
  658. #ifdef CONFIG_BF54x
  659. switch (uart->port.irq) {
  660. case IRQ_UART3_RX:
  661. free_dma(CH_UART3_RX);
  662. free_dma(CH_UART3_TX);
  663. break;
  664. case IRQ_UART2_RX:
  665. free_dma(CH_UART2_RX);
  666. free_dma(CH_UART2_TX);
  667. break;
  668. default:
  669. break;
  670. };
  671. #endif
  672. free_irq(uart->port.irq, uart);
  673. free_irq(uart->port.irq+1, uart);
  674. #endif
  675. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  676. if (uart->cts_pin >= 0)
  677. free_irq(gpio_to_irq(uart->cts_pin), uart);
  678. #endif
  679. #ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
  680. if (uart->cts_pin >= 0)
  681. free_irq(uart->status_irq, uart);
  682. #endif
  683. }
  684. static void
  685. bfin_serial_set_termios(struct uart_port *port, struct ktermios *termios,
  686. struct ktermios *old)
  687. {
  688. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  689. unsigned long flags;
  690. unsigned int baud, quot;
  691. unsigned short val, ier, lcr = 0;
  692. switch (termios->c_cflag & CSIZE) {
  693. case CS8:
  694. lcr = WLS(8);
  695. break;
  696. case CS7:
  697. lcr = WLS(7);
  698. break;
  699. case CS6:
  700. lcr = WLS(6);
  701. break;
  702. case CS5:
  703. lcr = WLS(5);
  704. break;
  705. default:
  706. printk(KERN_ERR "%s: word lengh not supported\n",
  707. __func__);
  708. }
  709. /* Anomaly notes:
  710. * 05000231 - STOP bit is always set to 1 whatever the user is set.
  711. */
  712. if (termios->c_cflag & CSTOPB) {
  713. if (ANOMALY_05000231)
  714. printk(KERN_WARNING "STOP bits other than 1 is not "
  715. "supported in case of anomaly 05000231.\n");
  716. else
  717. lcr |= STB;
  718. }
  719. if (termios->c_cflag & PARENB)
  720. lcr |= PEN;
  721. if (!(termios->c_cflag & PARODD))
  722. lcr |= EPS;
  723. if (termios->c_cflag & CMSPAR)
  724. lcr |= STP;
  725. spin_lock_irqsave(&uart->port.lock, flags);
  726. port->read_status_mask = OE;
  727. if (termios->c_iflag & INPCK)
  728. port->read_status_mask |= (FE | PE);
  729. if (termios->c_iflag & (BRKINT | PARMRK))
  730. port->read_status_mask |= BI;
  731. /*
  732. * Characters to ignore
  733. */
  734. port->ignore_status_mask = 0;
  735. if (termios->c_iflag & IGNPAR)
  736. port->ignore_status_mask |= FE | PE;
  737. if (termios->c_iflag & IGNBRK) {
  738. port->ignore_status_mask |= BI;
  739. /*
  740. * If we're ignoring parity and break indicators,
  741. * ignore overruns too (for real raw support).
  742. */
  743. if (termios->c_iflag & IGNPAR)
  744. port->ignore_status_mask |= OE;
  745. }
  746. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/16);
  747. quot = uart_get_divisor(port, baud);
  748. /* If discipline is not IRDA, apply ANOMALY_05000230 */
  749. if (termios->c_line != N_IRDA)
  750. quot -= ANOMALY_05000230;
  751. UART_SET_ANOMALY_THRESHOLD(uart, USEC_PER_SEC / baud * 15);
  752. /* Disable UART */
  753. ier = UART_GET_IER(uart);
  754. UART_DISABLE_INTS(uart);
  755. /* Set DLAB in LCR to Access DLL and DLH */
  756. UART_SET_DLAB(uart);
  757. UART_PUT_DLL(uart, quot & 0xFF);
  758. UART_PUT_DLH(uart, (quot >> 8) & 0xFF);
  759. SSYNC();
  760. /* Clear DLAB in LCR to Access THR RBR IER */
  761. UART_CLEAR_DLAB(uart);
  762. UART_PUT_LCR(uart, lcr);
  763. /* Enable UART */
  764. UART_ENABLE_INTS(uart, ier);
  765. val = UART_GET_GCTL(uart);
  766. val |= UCEN;
  767. UART_PUT_GCTL(uart, val);
  768. /* Port speed changed, update the per-port timeout. */
  769. uart_update_timeout(port, termios->c_cflag, baud);
  770. spin_unlock_irqrestore(&uart->port.lock, flags);
  771. }
  772. static const char *bfin_serial_type(struct uart_port *port)
  773. {
  774. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  775. return uart->port.type == PORT_BFIN ? "BFIN-UART" : NULL;
  776. }
  777. /*
  778. * Release the memory region(s) being used by 'port'.
  779. */
  780. static void bfin_serial_release_port(struct uart_port *port)
  781. {
  782. }
  783. /*
  784. * Request the memory region(s) being used by 'port'.
  785. */
  786. static int bfin_serial_request_port(struct uart_port *port)
  787. {
  788. return 0;
  789. }
  790. /*
  791. * Configure/autoconfigure the port.
  792. */
  793. static void bfin_serial_config_port(struct uart_port *port, int flags)
  794. {
  795. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  796. if (flags & UART_CONFIG_TYPE &&
  797. bfin_serial_request_port(&uart->port) == 0)
  798. uart->port.type = PORT_BFIN;
  799. }
  800. /*
  801. * Verify the new serial_struct (for TIOCSSERIAL).
  802. * The only change we allow are to the flags and type, and
  803. * even then only between PORT_BFIN and PORT_UNKNOWN
  804. */
  805. static int
  806. bfin_serial_verify_port(struct uart_port *port, struct serial_struct *ser)
  807. {
  808. return 0;
  809. }
  810. /*
  811. * Enable the IrDA function if tty->ldisc.num is N_IRDA.
  812. * In other cases, disable IrDA function.
  813. */
  814. static void bfin_serial_set_ldisc(struct uart_port *port, int ld)
  815. {
  816. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  817. unsigned short val;
  818. switch (ld) {
  819. case N_IRDA:
  820. val = UART_GET_GCTL(uart);
  821. val |= (IREN | RPOLC);
  822. UART_PUT_GCTL(uart, val);
  823. break;
  824. default:
  825. val = UART_GET_GCTL(uart);
  826. val &= ~(IREN | RPOLC);
  827. UART_PUT_GCTL(uart, val);
  828. }
  829. }
  830. static void bfin_serial_reset_irda(struct uart_port *port)
  831. {
  832. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  833. unsigned short val;
  834. val = UART_GET_GCTL(uart);
  835. val &= ~(IREN | RPOLC);
  836. UART_PUT_GCTL(uart, val);
  837. SSYNC();
  838. val |= (IREN | RPOLC);
  839. UART_PUT_GCTL(uart, val);
  840. SSYNC();
  841. }
  842. #ifdef CONFIG_CONSOLE_POLL
  843. /* Anomaly notes:
  844. * 05000099 - Because we only use THRE in poll_put and DR in poll_get,
  845. * losing other bits of UART_LSR is not a problem here.
  846. */
  847. static void bfin_serial_poll_put_char(struct uart_port *port, unsigned char chr)
  848. {
  849. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  850. while (!(UART_GET_LSR(uart) & THRE))
  851. cpu_relax();
  852. UART_CLEAR_DLAB(uart);
  853. UART_PUT_CHAR(uart, (unsigned char)chr);
  854. }
  855. static int bfin_serial_poll_get_char(struct uart_port *port)
  856. {
  857. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  858. unsigned char chr;
  859. while (!(UART_GET_LSR(uart) & DR))
  860. cpu_relax();
  861. UART_CLEAR_DLAB(uart);
  862. chr = UART_GET_CHAR(uart);
  863. return chr;
  864. }
  865. #endif
  866. #if defined(CONFIG_KGDB_SERIAL_CONSOLE) || \
  867. defined(CONFIG_KGDB_SERIAL_CONSOLE_MODULE)
  868. static void bfin_kgdboc_port_shutdown(struct uart_port *port)
  869. {
  870. if (kgdboc_break_enabled) {
  871. kgdboc_break_enabled = 0;
  872. bfin_serial_shutdown(port);
  873. }
  874. }
  875. static int bfin_kgdboc_port_startup(struct uart_port *port)
  876. {
  877. kgdboc_port_line = port->line;
  878. kgdboc_break_enabled = !bfin_serial_startup(port);
  879. return 0;
  880. }
  881. #endif
  882. static struct uart_ops bfin_serial_pops = {
  883. .tx_empty = bfin_serial_tx_empty,
  884. .set_mctrl = bfin_serial_set_mctrl,
  885. .get_mctrl = bfin_serial_get_mctrl,
  886. .stop_tx = bfin_serial_stop_tx,
  887. .start_tx = bfin_serial_start_tx,
  888. .stop_rx = bfin_serial_stop_rx,
  889. .enable_ms = bfin_serial_enable_ms,
  890. .break_ctl = bfin_serial_break_ctl,
  891. .startup = bfin_serial_startup,
  892. .shutdown = bfin_serial_shutdown,
  893. .set_termios = bfin_serial_set_termios,
  894. .set_ldisc = bfin_serial_set_ldisc,
  895. .type = bfin_serial_type,
  896. .release_port = bfin_serial_release_port,
  897. .request_port = bfin_serial_request_port,
  898. .config_port = bfin_serial_config_port,
  899. .verify_port = bfin_serial_verify_port,
  900. #if defined(CONFIG_KGDB_SERIAL_CONSOLE) || \
  901. defined(CONFIG_KGDB_SERIAL_CONSOLE_MODULE)
  902. .kgdboc_port_startup = bfin_kgdboc_port_startup,
  903. .kgdboc_port_shutdown = bfin_kgdboc_port_shutdown,
  904. #endif
  905. #ifdef CONFIG_CONSOLE_POLL
  906. .poll_put_char = bfin_serial_poll_put_char,
  907. .poll_get_char = bfin_serial_poll_get_char,
  908. #endif
  909. };
  910. #if defined(CONFIG_SERIAL_BFIN_CONSOLE) || defined(CONFIG_EARLY_PRINTK)
  911. /*
  912. * If the port was already initialised (eg, by a boot loader),
  913. * try to determine the current setup.
  914. */
  915. static void __init
  916. bfin_serial_console_get_options(struct bfin_serial_port *uart, int *baud,
  917. int *parity, int *bits)
  918. {
  919. unsigned short status;
  920. status = UART_GET_IER(uart) & (ERBFI | ETBEI);
  921. if (status == (ERBFI | ETBEI)) {
  922. /* ok, the port was enabled */
  923. u16 lcr, dlh, dll;
  924. lcr = UART_GET_LCR(uart);
  925. *parity = 'n';
  926. if (lcr & PEN) {
  927. if (lcr & EPS)
  928. *parity = 'e';
  929. else
  930. *parity = 'o';
  931. }
  932. switch (lcr & 0x03) {
  933. case 0: *bits = 5; break;
  934. case 1: *bits = 6; break;
  935. case 2: *bits = 7; break;
  936. case 3: *bits = 8; break;
  937. }
  938. /* Set DLAB in LCR to Access DLL and DLH */
  939. UART_SET_DLAB(uart);
  940. dll = UART_GET_DLL(uart);
  941. dlh = UART_GET_DLH(uart);
  942. /* Clear DLAB in LCR to Access THR RBR IER */
  943. UART_CLEAR_DLAB(uart);
  944. *baud = get_sclk() / (16*(dll | dlh << 8));
  945. }
  946. pr_debug("%s:baud = %d, parity = %c, bits= %d\n", __func__, *baud, *parity, *bits);
  947. }
  948. static struct uart_driver bfin_serial_reg;
  949. static void bfin_serial_console_putchar(struct uart_port *port, int ch)
  950. {
  951. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  952. while (!(UART_GET_LSR(uart) & THRE))
  953. barrier();
  954. UART_PUT_CHAR(uart, ch);
  955. }
  956. #endif /* defined (CONFIG_SERIAL_BFIN_CONSOLE) ||
  957. defined (CONFIG_EARLY_PRINTK) */
  958. #ifdef CONFIG_SERIAL_BFIN_CONSOLE
  959. #define CLASS_BFIN_CONSOLE "bfin-console"
  960. /*
  961. * Interrupts are disabled on entering
  962. */
  963. static void
  964. bfin_serial_console_write(struct console *co, const char *s, unsigned int count)
  965. {
  966. struct bfin_serial_port *uart = bfin_serial_ports[co->index];
  967. unsigned long flags;
  968. spin_lock_irqsave(&uart->port.lock, flags);
  969. uart_console_write(&uart->port, s, count, bfin_serial_console_putchar);
  970. spin_unlock_irqrestore(&uart->port.lock, flags);
  971. }
  972. static int __init
  973. bfin_serial_console_setup(struct console *co, char *options)
  974. {
  975. struct bfin_serial_port *uart;
  976. int baud = 57600;
  977. int bits = 8;
  978. int parity = 'n';
  979. # if defined(CONFIG_SERIAL_BFIN_CTSRTS) || \
  980. defined(CONFIG_SERIAL_BFIN_HARD_CTSRTS)
  981. int flow = 'r';
  982. # else
  983. int flow = 'n';
  984. # endif
  985. /*
  986. * Check whether an invalid uart number has been specified, and
  987. * if so, search for the first available port that does have
  988. * console support.
  989. */
  990. if (co->index < 0 || co->index >= BFIN_UART_NR_PORTS)
  991. return -ENODEV;
  992. uart = bfin_serial_ports[co->index];
  993. if (!uart)
  994. return -ENODEV;
  995. if (options)
  996. uart_parse_options(options, &baud, &parity, &bits, &flow);
  997. else
  998. bfin_serial_console_get_options(uart, &baud, &parity, &bits);
  999. return uart_set_options(&uart->port, co, baud, parity, bits, flow);
  1000. }
  1001. static struct console bfin_serial_console = {
  1002. .name = BFIN_SERIAL_DEV_NAME,
  1003. .write = bfin_serial_console_write,
  1004. .device = uart_console_device,
  1005. .setup = bfin_serial_console_setup,
  1006. .flags = CON_PRINTBUFFER,
  1007. .index = -1,
  1008. .data = &bfin_serial_reg,
  1009. };
  1010. #define BFIN_SERIAL_CONSOLE &bfin_serial_console
  1011. #else
  1012. #define BFIN_SERIAL_CONSOLE NULL
  1013. #endif /* CONFIG_SERIAL_BFIN_CONSOLE */
  1014. #ifdef CONFIG_EARLY_PRINTK
  1015. static struct bfin_serial_port bfin_earlyprintk_port;
  1016. #define CLASS_BFIN_EARLYPRINTK "bfin-earlyprintk"
  1017. /*
  1018. * Interrupts are disabled on entering
  1019. */
  1020. static void
  1021. bfin_earlyprintk_console_write(struct console *co, const char *s, unsigned int count)
  1022. {
  1023. unsigned long flags;
  1024. if (bfin_earlyprintk_port.port.line != co->index)
  1025. return;
  1026. spin_lock_irqsave(&bfin_earlyprintk_port.port.lock, flags);
  1027. uart_console_write(&bfin_earlyprintk_port.port, s, count,
  1028. bfin_serial_console_putchar);
  1029. spin_unlock_irqrestore(&bfin_earlyprintk_port.port.lock, flags);
  1030. }
  1031. /*
  1032. * This should have a .setup or .early_setup in it, but then things get called
  1033. * without the command line options, and the baud rate gets messed up - so
  1034. * don't let the common infrastructure play with things. (see calls to setup
  1035. * & earlysetup in ./kernel/printk.c:register_console()
  1036. */
  1037. static struct __initdata console bfin_early_serial_console = {
  1038. .name = "early_BFuart",
  1039. .write = bfin_earlyprintk_console_write,
  1040. .device = uart_console_device,
  1041. .flags = CON_PRINTBUFFER,
  1042. .index = -1,
  1043. .data = &bfin_serial_reg,
  1044. };
  1045. #endif
  1046. static struct uart_driver bfin_serial_reg = {
  1047. .owner = THIS_MODULE,
  1048. .driver_name = DRIVER_NAME,
  1049. .dev_name = BFIN_SERIAL_DEV_NAME,
  1050. .major = BFIN_SERIAL_MAJOR,
  1051. .minor = BFIN_SERIAL_MINOR,
  1052. .nr = BFIN_UART_NR_PORTS,
  1053. .cons = BFIN_SERIAL_CONSOLE,
  1054. };
  1055. static int bfin_serial_suspend(struct platform_device *pdev, pm_message_t state)
  1056. {
  1057. struct bfin_serial_port *uart = platform_get_drvdata(pdev);
  1058. return uart_suspend_port(&bfin_serial_reg, &uart->port);
  1059. }
  1060. static int bfin_serial_resume(struct platform_device *pdev)
  1061. {
  1062. struct bfin_serial_port *uart = platform_get_drvdata(pdev);
  1063. return uart_resume_port(&bfin_serial_reg, &uart->port);
  1064. }
  1065. static int bfin_serial_probe(struct platform_device *pdev)
  1066. {
  1067. struct resource *res;
  1068. struct bfin_serial_port *uart = NULL;
  1069. int ret = 0;
  1070. if (pdev->id < 0 || pdev->id >= BFIN_UART_NR_PORTS) {
  1071. dev_err(&pdev->dev, "Wrong bfin uart platform device id.\n");
  1072. return -ENOENT;
  1073. }
  1074. if (bfin_serial_ports[pdev->id] == NULL) {
  1075. uart = kzalloc(sizeof(*uart), GFP_KERNEL);
  1076. if (!uart) {
  1077. dev_err(&pdev->dev,
  1078. "fail to malloc bfin_serial_port\n");
  1079. return -ENOMEM;
  1080. }
  1081. bfin_serial_ports[pdev->id] = uart;
  1082. #ifdef CONFIG_EARLY_PRINTK
  1083. if (!(bfin_earlyprintk_port.port.membase
  1084. && bfin_earlyprintk_port.port.line == pdev->id)) {
  1085. /*
  1086. * If the peripheral PINs of current port is allocated
  1087. * in earlyprintk probe stage, don't do it again.
  1088. */
  1089. #endif
  1090. ret = peripheral_request_list(
  1091. (unsigned short *)pdev->dev.platform_data, DRIVER_NAME);
  1092. if (ret) {
  1093. dev_err(&pdev->dev,
  1094. "fail to request bfin serial peripherals\n");
  1095. goto out_error_free_mem;
  1096. }
  1097. #ifdef CONFIG_EARLY_PRINTK
  1098. }
  1099. #endif
  1100. spin_lock_init(&uart->port.lock);
  1101. uart->port.uartclk = get_sclk();
  1102. uart->port.fifosize = BFIN_UART_TX_FIFO_SIZE;
  1103. uart->port.ops = &bfin_serial_pops;
  1104. uart->port.line = pdev->id;
  1105. uart->port.iotype = UPIO_MEM;
  1106. uart->port.flags = UPF_BOOT_AUTOCONF;
  1107. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1108. if (res == NULL) {
  1109. dev_err(&pdev->dev, "Cannot get IORESOURCE_MEM\n");
  1110. ret = -ENOENT;
  1111. goto out_error_free_peripherals;
  1112. }
  1113. uart->port.membase = ioremap(res->start, resource_size(res));
  1114. if (!uart->port.membase) {
  1115. dev_err(&pdev->dev, "Cannot map uart IO\n");
  1116. ret = -ENXIO;
  1117. goto out_error_free_peripherals;
  1118. }
  1119. uart->port.mapbase = res->start;
  1120. uart->port.irq = platform_get_irq(pdev, 0);
  1121. if (uart->port.irq < 0) {
  1122. dev_err(&pdev->dev, "No uart RX/TX IRQ specified\n");
  1123. ret = -ENOENT;
  1124. goto out_error_unmap;
  1125. }
  1126. uart->status_irq = platform_get_irq(pdev, 1);
  1127. if (uart->status_irq < 0) {
  1128. dev_err(&pdev->dev, "No uart status IRQ specified\n");
  1129. ret = -ENOENT;
  1130. goto out_error_unmap;
  1131. }
  1132. #ifdef CONFIG_SERIAL_BFIN_DMA
  1133. spin_lock_init(&uart->rx_lock);
  1134. uart->tx_done = 1;
  1135. uart->tx_count = 0;
  1136. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  1137. if (res == NULL) {
  1138. dev_err(&pdev->dev, "No uart TX DMA channel specified\n");
  1139. ret = -ENOENT;
  1140. goto out_error_unmap;
  1141. }
  1142. uart->tx_dma_channel = res->start;
  1143. res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  1144. if (res == NULL) {
  1145. dev_err(&pdev->dev, "No uart RX DMA channel specified\n");
  1146. ret = -ENOENT;
  1147. goto out_error_unmap;
  1148. }
  1149. uart->rx_dma_channel = res->start;
  1150. init_timer(&(uart->rx_dma_timer));
  1151. #endif
  1152. #if defined(CONFIG_SERIAL_BFIN_CTSRTS) || \
  1153. defined(CONFIG_SERIAL_BFIN_HARD_CTSRTS)
  1154. res = platform_get_resource(pdev, IORESOURCE_IO, 0);
  1155. if (res == NULL)
  1156. uart->cts_pin = -1;
  1157. else
  1158. uart->cts_pin = res->start;
  1159. res = platform_get_resource(pdev, IORESOURCE_IO, 1);
  1160. if (res == NULL)
  1161. uart->rts_pin = -1;
  1162. else
  1163. uart->rts_pin = res->start;
  1164. # if defined(CONFIG_SERIAL_BFIN_CTSRTS)
  1165. if (uart->rts_pin >= 0)
  1166. gpio_request(uart->rts_pin, DRIVER_NAME);
  1167. # endif
  1168. #endif
  1169. }
  1170. #ifdef CONFIG_SERIAL_BFIN_CONSOLE
  1171. if (!is_early_platform_device(pdev)) {
  1172. #endif
  1173. uart = bfin_serial_ports[pdev->id];
  1174. uart->port.dev = &pdev->dev;
  1175. dev_set_drvdata(&pdev->dev, uart);
  1176. ret = uart_add_one_port(&bfin_serial_reg, &uart->port);
  1177. #ifdef CONFIG_SERIAL_BFIN_CONSOLE
  1178. }
  1179. #endif
  1180. if (!ret)
  1181. return 0;
  1182. if (uart) {
  1183. out_error_unmap:
  1184. iounmap(uart->port.membase);
  1185. out_error_free_peripherals:
  1186. peripheral_free_list(
  1187. (unsigned short *)pdev->dev.platform_data);
  1188. out_error_free_mem:
  1189. kfree(uart);
  1190. bfin_serial_ports[pdev->id] = NULL;
  1191. }
  1192. return ret;
  1193. }
  1194. static int __devexit bfin_serial_remove(struct platform_device *pdev)
  1195. {
  1196. struct bfin_serial_port *uart = platform_get_drvdata(pdev);
  1197. dev_set_drvdata(&pdev->dev, NULL);
  1198. if (uart) {
  1199. uart_remove_one_port(&bfin_serial_reg, &uart->port);
  1200. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  1201. if (uart->rts_pin >= 0)
  1202. gpio_free(uart->rts_pin);
  1203. #endif
  1204. iounmap(uart->port.membase);
  1205. peripheral_free_list(
  1206. (unsigned short *)pdev->dev.platform_data);
  1207. kfree(uart);
  1208. bfin_serial_ports[pdev->id] = NULL;
  1209. }
  1210. return 0;
  1211. }
  1212. static struct platform_driver bfin_serial_driver = {
  1213. .probe = bfin_serial_probe,
  1214. .remove = __devexit_p(bfin_serial_remove),
  1215. .suspend = bfin_serial_suspend,
  1216. .resume = bfin_serial_resume,
  1217. .driver = {
  1218. .name = DRIVER_NAME,
  1219. .owner = THIS_MODULE,
  1220. },
  1221. };
  1222. #if defined(CONFIG_SERIAL_BFIN_CONSOLE)
  1223. static __initdata struct early_platform_driver early_bfin_serial_driver = {
  1224. .class_str = CLASS_BFIN_CONSOLE,
  1225. .pdrv = &bfin_serial_driver,
  1226. .requested_id = EARLY_PLATFORM_ID_UNSET,
  1227. };
  1228. static int __init bfin_serial_rs_console_init(void)
  1229. {
  1230. early_platform_driver_register(&early_bfin_serial_driver, DRIVER_NAME);
  1231. early_platform_driver_probe(CLASS_BFIN_CONSOLE, BFIN_UART_NR_PORTS, 0);
  1232. register_console(&bfin_serial_console);
  1233. return 0;
  1234. }
  1235. console_initcall(bfin_serial_rs_console_init);
  1236. #endif
  1237. #ifdef CONFIG_EARLY_PRINTK
  1238. /*
  1239. * Memory can't be allocated dynamically during earlyprink init stage.
  1240. * So, do individual probe for earlyprink with a static uart port variable.
  1241. */
  1242. static int bfin_earlyprintk_probe(struct platform_device *pdev)
  1243. {
  1244. struct resource *res;
  1245. int ret;
  1246. if (pdev->id < 0 || pdev->id >= BFIN_UART_NR_PORTS) {
  1247. dev_err(&pdev->dev, "Wrong earlyprintk platform device id.\n");
  1248. return -ENOENT;
  1249. }
  1250. ret = peripheral_request_list(
  1251. (unsigned short *)pdev->dev.platform_data, DRIVER_NAME);
  1252. if (ret) {
  1253. dev_err(&pdev->dev,
  1254. "fail to request bfin serial peripherals\n");
  1255. return ret;
  1256. }
  1257. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1258. if (res == NULL) {
  1259. dev_err(&pdev->dev, "Cannot get IORESOURCE_MEM\n");
  1260. ret = -ENOENT;
  1261. goto out_error_free_peripherals;
  1262. }
  1263. bfin_earlyprintk_port.port.membase = ioremap(res->start,
  1264. resource_size(res));
  1265. if (!bfin_earlyprintk_port.port.membase) {
  1266. dev_err(&pdev->dev, "Cannot map uart IO\n");
  1267. ret = -ENXIO;
  1268. goto out_error_free_peripherals;
  1269. }
  1270. bfin_earlyprintk_port.port.mapbase = res->start;
  1271. bfin_earlyprintk_port.port.line = pdev->id;
  1272. bfin_earlyprintk_port.port.uartclk = get_sclk();
  1273. bfin_earlyprintk_port.port.fifosize = BFIN_UART_TX_FIFO_SIZE;
  1274. spin_lock_init(&bfin_earlyprintk_port.port.lock);
  1275. return 0;
  1276. out_error_free_peripherals:
  1277. peripheral_free_list(
  1278. (unsigned short *)pdev->dev.platform_data);
  1279. return ret;
  1280. }
  1281. static struct platform_driver bfin_earlyprintk_driver = {
  1282. .probe = bfin_earlyprintk_probe,
  1283. .driver = {
  1284. .name = DRIVER_NAME,
  1285. .owner = THIS_MODULE,
  1286. },
  1287. };
  1288. static __initdata struct early_platform_driver early_bfin_earlyprintk_driver = {
  1289. .class_str = CLASS_BFIN_EARLYPRINTK,
  1290. .pdrv = &bfin_earlyprintk_driver,
  1291. .requested_id = EARLY_PLATFORM_ID_UNSET,
  1292. };
  1293. struct console __init *bfin_earlyserial_init(unsigned int port,
  1294. unsigned int cflag)
  1295. {
  1296. struct ktermios t;
  1297. char port_name[20];
  1298. if (port < 0 || port >= BFIN_UART_NR_PORTS)
  1299. return NULL;
  1300. /*
  1301. * Only probe resource of the given port in earlyprintk boot arg.
  1302. * The expected port id should be indicated in port name string.
  1303. */
  1304. snprintf(port_name, 20, DRIVER_NAME ".%d", port);
  1305. early_platform_driver_register(&early_bfin_earlyprintk_driver,
  1306. port_name);
  1307. early_platform_driver_probe(CLASS_BFIN_EARLYPRINTK, 1, 0);
  1308. if (!bfin_earlyprintk_port.port.membase)
  1309. return NULL;
  1310. #ifdef CONFIG_SERIAL_BFIN_CONSOLE
  1311. /*
  1312. * If we are using early serial, don't let the normal console rewind
  1313. * log buffer, since that causes things to be printed multiple times
  1314. */
  1315. bfin_serial_console.flags &= ~CON_PRINTBUFFER;
  1316. #endif
  1317. bfin_early_serial_console.index = port;
  1318. t.c_cflag = cflag;
  1319. t.c_iflag = 0;
  1320. t.c_oflag = 0;
  1321. t.c_lflag = ICANON;
  1322. t.c_line = port;
  1323. bfin_serial_set_termios(&bfin_earlyprintk_port.port, &t, &t);
  1324. return &bfin_early_serial_console;
  1325. }
  1326. #endif /* CONFIG_EARLY_PRINTK */
  1327. static int __init bfin_serial_init(void)
  1328. {
  1329. int ret;
  1330. pr_info("Blackfin serial driver\n");
  1331. ret = uart_register_driver(&bfin_serial_reg);
  1332. if (ret) {
  1333. pr_err("failed to register %s:%d\n",
  1334. bfin_serial_reg.driver_name, ret);
  1335. }
  1336. ret = platform_driver_register(&bfin_serial_driver);
  1337. if (ret) {
  1338. pr_err("fail to register bfin uart\n");
  1339. uart_unregister_driver(&bfin_serial_reg);
  1340. }
  1341. return ret;
  1342. }
  1343. static void __exit bfin_serial_exit(void)
  1344. {
  1345. platform_driver_unregister(&bfin_serial_driver);
  1346. uart_unregister_driver(&bfin_serial_reg);
  1347. }
  1348. module_init(bfin_serial_init);
  1349. module_exit(bfin_serial_exit);
  1350. MODULE_AUTHOR("Sonic Zhang, Aubrey Li");
  1351. MODULE_DESCRIPTION("Blackfin generic serial port driver");
  1352. MODULE_LICENSE("GPL");
  1353. MODULE_ALIAS_CHARDEV_MAJOR(BFIN_SERIAL_MAJOR);
  1354. MODULE_ALIAS("platform:bfin-uart");